WO1997042663A1 - Fabrication of high-density trench dmos using sidewall spacers - Google Patents
Fabrication of high-density trench dmos using sidewall spacers Download PDFInfo
- Publication number
- WO1997042663A1 WO1997042663A1 PCT/US1997/007476 US9707476W WO9742663A1 WO 1997042663 A1 WO1997042663 A1 WO 1997042663A1 US 9707476 W US9707476 W US 9707476W WO 9742663 A1 WO9742663 A1 WO 9742663A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- deep
- region
- trenches
- layer
- forming
- Prior art date
Links
- 125000006850 spacer group Chemical group 0.000 title claims abstract description 10
- 238000004519 manufacturing process Methods 0.000 title description 5
- 238000009792 diffusion process Methods 0.000 claims abstract description 54
- 238000000034 method Methods 0.000 claims abstract description 26
- 230000002401 inhibitory effect Effects 0.000 claims abstract description 25
- 239000000758 substrate Substances 0.000 claims abstract description 17
- 239000004065 semiconductor Substances 0.000 claims abstract description 5
- 210000000746 body region Anatomy 0.000 claims description 49
- 230000000873 masking effect Effects 0.000 claims description 11
- 239000002019 doping agent Substances 0.000 claims description 7
- 238000005530 etching Methods 0.000 claims description 6
- 239000004020 conductor Substances 0.000 claims description 3
- 238000000059 patterning Methods 0.000 claims description 3
- 238000000151 deposition Methods 0.000 claims description 2
- 238000001312 dry etching Methods 0.000 claims description 2
- 238000009499 grossing Methods 0.000 claims 3
- 230000001419 dependent effect Effects 0.000 claims 1
- 150000002500 ions Chemical class 0.000 claims 1
- 230000015572 biosynthetic process Effects 0.000 abstract description 2
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 17
- 229920005591 polysilicon Polymers 0.000 description 13
- 239000007943 implant Substances 0.000 description 10
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 8
- 239000005380 borophosphosilicate glass Substances 0.000 description 7
- 229920002120 photoresistant polymer Polymers 0.000 description 7
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 5
- 238000001020 plasma etching Methods 0.000 description 5
- 230000000903 blocking effect Effects 0.000 description 4
- 238000001465 metallisation Methods 0.000 description 4
- 235000012239 silicon dioxide Nutrition 0.000 description 4
- 239000000377 silicon dioxide Substances 0.000 description 4
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 3
- 229910052796 boron Inorganic materials 0.000 description 3
- 229910052751 metal Inorganic materials 0.000 description 3
- 239000002184 metal Substances 0.000 description 3
- 229910052698 phosphorus Inorganic materials 0.000 description 3
- 229910052710 silicon Inorganic materials 0.000 description 3
- 239000010703 silicon Substances 0.000 description 3
- BOTDANWDWHJENH-UHFFFAOYSA-N Tetraethyl orthosilicate Chemical compound CCO[Si](OCC)(OCC)OCC BOTDANWDWHJENH-UHFFFAOYSA-N 0.000 description 2
- 229910052782 aluminium Inorganic materials 0.000 description 2
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 2
- 229910052785 arsenic Inorganic materials 0.000 description 2
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 2
- 230000015556 catabolic process Effects 0.000 description 2
- 238000012856 packing Methods 0.000 description 2
- 239000005360 phosphosilicate glass Substances 0.000 description 2
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 1
- 235000014443 Pyrus communis Nutrition 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 230000001066 destructive effect Effects 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- BHEPBYXIRTUNPN-UHFFFAOYSA-N hydridophosphorus(.) (triplet) Chemical compound [PH] BHEPBYXIRTUNPN-UHFFFAOYSA-N 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 150000004767 nitrides Chemical class 0.000 description 1
- 230000003647 oxidation Effects 0.000 description 1
- 238000007254 oxidation reaction Methods 0.000 description 1
- 238000002161 passivation Methods 0.000 description 1
- 239000011574 phosphorus Substances 0.000 description 1
- FAIAAWCVCHQXDN-UHFFFAOYSA-N phosphorus trichloride Chemical compound ClP(Cl)Cl FAIAAWCVCHQXDN-UHFFFAOYSA-N 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7801—DMOS transistors, i.e. MISFETs with a channel accommodating body or base region adjoining a drain drift region
- H01L29/7802—Vertical DMOS transistors, i.e. VDMOS transistors
- H01L29/7813—Vertical DMOS transistors, i.e. VDMOS transistors with trench gate electrode, e.g. UMOS transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/10—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode not carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
- H01L29/1095—Body region, i.e. base region, of DMOS transistors or IGBTs
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/402—Field plates
- H01L29/404—Multiple field plate structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7801—DMOS transistors, i.e. MISFETs with a channel accommodating body or base region adjoining a drain drift region
- H01L29/7802—Vertical DMOS transistors, i.e. VDMOS transistors
- H01L29/7811—Vertical DMOS transistors, i.e. VDMOS transistors with an edge termination structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/0684—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape, relative sizes or dispositions of the semiconductor regions or junctions between the regions
- H01L29/0692—Surface layout
- H01L29/0696—Surface layout of cellular field-effect devices, e.g. multicellular DMOS transistors or IGBTs
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S148/00—Metal treatment
- Y10S148/126—Power FETs
Definitions
- This invention relates to trenched transistors (both FET and bipolar) and more specifically to a trenched DMOS transistor. Description of Related Technology
- Double-diffused MOS (DMOS) transistors are a type of MOSFET in which diffusions form the active transistor regions. It is known to form such transistors in a silicon substrate using a trench lined with a thin oxide layer and filled with conductive polysilicon to form the transistor gate structure. These transistors are typically used for power applications, such as high-current switching applications.
- DMOS Double-diffused MOS
- Figure 1 illustrates a conventional, hexagonally- shaped trench DMOS structure 21.
- Structure 21 includes an N+ substrate 23, on which is grown a lightly doped epitaxial layer (N) 25 of a predetermined depth d ⁇ .
- N lightly doped epitaxial layer
- a body region 27 of opposite conductivity (P, P+) is provided within epitaxial layer 25 . Except in a certain central region that will be discussed shortly, the P body region 27 is substantially planar and lies a distance d mm below the top surface of epitaxial layer 27.
- Another covering layer 28 (N+) overlying most of the body region 25 serves as the source of structure 21.
- a hexagonally-shaped trench 29 is provided in epitaxial layer 25, opening toward the top and having a predetermined depth d tr .
- Trench 29 is lined with an oxide insulating layer 30 and filled with doped polysilicon.
- the trench 29 associated with a transistor cell defines a cell region 31 that is also hexagonally shaped in horizontal cross-section. Within cell region 31, the body region rises to the top surface of epitaxial layer 25 and forms an exposed pattern 33 in a horizontal cross section at the top surface of the cell region.
- the central exposed portion 33 of the body region is more heavily doped (P+) than the substantially planar remainder of the body region. Further, this central portion of the body region (i.e., deep diffusion region 27C) extends below the surface of epitaxial layer 25 to a depth d m ⁇ t that is greater than the trench depth d /r . This is very important because any source-to-drain voltage breakdown is forced away from the trench surfaces (e.g., the portions of gate oxide 30 adjacent body region 27) and into the bulk of N+ substrate 23. Thus, deep diffusion region 27C prevents destructive breakdown of the gate oxide dielectric. As discussed above, the use of deep diffusion region 27C provides a significant advantage in protecting the gate oxide.
- the present invention is directed to a trenched DMOS transistor with deep body regions that occupy minimal area on the principal surface of a semi ⁇ conductor substrate, and therefore allow for efficient device packing.
- the present invention is further directed to a method of manufacturing such a transistor.
- a semiconductor substrate is provided with an epitaxial layer of a first conductivity type extending from a principal surface of the substrate.
- a first oxide layer is formed over the epitaxial layer and patterned to define a deep-body area on the epitaxial layer beneath which a deep body region is to be formed.
- a diffusion-inhibiting region of the first conductivity type is formed in the deep-body area before forming a second oxide layer covering the deep- body area and the remaining portion of the first oxide layer. Portions of the second oxide layer are then removed to expose the center of the diffusion inhibiting region, leaving the first oxide layer and oxide sidewall spacers from the second oxide layer to cover the periphery of the diffusion-inhibiting region.
- a deep-body diffusion of a second conductivity type is performed, resulting in the formation of a deep body region in the epitaxial layer between the sidewall spacers.
- the periphery of the diffusion-inhibiting region covered by the remaining portions of the first and second oxide layers inhibits the lateral diffusion of the deep body diffusion without significantly inhibiting diffusion depth.
- the present invention minimizes the surface area required to provide the deep-body diffusion, consequently minimizing the surface area occupied by the resulting deep body region.
- Figure 1 depicts a conventional, hexagonally- shaped trench DMOS structure 21
- Figure 2 depicts a perspective view of a portion of a transistor in accordance with the present invention
- FIGS. 3 through 10a and 11 through 16 depict a sequence of steps to form a transistor (shown in cross section) in accordance with the invention.
- Figure 10b depicts a plan view of the processing step shown in Figure 10a.
- Figure 2 shows a perspective (combined cross- sectional and plan) view of a multi-cell DMOS trenched transistor in accordance with the present invention.
- This view is of a portion of such a transistor, illustrating a few cells thereof.
- the transistor substrate and the associated doped regions are shown together with the trenches. That is to say, the overlying insulating layers, gate structures, and conductive interconnect are not shown for simplicity; these are illustrated in later figures.
- N- doped epitaxial layer 104 formed on the conventional N+ doped substrate 100 is an N- doped epitaxial layer 104.
- the principal surface of the epitaxial layer 104 is designated 106. Additional trenches intersect trenches 124a, 124b at right angles, thereby defining the intervening cells. The edges of these adjacent intersecting trenches are labelled 108a and 108b.
- Figure 2 illustrates two cells of a transistor that are conventionally electrically interconnected by an overlying interconnect, as described below.
- the first cell includes trench 124a, a P doped body region 116a, an N+ doped source region 141a, and a P+ doped deep body region 138a.
- the lower portion of P+ doped deep body region 138a is delineated with a dotted line because P+ doped deep body region 138a is set back within the structure of Figure 2 so that region 138a is not intersected by the edge 108b of the adjacent intersecting trenches.
- the second cell includes P doped body region 116b, N+ doped source region 141b, 141c, and P+ doped deep body region 138b.
- the third cell includes P doped body region 116c, N+ doped source region 14Id, and P+ doped deep body region 138c.
- FIG. 2 The structure shown in Figure 2 is similar to that of Figure 2 of copending application "Trenched DMOS Transistor With Channel Block at Cell Trench Corners," except for the shape (both in the plan view and cross- sectional view) of the P+ doped deep body regions 138a, 138b, and 138c. According to the present invention, these regions are formed, as described in detail below, to occupy minimal area on the principal surface 106. It is to be understood that the drain electrode for the transistor is conventionally formed on the backside surface (not shown) of the underlying substrate 100.
- Figure 3 shows in cross section a first process step to form a trenched DMOS field effect transistor as depicted in Figure 2. It is to be understood that this process is exemplary and other processes may be used to fabricate the final transistor structure.
- a substrate 100 of Figure 2 (not shown in Figure 3) , which is conventionally N+ doped, has an N- doped epitaxial layer 104 grown on the surface of the substrate.
- Epitaxial layer 104 is approximately 5 to 10 microns (10 '6 m) thick.
- Principal surface 106 of the epitaxial layer 104 is conventionally oxidized to form a silicon dioxide layer 110 approximately 1 micron thick.
- Silicon dioxide layer 110 is conventionally patterned using photoresist and a mask to define N+ regions 102a, 102b, and 102d.
- the N+ implant step is carried out by implanting phosphorus at an energy level of 60 KEV with a dosage of typically 5xl0 15 to lxl0 16 /cm 2 .
- an oxide layer (not shown) is conventionally deposited over the entire principal surface 106.
- the oxide layer is silicon dioxide formed using a conventional tetraethylorthosilicate (TEOS) reaction. This oxide layer is then anisotropically etched away, leaving oxide sidewall-spacers 103. Oxide sidewall spacers 103 are preferably from approximately 0.2 to approximately 0.5 microns wide.
- Figure 5a depicts the results of a P+ implant step carried out by implanting boron at an energy level of 60 KEV with a dosage of 2xl0 15 to lxl0 16 /cm 2 . This, combined with a conventional diffusion step in which the P+ dopants are diffused at 1100°C for two hours, forms the P+ doped regions 138a, 138b, and 138d.
- TEOS tetraethylorthosilicate
- N+ regions 102a, 102b, and 102d are shielded from the preceding boron implant by oxide sidewall spacers 103. As a result of this shielding, portions of N+ regions 102a, 102b, and 102d remain as lateral-diffusion- inhibiting regions 105. Lateral-diffusion-inhibiting regions 105 inhibit the lateral diffusion of P+ doped regions 138a, 138b, and 138d. It is to be understood that the P+ region 138d and all portions of the transistor structure to the right thereof are the termination portion (edge) of an integrated circuit die, the vertical line at the far right being a die scribe line.
- the termination structure disclosed herein is exemplary and not limiting.
- the effects of lateral- diffusion-inhibiting regions 105 are enhanced by dry etching the exposed N+ regions 102a, 102b, and 102d while forming sidewall spacers 103 in the step illustrated in Figure 4.
- the N+ regions are etched by reactive ion etching (RIE) to a typical depth of approximately 0.1 to 0.3 microns.
- RIE reactive ion etching
- Figure 5b is an enlarged view of a portion of Figure 5a and showing a portion of P+ region 138b.
- the dotted line 139 illustrates the approximate shape of a conventional P+ implant similar to P+ region 138b, but formed without a lateral-diffusion-inhibiting region 105 to restrain the lateral diffusion of p+ region 138b.
- an active-region mask layer is formed by covering the principal surface 106 with a photoresist layer that is then conventionally exposed and patterned using a mask to leave the active mask portions 120a, 120b, and 120c.
- a low-temperature-oxide undoped (LTO) layer (not shown) is deposited over the entire principal surface 106 after a cap oxide layer 30 ⁇ A thick (also not shown) is grown to prevent out- diffusion from the LTO layer.
- This LTO layer when patterned, is used as an etch mask for defining the locations of the trenches.
- the LTO layer is then conventionally patterned using photoresist to form openings that define the locations of trenches 124a and 124b, which upon completion are each typically 0.5 to 1.5 microns wide and pitched 5 to 10 microns apart
- trenches 124a and 124b are dry-etched through the mask openings by reactive ion etching (RIE) to a typical depth of 1.5 microns (a typical range is 0.5 to 10 microns), and the LTO layer is stripped by a buffered oxide etch.
- RIE reactive ion etching
- a conventional photoresist mask is directly applied to define the trench regions without growing the cap oxide or depositing the LTO layer. The process depends on the desired trench depth and trench etch techniques.
- each trench 124a, 124b are smoothed, first using a chemical dry etch to remove a thin layer of silicon (approximately 50 ⁇ A to 1000A thick) from the trench sidewalls 126.
- This thin removed layer eliminates damage caused by the earlier reactive ion etching.
- the etching step rounds off the top and bottom portions of the trenches.
- a further sacrificial oxidation step then smoothes the trench sidewalls 126.
- a layer of silicon dioxide (not shown) is conventionally thermally grown on the sidewalls 126 of the trench to a thickness of approximately 20 ⁇ A to 2,OO ⁇ A.
- This sacrificial oxide layer is removed either by a buffer oxide etch or by an HF etch to leave the trench sidewalls 126 as smooth as possible.
- the gate oxide layer 130 is then grown to line the trench sidewalls 126 and extend over the principal surface 106 to a thickness of approximately 100A to 1000A.
- a layer of polycrystalline silicon (polysilicon) is deposited to a thickness of e.g. approximately 1.5 microns (a typical range is 0.5 to 1.5 microns), filling trenches 124a, 124b.
- planarization of the polysilicon layer is followed by a blanket etch to optimize the polysilicon thickness and to leave only a thickness of 0.5 micron (5,OO ⁇ A).
- a 1 micron thickness (l ⁇ , ⁇ A) of polysilicon is removed by this uniform etching.
- the polycrystalline silicon layer (for an N- channel transistor) is doped with phosphorus chloride (P0C1 3 ) or implanted with arsenic or phosphorous to a resistivity of approximately 15 to 30 ohms per square.
- the polycrystalline silicon layer then is patterned to form the structures 134a, 134b, 134c and also gate electrodes 134d, 134e. This patterning uses a photoresist layer that is exposed and mask patterned.
- the polycrystalline silicon structures 134a, 134b, 134c in the right-hand portion of Figure 8a are a part of the gate contact and termination portions of the transistor.
- silicon structure 134c is a portion of an equipotential ring that, after scribing, is shorted to the substrate 104.
- Figure 8b is an enlarged view of the portion of Figure 8a at the area of polysilicon structure 134b, illustrating the step-like configuration of polysilicon structure 134b due to the three underlying thicknesses of oxide, respectively oxide layers 130, 112, and 110.
- This step-like configuration although only shown in Figures 8b and lib, is present also in the structures of Figures 9 to 16.
- the P body regions 116a, 116b are implanted and diffused. There is no body region implant mask so the P body implant 116a, 116b is uniform across the wafer. Instead of a body mask, the previously formed active mask layer 120a, 120b prevents the P body implant from doping the termination region.
- the P body regions 116a and 116b are boron implanted at 40 to 60 KEV with a dose of 2xl0 13 to 2xl0 14 /cm 2 . After diffusion, the depth of the P body regions 116a and 116b is approximately 0.5 to 2.0 microns.
- the N+ doped source regions 140a and 140b are implanted and diffused using a photoresist masking process involving patterned masking layer 142.
- the source regions 140a and 140b are an N+ arsenic implant at 80 KEV with a dosage of typically 5xl0 15 to lxl0 16 /cm 2 . It is to be understood that the cross-sectional views in Figures 3 through 10a and 11 through 16 are taken through the center of P+ regions 138a, 138b of Figure 2, and thus do not depict the cutout configuration of N+ source regions 140a and 140b.
- Figure 10b is a plan view of the step depicted in Figure 10a but showing additional portions of the structure.
- Figure 10b a number of cells of the transistor are depicted.
- the termination structure depicted in the right-hand portion of Figure 10a is not shown in Figure 10b; instead only active cells are depicted, i.e., the left-hand portion of
- Figure 10a Shown in Figure 10b are the trenches 124a, 124b, and an additional trench 124c, as well as the trenches defining the next row of cells (e.g., trenches 124e, 124f, 124g and 124h) . Also depicted are the intersecting trenches 108a, 108b, as depicted in
- FIG. 2 and an additional intersecting trench 108c. These trenches define the depicted square cells.
- FIG. 10b depicted in Figure 10b is the blocking mask layer 142 in Figure 10a, which defines the lateral extent of the N+ source regions.
- This blocking mask layer is shown by the numerous small, cross-hatched rectangular areas in Figure 10b.
- the small, rectangular areas in the center of each of the cells e.g., 142a, 142b, and 142c), define the underlying P+ deep body topside contact regions 138a, 138b, and 138c.
- the corresponding structure in the upper row of cells in Figure 10b is not labeled but is similar.
- blocking mask 142 is the additional rectangular masking layer portions designated (for the first row of cells in Figure 10b) respectively 142a-l, l42a-2, 142b- 1, 142b-2, and 142C-1, 143c-2. These define the N+ region cutouts depicted in the top view in Figure 2, as can be understood by comparing Figure 10b to Figure 2.
- the dimensions of each small rectangular mask portion, for example, portion 142a-l, are "d” by "e” where e.g. "d” is 3.5 microns and "e” is 1.7 microns.
- the trenches for the first row of cells are in one embodiment conventionally offset from those in the second row of cells in Figure 10b, although this is not essential to the invention.
- mask layer 142 is conventionally stripped and the N+ doped source regions 140a and 140b are diffused to a depth of approximately 0.2 to 0.5 microns at a temperature ranging from approximately 900 to 1000°C.
- a BPSG (borophosphosilicate glass) layer 144 is conventionally formed to a thickness of approximately 0.5 to 1.5 microns over the entire principal surface 106 and over the polysilicon structures 134a, 134b, 134c, 134d, and 134e.
- BPSG layer 144 is covered with a photoresist layer (not shown) that is patterned after exposure.
- N+ doped source regions 140a and 140b are shown to be merged with their respective lateral-diffusion-inhibiting regions 105 to form N+ doped source regions 141a and 141b.
- a reflow step smoothes the corners on the BPSG layer structures 144a, 144b, 144c, 144d, and 144e.
- conventional interconnect metal masking steps are performed, involving covering the entire principal surface 106 with a layer of aluminum conventionally alloyed with small amounts of silicon.
- This aluminum layer is then conventionally patterned using a mask to define the metallization areas 154a, 154b, and 154c.
- These metallization areas are respectively the active (source-body) contact 154a, gate finger contact 154b, and field plate 154c. Deep body regions 138a and 138b contact source- body contact 154a at contact areas 155a and 155b, respectively.
- the maximum horizontal cross- sectional areas of deep body regions 138a and 138b are greater than their respective contact areas 155a and 155b. As shown in Figures 13a and 13-15, this causes deep body regions 138a and 138b to have "pear-shaped" vertical cross-sections.
- the figures are not drawn to scale, and the "pear" shape of deep body regions 138a and 138b may vary considerably depending on, for example, the dopant concentrations and diffusion depths of lateral- diffusion-inhibiting regions 105 and deep body regions 138a and 138b.
- Figure 13b is an enlarged view of a portion of Figure 13a (similar to Figure 8b) and showing the stepped oxide structure 110, 112 underlying polysilicon field plate 134b and field plate contact 154c.
- the next step is pad masking, as shown in Figure 14. This involves surface passivation using, for instance, nitride or PSG (phosphosilicate glass) layer 160 deposited over the entire structure and then conventionally masked. Portions of layer 160 are thereafter removed as depicted in Figure 14 to open pad areas for connection of bonding wires to the earlier formed active metallization contact 154a and to the other metallization areas as needed. (The steps described above in conjunction with Figures 12 to 14 are conventional.)
- Figure 15 is a cross section depicting many of the same structures as shown in Figure 14 but at a different portion of a cell, thus better illustrating the polysilicon gate runner connection 134f in the central portion of the figure.
- Gate runner connection 134f is typically located at the die perimeter.
- the gate runner 134f conventionally electrically connects all of the gates.
- the cross section of Figure 15 is along an "L shape" (dog leg) in plan view (not shown) to better illustrate the gate runner 134f along a length of its trench.
- Figure 16 illustrates an additional cross section showing other portions of the termination.
- the field plate 154c which is a termination conductive structure conventionally provided for power transistors, connects to the source-body region metal contact 154a by a metal cross-over 154e that crosses over the BPSG insulating layer 144 in the termination region to the field plate contact 154c and the field plate 134b.
- each cell next to a gate finger is a dummy (nonactive due to having no channel) cell.
- the entire cell row e.g. 134e in Figure 14 adjacent to a gate finger 134a
- the dummy cells are implemented by providing the doped regions immediately to the right of trench 124b as having no active regions and hence serving as portions of a dummy cell.
- the dummy cells have been found to improve reliability and device ruggedness. These dummy cells are dispensed with in other embodiments.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Ceramic Engineering (AREA)
- Health & Medical Sciences (AREA)
- High Energy & Nuclear Physics (AREA)
- Toxicology (AREA)
- Manufacturing & Machinery (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Element Separation (AREA)
Abstract
Description
Claims
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP54006797A JP4521643B2 (en) | 1997-05-07 | 1997-05-07 | Fabrication of high density trench DMOS using sidewall spacers |
AU29311/97A AU2931197A (en) | 1996-05-08 | 1997-05-07 | Fabrication of high-density trench dmos using sidewall spacers |
EP97923533A EP0904604A4 (en) | 1996-05-08 | 1997-05-07 | Fabrication of high-density trench dmos using sidewall spacers |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US08/646,593 US5904525A (en) | 1996-05-08 | 1996-05-08 | Fabrication of high-density trench DMOS using sidewall spacers |
US08/646,593 | 1996-05-08 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO1997042663A1 true WO1997042663A1 (en) | 1997-11-13 |
Family
ID=24593661
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/US1997/007476 WO1997042663A1 (en) | 1996-05-08 | 1997-05-07 | Fabrication of high-density trench dmos using sidewall spacers |
Country Status (5)
Country | Link |
---|---|
US (1) | US5904525A (en) |
EP (1) | EP0904604A4 (en) |
KR (1) | KR100396956B1 (en) |
AU (1) | AU2931197A (en) |
WO (1) | WO1997042663A1 (en) |
Families Citing this family (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4614522B2 (en) * | 2000-10-25 | 2011-01-19 | 富士通セミコンダクター株式会社 | Semiconductor device and manufacturing method thereof |
US6977203B2 (en) | 2001-11-20 | 2005-12-20 | General Semiconductor, Inc. | Method of forming narrow trenches in semiconductor substrates |
TW584935B (en) * | 2003-03-11 | 2004-04-21 | Mosel Vitelic Inc | Termination structure of DMOS device |
US6992352B2 (en) | 2003-05-15 | 2006-01-31 | Analog Power Limited | Trenched DMOS devices and methods and processes for making same |
JP5609939B2 (en) | 2011-09-27 | 2014-10-22 | 株式会社デンソー | Semiconductor device |
KR101898876B1 (en) | 2012-03-02 | 2018-09-17 | 삼성전자주식회사 | Semiconductor deivces and methods of fabricating the same |
US8847319B2 (en) | 2012-03-09 | 2014-09-30 | Taiwan Semiconductor Manufacturing Company, Ltd. | Dummy structure for multiple gate dielectric interface and methods |
JP7242486B2 (en) | 2019-09-13 | 2023-03-20 | 株式会社東芝 | semiconductor equipment |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5086007A (en) * | 1989-05-24 | 1992-02-04 | Fuji Electric Co., Ltd. | Method of manufacturing an insulated gate field effect transistor |
US5468982A (en) * | 1994-06-03 | 1995-11-21 | Siliconix Incorporated | Trenched DMOS transistor with channel block at cell trench corners |
US5558313A (en) * | 1992-07-24 | 1996-09-24 | Siliconix Inorporated | Trench field effect transistor with reduced punch-through susceptibility and low RDSon |
Family Cites Families (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0222326A2 (en) * | 1985-11-12 | 1987-05-20 | General Electric Company | Method of fabricating an improved insulated gate semiconductor device |
US4791462A (en) * | 1987-09-10 | 1988-12-13 | Siliconix Incorporated | Dense vertical j-MOS transistor |
US4929991A (en) * | 1987-11-12 | 1990-05-29 | Siliconix Incorporated | Rugged lateral DMOS transistor structure |
US4967245A (en) * | 1988-03-14 | 1990-10-30 | Siliconix Incorporated | Trench power MOSFET device |
US5342797A (en) * | 1988-10-03 | 1994-08-30 | National Semiconductor Corporation | Method for forming a vertical power MOSFET having doped oxide side wall spacers |
US5072266A (en) * | 1988-12-27 | 1991-12-10 | Siliconix Incorporated | Trench DMOS power transistor with field-shaping body profile and three-dimensional geometry |
US5155052A (en) * | 1991-06-14 | 1992-10-13 | Davies Robert B | Vertical field effect transistor with improved control of low resistivity region geometry |
US5268586A (en) * | 1992-02-25 | 1993-12-07 | North American Philips Corporation | Vertical power MOS device with increased ruggedness and method of fabrication |
US5341011A (en) * | 1993-03-15 | 1994-08-23 | Siliconix Incorporated | Short channel trenched DMOS transistor |
US5668026A (en) * | 1996-03-06 | 1997-09-16 | Megamos Corporation | DMOS fabrication process implemented with reduced number of masks |
-
1996
- 1996-05-08 US US08/646,593 patent/US5904525A/en not_active Expired - Lifetime
-
1997
- 1997-05-07 AU AU29311/97A patent/AU2931197A/en not_active Abandoned
- 1997-05-07 EP EP97923533A patent/EP0904604A4/en not_active Withdrawn
- 1997-05-07 KR KR10-1998-0709229A patent/KR100396956B1/en not_active IP Right Cessation
- 1997-05-07 WO PCT/US1997/007476 patent/WO1997042663A1/en not_active Application Discontinuation
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5086007A (en) * | 1989-05-24 | 1992-02-04 | Fuji Electric Co., Ltd. | Method of manufacturing an insulated gate field effect transistor |
US5558313A (en) * | 1992-07-24 | 1996-09-24 | Siliconix Inorporated | Trench field effect transistor with reduced punch-through susceptibility and low RDSon |
US5468982A (en) * | 1994-06-03 | 1995-11-21 | Siliconix Incorporated | Trenched DMOS transistor with channel block at cell trench corners |
Non-Patent Citations (1)
Title |
---|
See also references of EP0904604A4 * |
Also Published As
Publication number | Publication date |
---|---|
KR100396956B1 (en) | 2003-11-14 |
KR20000011073A (en) | 2000-02-25 |
US5904525A (en) | 1999-05-18 |
EP0904604A4 (en) | 1999-06-16 |
EP0904604A1 (en) | 1999-03-31 |
AU2931197A (en) | 1997-11-26 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP0712535B1 (en) | Trenched dmos transistor with channel block at cell trench corners | |
US7696571B2 (en) | Method of manufacturing a trench transistor having a heavy body region | |
US5316959A (en) | Trenched DMOS transistor fabrication using six masks | |
EP0948818B1 (en) | High density trench dmos transistor with trench bottom implant | |
US5578851A (en) | Trenched DMOS transistor having thick field oxide in termination region | |
US6534367B2 (en) | Trench-gate semiconductor devices and their manufacture | |
US6586800B2 (en) | Trench-gate semiconductor devices | |
US5986304A (en) | Punch-through prevention in trenched DMOS with poly-silicon layer covering trench corners | |
US7436021B2 (en) | Dense trench MOSFET with decreased etch sensitivity to deposition and etch processing | |
US5904525A (en) | Fabrication of high-density trench DMOS using sidewall spacers | |
EP0961325B1 (en) | High integration density MOS technology power device | |
JP4521643B2 (en) | Fabrication of high density trench DMOS using sidewall spacers | |
EP0996970B1 (en) | Manufacture of field-effect semiconductor devices | |
JP5166940B2 (en) | Fabrication of high-density trench DMOS using sidewall spacers |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): AL AM AT AU AZ BA BB BG BR BY CA CH CN CU CZ DE DK EE ES FI GB GE GH HU IL IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MD MG MK MN MW MX NO NZ PL PT RO RU SD SE SG SI SK TJ TM TR TT UA UG UZ VN YU AM AZ BY KG KZ MD RU TJ TM |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): GH KE LS MW SD SZ UG AT BE CH DE DK ES FI FR GB GR IE IT LU MC NL PT SE BF BJ |
|
DFPE | Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101) | ||
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
WWE | Wipo information: entry into national phase |
Ref document number: 1997923533 Country of ref document: EP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1019980709229 Country of ref document: KR |
|
ENP | Entry into the national phase |
Ref country code: JP Ref document number: 1997 540067 Kind code of ref document: A Format of ref document f/p: F |
|
REG | Reference to national code |
Ref country code: DE Ref legal event code: 8642 |
|
WWP | Wipo information: published in national office |
Ref document number: 1997923533 Country of ref document: EP |
|
NENP | Non-entry into the national phase |
Ref country code: CA |
|
WWP | Wipo information: published in national office |
Ref document number: 1019980709229 Country of ref document: KR |
|
WWG | Wipo information: grant in national office |
Ref document number: 1019980709229 Country of ref document: KR |
|
WWW | Wipo information: withdrawn in national office |
Ref document number: 1997923533 Country of ref document: EP |