WO1996024897A2 - Parallel processing redundancy scheme for faster access times and lower die area - Google Patents
Parallel processing redundancy scheme for faster access times and lower die areaInfo
- Publication number
- WO1996024897A2 WO1996024897A2 PCT/US1996/001831 US9601831W WO9624897A2 WO 1996024897 A2 WO1996024897 A2 WO 1996024897A2 US 9601831 W US9601831 W US 9601831W WO 9624897 A2 WO9624897 A2 WO 9624897A2
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- memory
- data bus
- redundant
- coupled
- data
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/70—Masking faults in memories by using spares or by reconfiguring
- G11C29/78—Masking faults in memories by using spares or by reconfiguring using programmable devices
- G11C29/84—Masking faults in memories by using spares or by reconfiguring using programmable devices with improved access time or stability
- G11C29/846—Masking faults in memories by using spares or by reconfiguring using programmable devices with improved access time or stability by choosing redundant lines at an output stage
Definitions
- the present invention relates generally to semiconductor circuits and packaged integrated circuits, such as memory chips, data registers and the like. More particularly, the present invention relates to memory circuits, such as flash EPROMs, which use redundant storage elements.
- Redundancy and its implementation has been one of the more significant challenges in memory chips.
- the effects of a redundancy implementation on the die area as well as the access time are important aspects of a memory, especially in larger and more dense memory chips.
- the addresses are received and compared in parallel with selection of the decoders.
- the redundancy circuit is engaged.
- the redundancy circuit sends a signal to the regular decoder to disengage or deselect the regular array, and then select the redundant element. Detection of a match on the incoming address for a redundant element usually takes approximately 5 to 10 nanoseconds, during which time the decoders start selecting the proper memory elements.
- the decoder lines have tens of picofarad capacitive load and thus require very large drivers.
- the deselect signal is usually not near the last stages of the decoder due to the area consumed by the large number of decoder drivers. With such large capacitive loads, the last stage requires approximately 5 nanoseconds to select and deselect. After the 5 to 10 nanoseconds of delay for matching detection circuit, the redundancy circuit will send a signal to instruct the regular decoders to deselect. Because the deselection stage is not the last stage of the decoder, it will take additional time for the regular decoder to turn off. If a redundant element is accessed, it will be generally slower than the actual element by approximately 10 to 20 nanoseconds. This accounts for a significant speed loss. With very large density memories, 50% to 80% of the dies that pass have some redundant elements.
- Another feature that is used in some redundant schemes is the replacement of the entire byte (or word) if a bit is found to be defective within that word. If eight redundant columns were to be replaceable, one must design 64 columns in the array. On a four-megabit flash circuit, for example, this amounts to approximately five rails more on one dimension of the chip, which translates to many thousands of mils of additional square area.
- the present invention provides an improved redundancy scheme within a memory array by using a parallel path for redundant elements of a memory array.
- the present invention comprises : a memory having a preselected number of rows and columns, and one or more redundant storage elements, each having addresses associated therewith; address lines coupled to transmit address signals to the rows and columns and to the one or more redundant storage elements; a first data bus coupled to the columns; a redundant data bus coupled to the one or more redundant storage elements; and an access buffer having a first input coupled to the first data bus, a second input coupled to the redundant data bus, a control terminal coupled to receive a signal, and an output, the access buffer selectively coupling the first data bus or the redundant data bus to the output as determined by the signal
- the present invention comprises a method for parallel processing redundancy in a memory which includes a preselected number of rows and columns, and one or more redundant storage elements, each having addresses associated therewith; address lines coupled to transmit address signals to the rows and columns and to the one or more redundant storage elements, the method comprising the steps of: receiving a signal; simultaneously receiving first data from a first data bus coupled to the rows and columns, and receiving second data from a second data bus coupled to the redundant storage elements; and selecting data either from the first data bus or from the second data bus, as determined by the signal.
- FIG. 1 is a block diagram of a memory architecture in accordance with the principles of the present invention
- FIG. 2 is a block diagram of circuitry for generating redundant I/O selection signals
- FIG. 3 is a more detailed block diagram of input/output circuitry for interfacing with the memory architecture shown in FIG. 1; and FIG. 4 is a block diagram of an exemplary computer that may incorporate the present invention. While the invention is susceptible to various modifications and alternative forms, specifics thereof have been shown by way of example in the drawing and will be described in detail. It should be understood, however, that the intention is not to limit the invention to the particular embodiment described. On the contrary, the intention is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the invention as defined by the appended claims.
- the present invention has a wide variety of applications in memory circuits. It provides for a memory architecture with parallel redundancy in order to eliminate the delay caused by selecting a defective column and subsequently deselecting the column.
- the present invention instead accesses in parallel a memory column and a corresponding redundant memory column, and then determines at an input/output buffer from which column to select the data.
- the present invention is particularly useful with memories that use floating gate transistors, and in particular with, for example, flash EPROMs, EEPROMs, SRAMs, and DRAMs.
- the present invention preferably replaces a defective memory column with a redundant column, instead of replacing an entire byte, as is found in some redundancy schemes.
- FIG. 1 is a block diagram of an exemplary circuit for implementing the present invention.
- the circuit typically includes a plurality of upper memory storage elements 10-13 and associated redundant columns 18-21, and lower memory storage elements 14-17 and associated redundant columns 22-25. As is known in the art, the redundant columns are used to replace defective columns within the memory array.
- a plurality of upper select lines 34 are associated with a decoder (not shown) for decoding addresses and selecting particular memory rows and columns, and redundant columns, in the upper part of the memory array.
- a plurality of lower select lines 35 are associated with a decoder (not shown) for decoding addresses and selecting particular memory rows and columns, and redundant columns, in the lower part of the memory array.
- Memory address decoding and selection is known in the art.
- the columns within blocks 10-17 are coupled to a data bus 36 for use in writing data to and reading data from the memory.
- the data bus 36 is coupled to sense amplifiers 26A-26N (one sense amplifier per line) , which operate in a conventional manner to receive and amplify data signals from the memory.
- the sense amplifiers 26A- 26N are coupled to input/output buffers 33A-33N (one input/output buffer per line) .
- Input drivers 28A-28N (one driver per line) are coupled to the data bus 36 and the input/output buffers 33A-33N, and operate in a conventional manner in order to receive data and write the data to memory storage elements in the columns within blocks 10-17.
- the redundant columns 18-25 are coupled to a redundant data bus 37 for use in writing data to and reading data from the redundant columns.
- the data bus 37 is coupled to a redundant sense amplifier 30, which operates in a conventional manner to receive and amplify data signals from the redundant columns 18-25.
- a redundant input drivers 40 is coupled to the redundant data bus 37 and the input/output buffers 33A-33N, and operates in a conventional manner in order to receive data in buffers 33A-33N, and write the data to memory storage elements within the redundant columns 18-25.
- the input/output buffers 33A-33N operate as multiplexers. Redundant I/O (RIO) selection lines 38 transmit I/O selection bits to control terminals of the input/output buffers 33A-33N so that the buffers selectively couple the data bus 36 and redundant data bus 37 to output terminals depending upon the content of the I/O selection bits.
- FIG. 2 is a block diagram of circuitry for generating the redundant I/O selection signals.
- circuitry 41 generates address signals for columns within the memory, and circuitry 42 generates signals specifying defective columns. For example, with a sixteen-bit wide field, circuitry 42 requires four bits stored within the nonvolatile pointers in order to specify which one of the sixteen columns within a particular field is defective.
- FIG. 1 Redundant I/O
- FIG. 3 is a more detailed block diagram of circuitry for interfacing the memory.
- address comparator circuitry which generates the I/O bits evaluates whether a redundant column must be used. This evaluation typically requires approximately 5 to 10 nanoseconds.
- the decoding and selection circuity has selected the appropriate column in the regular memory columns within blocks 10-17. If the comparator circuitry determines that one of the redundant columns 18-25 must be used in place of a regular memory column, the circuit typically does not disable the regular decoders. The decoder for the regular memory columns within blocks 10-17 is typically still needed, since seven out of eight columns will use that decoder.
- the regular memory columns within blocks 10-17 execute a read operation through the sense amplifiers 26A-26N
- the redundant columns 18-25 execute a read operation through the redundant sense amplifier 30.
- the address comparator was evaluating whether a redundant address matches the incoming address
- the redundant I/O identifier bits map which one of the I/Os is defective.
- the present invention it is only after the sense amplifiers 26A-26N and 30 that the circuit uses the information of whether there is a redundant element selected. At that time, if a redundant element is selected, the input/output buffers 33A-33N will select the result of the redundant sense amplifier 30 instead of the sense amplifiers 26A-26N. Accordingly, an advantage of the present invention is that it eliminates the delay resulting from the deselection of the regular path and subsequent selection of the redundant path, as is found in some redundant memory scheme. The present invention improves upon access time.
- the only additional delay is a multiplexing of the data at the output of the sense amplifiers, which is equivalent to one gate delay. That delay is usually less than a nanosecond.
- Most complex chips require a multiplexer at the output of the sense amplifier in order to transmit, for example, electronic identifier codes and internal status codes. As a result, the delay resulting from the multiplexer is typically already included in the access time. For writing the data, the same procedure is repeated but in the opposite direction. The write data is usually stored in a latch.
- the circuit determines whether the data is to be routed to a regular or a redundant column. The delay for address matching is thus not a factor. If one of the redundant columns is to be used, as determined from the I/O bits, the circuit then selects from the input/output buffers 33A- 33N the redundant data that is used by the input driver 40.
- the circuit preferably disables a regular driver for a defective column when writing to the defective column using a redundant driver. This improves circuit performance. If a regular driver for a defective column were selected, it is possible that the driver would draw a lot of current due to a short, causing it to "pull down" the program voltage source. Since all other drivers are also coupled to the program voltage source, this would cause those bits to receive a decreased level of the program voltage source, which could disturb the write operation of those bits. By disabling the regular driver to the defective column, the circuit avoids this undesirable situation.
- the circuit selects with the input/output buffers 33A-
- the present invention significantly improves access time by using parallel paths to redundant memory elements. It also saves chip area by only replacing a defective column with one redundant column instead of replacing an entire byte (eight columns) or word (16 columns) .
- FIG. 4 is a block diagram of an exemplary computer
- the computer 45 includes a microprocessor 46 and corresponding clock 48.
- the microprocessor 46 contains the central processing unit (CPU) and associated control circuitry.
- the microprocessor 46 is connected to a motherboard 49.
- An I/O interface module 47 is connected to the motherboard 49 and interfaces the microprocessor 46 with peripheral devices such as a monitor and printer.
- the motherboard 49 also contains a plurality of memory modules for storing data, such as single in ⁇ line memory modules (SIMMs) 50A-50N.
- SIMMs 50A-50N are typically implemented with integrated circuit chips which "plug into” the motherboard 49.
- a nonvolatile memory is usually used on the motherboard 49, SIMMs 50A-50N, or through the I/O interface module 47.
Landscapes
- For Increasing The Reliability Of Semiconductor Memories (AREA)
- Dram (AREA)
- Time-Division Multiplex Systems (AREA)
- Analysing Materials By The Use Of Radiation (AREA)
- Techniques For Improving Reliability Of Storages (AREA)
Abstract
Description
Claims
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP96904610A EP0808486B1 (en) | 1995-02-10 | 1996-02-09 | Parallel processing redundancy apparatus and method for faster access time and lower die area |
DE69602013T DE69602013T2 (en) | 1995-02-10 | 1996-02-09 | PARALLEL PROCESSING REDUNDANCY DEVICE AND METHOD FOR FASTER ACCESS TIME AND SMALLER MATRICE SURFACE |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US08/387,018 | 1995-02-10 | ||
US08/387,018 US5627786A (en) | 1995-02-10 | 1995-02-10 | Parallel processing redundancy scheme for faster access times and lower die area |
Publications (2)
Publication Number | Publication Date |
---|---|
WO1996024897A2 true WO1996024897A2 (en) | 1996-08-15 |
WO1996024897A3 WO1996024897A3 (en) | 1996-10-17 |
Family
ID=23528088
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/US1996/001831 WO1996024897A2 (en) | 1995-02-10 | 1996-02-09 | Parallel processing redundancy scheme for faster access times and lower die area |
Country Status (5)
Country | Link |
---|---|
US (2) | US5627786A (en) |
EP (1) | EP0808486B1 (en) |
AT (1) | ATE178724T1 (en) |
DE (1) | DE69602013T2 (en) |
WO (1) | WO1996024897A2 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
AU764019B2 (en) * | 1999-03-24 | 2003-08-07 | Takeda Pharmaceutical Company Limited | Thienopyrimidine compounds, their production and use |
Families Citing this family (27)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6081870A (en) * | 1997-11-06 | 2000-06-27 | Micron Technology, Inc. | Method and apparatus to achieve fast suspend in flash memories |
US6077211A (en) * | 1998-02-27 | 2000-06-20 | Micron Technology, Inc. | Circuits and methods for selectively coupling redundant elements into an integrated circuit |
JP3871469B2 (en) | 1998-11-27 | 2007-01-24 | 松下電器産業株式会社 | Semiconductor memory device and signal line switching circuit |
US6246615B1 (en) | 1998-12-23 | 2001-06-12 | Micron Technology, Inc. | Redundancy mapping in a multichip semiconductor package |
JP2001084791A (en) | 1999-07-12 | 2001-03-30 | Mitsubishi Electric Corp | Semiconductor memory |
US6484271B1 (en) * | 1999-09-16 | 2002-11-19 | Koninklijke Philips Electronics N.V. | Memory redundancy techniques |
US6728161B1 (en) | 2000-06-30 | 2004-04-27 | Micron Technology, Inc. | Zero latency-zero bus turnaround synchronous flash memory |
US6615307B1 (en) * | 2000-05-10 | 2003-09-02 | Micron Technology, Inc. | Flash with consistent latency for read operations |
US6851026B1 (en) | 2000-07-28 | 2005-02-01 | Micron Technology, Inc. | Synchronous flash memory with concurrent write and read operation |
US6883044B1 (en) * | 2000-07-28 | 2005-04-19 | Micron Technology, Inc. | Synchronous flash memory with simultaneous access to one or more banks |
US6496425B1 (en) | 2000-08-21 | 2002-12-17 | Micron Technology, Inc | Multiple bit line column redundancy |
US6504768B1 (en) | 2000-08-25 | 2003-01-07 | Micron Technology, Inc. | Redundancy selection in memory devices with concurrent read and write |
US6445625B1 (en) | 2000-08-25 | 2002-09-03 | Micron Technology, Inc. | Memory device redundancy selection having test inputs |
US7978219B1 (en) | 2000-08-30 | 2011-07-12 | Kevin Reid Imes | Device, network, server, and methods for providing digital images and associated processing information |
US8326352B1 (en) | 2000-09-06 | 2012-12-04 | Kevin Reid Imes | Device, network, server, and methods for providing service requests for wireless communication devices |
ITRM20010104A1 (en) * | 2001-02-27 | 2002-08-27 | Micron Technology Inc | DATA COMPRESSION READING MODE FOR TESTING MEMORIES. |
JP2004063023A (en) * | 2002-07-30 | 2004-02-26 | Renesas Technology Corp | Semiconductor storage device |
JP3984209B2 (en) * | 2003-07-31 | 2007-10-03 | 株式会社東芝 | Semiconductor memory device |
DE202004012766U1 (en) * | 2004-08-14 | 2006-01-19 | Flür, Peter, Dr. | Administrative routine job automating system for use in office activity, has control system for simultaneous parallel processing of different processes, in which system alignment component is implemented for redundant data management |
ITRM20040418A1 (en) * | 2004-08-25 | 2004-11-25 | Micron Technology Inc | COMPRESSION READING METHOD OF DATA AT MULTIPLE LEVELS FOR TESTING MEMORIES. |
KR100645044B1 (en) * | 2004-09-17 | 2006-11-10 | 삼성전자주식회사 | High reliable program method for non-volatile memory device |
US7035152B1 (en) * | 2004-10-14 | 2006-04-25 | Micron Technology, Inc. | System and method for redundancy memory decoding |
US7259373B2 (en) * | 2005-07-08 | 2007-08-21 | Nexgensemi Holdings Corporation | Apparatus and method for controlled particle beam manufacturing |
US7394690B2 (en) * | 2006-03-24 | 2008-07-01 | Sandisk Corporation | Method for column redundancy using data latches in solid-state memories |
US7324389B2 (en) * | 2006-03-24 | 2008-01-29 | Sandisk Corporation | Non-volatile memory with redundancy data buffered in remote buffer circuits |
US7224605B1 (en) * | 2006-03-24 | 2007-05-29 | Sandisk Corporation | Non-volatile memory with redundancy data buffered in data latches for defective locations |
US7352635B2 (en) * | 2006-03-24 | 2008-04-01 | Sandisk Corporation | Method for remote redundancy for non-volatile memory |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
FR2611301A1 (en) * | 1987-02-24 | 1988-08-26 | Thomson Semiconducteurs | Integrated memory with data column redundancy |
US4807191A (en) * | 1988-01-04 | 1989-02-21 | Motorola, Inc. | Redundancy for a block-architecture memory |
DE4241327A1 (en) * | 1991-12-12 | 1993-06-17 | Mitsubishi Electric Corp | Semiconductor SRAM with redundant memory block - records defective memory addresses and selects redundant memory when defective memory is tried to be accessed |
EP0554053A2 (en) * | 1992-01-31 | 1993-08-04 | STMicroelectronics, Inc. | A semiconductor memory with a multiplexer for selecting an output for a redundant memory access |
EP0559368A2 (en) * | 1992-03-02 | 1993-09-08 | Motorola, Inc. | Memory column redundancy and localized column redundancy control signals |
US5287310A (en) * | 1990-10-09 | 1994-02-15 | Texas Instruments Incorporated | Memory with I/O mappable redundant columns |
Family Cites Families (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4250570B1 (en) * | 1976-07-15 | 1996-01-02 | Intel Corp | Redundant memory circuit |
US4389715A (en) * | 1980-10-06 | 1983-06-21 | Inmos Corporation | Redundancy scheme for a dynamic RAM |
US4459685A (en) * | 1982-03-03 | 1984-07-10 | Inmos Corporation | Redundancy system for high speed, wide-word semiconductor memories |
JPH01109599A (en) * | 1987-10-22 | 1989-04-26 | Nec Corp | Writable and erasable semiconductor memory device |
US4885720A (en) * | 1988-04-01 | 1989-12-05 | International Business Machines Corporation | Memory device and method implementing wordline redundancy without an access time penalty |
GB8926004D0 (en) * | 1989-11-17 | 1990-01-10 | Inmos Ltd | Repairable memory circuit |
JP2596208B2 (en) * | 1990-10-19 | 1997-04-02 | 日本電気株式会社 | Memory device |
US5265054A (en) * | 1990-12-14 | 1993-11-23 | Sgs-Thomson Microelectronics, Inc. | Semiconductor memory with precharged redundancy multiplexing |
-
1995
- 1995-02-10 US US08/387,018 patent/US5627786A/en not_active Expired - Lifetime
-
1996
- 1996-02-09 DE DE69602013T patent/DE69602013T2/en not_active Expired - Lifetime
- 1996-02-09 WO PCT/US1996/001831 patent/WO1996024897A2/en active IP Right Grant
- 1996-02-09 EP EP96904610A patent/EP0808486B1/en not_active Expired - Lifetime
- 1996-02-09 AT AT96904610T patent/ATE178724T1/en not_active IP Right Cessation
-
1997
- 1997-03-27 US US08/826,241 patent/US5808946A/en not_active Expired - Lifetime
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
FR2611301A1 (en) * | 1987-02-24 | 1988-08-26 | Thomson Semiconducteurs | Integrated memory with data column redundancy |
US4807191A (en) * | 1988-01-04 | 1989-02-21 | Motorola, Inc. | Redundancy for a block-architecture memory |
US5287310A (en) * | 1990-10-09 | 1994-02-15 | Texas Instruments Incorporated | Memory with I/O mappable redundant columns |
DE4241327A1 (en) * | 1991-12-12 | 1993-06-17 | Mitsubishi Electric Corp | Semiconductor SRAM with redundant memory block - records defective memory addresses and selects redundant memory when defective memory is tried to be accessed |
EP0554053A2 (en) * | 1992-01-31 | 1993-08-04 | STMicroelectronics, Inc. | A semiconductor memory with a multiplexer for selecting an output for a redundant memory access |
EP0559368A2 (en) * | 1992-03-02 | 1993-09-08 | Motorola, Inc. | Memory column redundancy and localized column redundancy control signals |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
AU764019B2 (en) * | 1999-03-24 | 2003-08-07 | Takeda Pharmaceutical Company Limited | Thienopyrimidine compounds, their production and use |
Also Published As
Publication number | Publication date |
---|---|
EP0808486B1 (en) | 1999-04-07 |
WO1996024897A3 (en) | 1996-10-17 |
DE69602013D1 (en) | 1999-05-12 |
DE69602013T2 (en) | 1999-08-05 |
EP0808486A2 (en) | 1997-11-26 |
ATE178724T1 (en) | 1999-04-15 |
US5808946A (en) | 1998-09-15 |
US5627786A (en) | 1997-05-06 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US5627786A (en) | Parallel processing redundancy scheme for faster access times and lower die area | |
US7379363B2 (en) | Method and apparatus for implementing high speed memory | |
US6252800B1 (en) | Semiconductor memory device | |
US7120754B2 (en) | Synchronous DRAM with selectable internal prefetch size | |
US7372768B2 (en) | Memory with address management | |
US5781717A (en) | Dynamic spare column replacement memory system | |
US6381190B1 (en) | Semiconductor memory device in which use of cache can be selected | |
US6298426B1 (en) | Controller configurable for use with multiple memory organizations | |
US5509132A (en) | Semiconductor memory device having an SRAM as a cache memory integrated on the same chip and operating method thereof | |
KR100386442B1 (en) | Memory device circuit and method of simultaneous addressing of multi-bank columns of a multi-bank memory array | |
US20030016550A1 (en) | Semiconductor memory systems, methods, and devices for controlling active termination | |
US6788592B2 (en) | Memory device which can change control by chip select signal | |
KR20010062248A (en) | Non-volatile semiconductor memory device | |
US20090019325A1 (en) | Memory device, supporting method for error correction thereof, supporting program thereof, memory card, circuit board and electronic apparatus | |
US5640353A (en) | External compensation apparatus and method for fail bit dynamic random access memory | |
US20040196691A1 (en) | Memory device having different burst order addressing for read and write operations | |
US6523755B2 (en) | Semiconductor memory device | |
US6714460B2 (en) | System and method for multiplexing data and data masking information on a data bus of a memory device | |
US6862672B1 (en) | Semiconductor memory device and method of controlling same | |
US4992983A (en) | Semiconductor memory device with an improved write control circuit | |
CN113377684B (en) | Data writing system and method | |
KR100596821B1 (en) | Memory apparatus having multi-port architecture for supporting multi processor | |
US20040001366A1 (en) | Device and method for reading non-volatile memories having at least one pseudo-parallel communication interface | |
US7337284B2 (en) | Integrated semiconductor memory | |
JP2003141894A (en) | Semiconductor memory |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A2 Designated state(s): JP KR |
|
AL | Designated countries for regional patents |
Kind code of ref document: A2 Designated state(s): AT BE CH DE DK ES FR GB GR IE IT LU MC NL PT SE |
|
AK | Designated states |
Kind code of ref document: A3 Designated state(s): JP KR |
|
AL | Designated countries for regional patents |
Kind code of ref document: A3 Designated state(s): AT BE CH DE DK ES FR GB GR IE IT LU MC NL PT SE |
|
DFPE | Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101) | ||
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
WWE | Wipo information: entry into national phase |
Ref document number: 1996904610 Country of ref document: EP |
|
WWP | Wipo information: published in national office |
Ref document number: 1996904610 Country of ref document: EP |
|
WWG | Wipo information: grant in national office |
Ref document number: 1996904610 Country of ref document: EP |