WO1985001166A1 - Emitter collector coupled logic - Google Patents

Emitter collector coupled logic Download PDF

Info

Publication number
WO1985001166A1
WO1985001166A1 PCT/US1984/001427 US8401427W WO8501166A1 WO 1985001166 A1 WO1985001166 A1 WO 1985001166A1 US 8401427 W US8401427 W US 8401427W WO 8501166 A1 WO8501166 A1 WO 8501166A1
Authority
WO
WIPO (PCT)
Prior art keywords
emitter
transistor
coupled
node
electrode
Prior art date
Application number
PCT/US1984/001427
Other languages
French (fr)
Inventor
Hemmige D. Varadarajan
Original Assignee
Advanced Micro Devices, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Advanced Micro Devices, Inc. filed Critical Advanced Micro Devices, Inc.
Priority to DE8484903465T priority Critical patent/DE3479467D1/en
Priority to AT84903465T priority patent/ATE45650T1/en
Publication of WO1985001166A1 publication Critical patent/WO1985001166A1/en

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/02Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
    • H03K19/08Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices
    • H03K19/082Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices using bipolar transistors
    • H03K19/086Emitter coupled logic
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/01Modifications for accelerating switching
    • H03K19/013Modifications for accelerating switching in bipolar transistor circuits

Definitions

  • This invention relates to emitter coupled logic (ECL) and in particular relates to an emitter coupled logic gate having enhanced speed characteris ⁇ tics.
  • Emitter coupled logic gates are among the fastest types of digital circuit gates.
  • ECL gates have not been able to capitalize on the full speed potential of ECL in inverter gates. oreover, ECL gates do not handle capacitive loads particularly well. What is needed is a new type of logic circuit which takes better advantage of the potential speed of bipolar technology.
  • FIG. 1 there is shown a conventional ECL primitive inverter gate 10 with emitter follower output.
  • the primitive gate 10 com- prises a first input transistor Q-, a second input transistor Q_ a reference transistor Q R , a current source transistor Q CS ' a first load transistor Q.. f and a second load transistor Q...
  • the inverter gate 10 operates between an input A and an input B to produce at an output at node 1 between the emitter of transis ⁇ tor Q L1 and the collector of transistor Q L2 an out P ut A+B.
  • the emitters of transistors Q-., Q convenience and Q R are coupled at a common node 3 to the collector of current source transistor Q cs » A current source bias voltage V_ s is maintained at the base of transistors Q_ g and Q _.
  • the load of transistor Q_ s is through the emitter at a resistor R_ to the lowest reference voltage, herein a ground voltage.
  • the load of transistor Q 2 is through a resistor R_ -Li in the emitter-to-ground circuit thereof.
  • the collectors of transistors Q_ and Q are coupled in common to a node 2 and to the base of transistor Q ⁇ i « A collector load resistor - T is coupled between the source voltage reference V _, and node 2.
  • Transistors Q L1 and Q_ 2 form the emitter follower circuit for the voltage on node 2.
  • CML current mode logic
  • Current mode logic is. similar to emitter coupled logic except that there is no emitter follower circuitry.
  • One paper describing CML logic is "A 1500 Gate, Random Logic Large Scale Integrated (LSI) Masterslice", R.J. Blumberg and S. Brenner, IEEE Journal of Solid State Circuits, Volume SC-14 No. 5, page 818 (October 1979) .
  • the refer ⁇ ence portion of a primitive current switch used in emitter coupled logic or current mode logic is modified by introducing means for slowing voltage change at the
  • OMPI common emitter node as the reference element in order to enhance the speed of turn on and turn off of the input elements.
  • the reference transis ⁇ tor of a conventional ECL inverter gate or conventional CML inverter gate is replaced with a slow transistor, slow diode or a large capacitor in order to bypass the emitter dynamic resistance.
  • the emitter time constant of the reference element Q_. is thereby increased so that the voltage on the common current source node (node 3) does not change substantially when the base of the input elements change transiently.
  • the collector output of the input element, such as transistor Q. which is on or off switches signifi ⁇ cantly faster.
  • the reference element Q R is constructed as a conventional transistor with the collector and emitter terminals reversed in a so-called inverted transistor configuration.
  • the inverted transistor configuration has been found to be significantly slower in operation than in the conven ⁇ tional figuration.
  • a slow diode such as a PN type diode, may be placed between the reference voltage V R _ and node 3.
  • Figure 1 is a schematic diagram of a prior art ECL primitive inverter gate.
  • Figure 2 is a schematic diagram of a prior art primitive CML inverter gate.
  • Figure 3 is a schematic diagram of a first embodiment of a emitter collector coupled primitive inverter gate according to the invention.
  • Figure 4 is a schematic diagram of a modified current mode logic (NCML) primitive inverter gate according to the invention.
  • NCML modified current mode logic
  • Figure 5 is a schematic diagram of a second embodiment of an ECCL gate according to the invention.
  • Figure 6 is a second embodiment of an NCML primitive gate according to the invention.
  • FIG. 1 there is shown an emitter collector coupled logic primitive inverter gate 14 in accordance with the invention.
  • FIG 3 there is shown an emitter collector coupled logic primitive inverter gate 14 in accordance with the invention.
  • the refer ⁇ ence transistor Q RR comprises a first electrode 16, a second electrode 18 and a third electrode 20.
  • the first electrode 16 is comparable to the emitter elec ⁇ trode of a conventional fast transistor.
  • the second electrode 18 is comparable to the base electrode of a conventional transistor, and the third electrode 20 corresponds to the collector electrode of a convention- al transistor.
  • the first electrode 16 and the third electrode 20 are inverted, that is, the first electrode 16 is coupled as a collector and the third electrode 20 is coupled as an emitter between the voltage source V__ and the node 3.
  • the second electrode 18 is coupled to a bias voltage
  • the voltage at node 3 will not change substantially when the voltage to the base of the input transistor Q. is moved high or low transiently. As a consequence, the transistor Q. can be turned on or off much faster, and the transistor Q. will have a correspondingly faster collector output.
  • an NCML primitive gate 22 in accordance with the invention having a reference transistor Q RR similar to that of the embodiment of Figure 3.
  • the reference transistor Q R is also a slow transistor, generally on the order of one order of magnitude or more slower than the input transistors Q. and QB.
  • a diode D.. is provided between the collector voltage source and node 2 to which the collectors of input transistors Q A and Q_ are coupled.
  • Diode D.. is provided for limiting the possible saturation of the input transistors Q. or Q_ in current mode logic operation. Saturation would normally be caused by the transient current flowing in the reference transistor Q. during transition in the input signal from low to high voltage (presuming NPN transistor convention) .
  • Figures 5 and 6 illustrate alternative embodiments of an ECCL gate 24 and NCML gate 26 which use a reference diode Q RR .
  • a slow reference transistor has the advantage of less required space in integrated circuit design.
  • the reference supply must have a good current capacity if the gain of the transistor is low.
  • a slow diode may be used instead of slow transistors as shown in Figures 5 and 6.
  • the invention thus described may be used in all inverting logic circuitry and can be mixed with conventional non-inverting logic circuits where neces ⁇ sary. A faster inverting output is therefore available for design of high-speed circuitry.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Computing Systems (AREA)
  • General Engineering & Computer Science (AREA)
  • Mathematical Physics (AREA)
  • Power Engineering (AREA)
  • Logic Circuits (AREA)

Abstract

The reference portion of a primitive current switch (QA, QB, and QR) used in emitter coupled logic or current mode logic is modified by introducing a slow device (QRR) as the reference element in order to enhance the speed of turn on and turn off of the input elements (QA and QB). In particular, the reference transistor (QR) of a conventional ECL inverter gate or conventional CML inverter gate is replaced with a slow transistor or slow diode (QRR) in order to bypass the emitter dynamic resistance. The emitter time constant of the reference QR is thereby increased so that the voltage on the common source node (node 3) does not change substantially when the base of the input elements change transiently. As a consequence, the collector output of the input element, such as transistor QA is switched on or off significantly faster.

Description

EMITTER COLLECTOR COUPLED LOGIC
Background of the Invention
1. Field of the Invention
This invention relates to emitter coupled logic (ECL) and in particular relates to an emitter coupled logic gate having enhanced speed characteris¬ tics.
Emitter coupled logic gates are among the fastest types of digital circuit gates. However, ECL gates have not been able to capitalize on the full speed potential of ECL in inverter gates. oreover, ECL gates do not handle capacitive loads particularly well. What is needed is a new type of logic circuit which takes better advantage of the potential speed of bipolar technology.
2. Description of the Prior Art
Referring to Figure 1, there is shown a conventional ECL primitive inverter gate 10 with emitter follower output. The primitive gate 10 com- prises a first input transistor Q-, a second input transistor Q_ a reference transistor QR, a current source transistor QCS' a first load transistor Q..f and a second load transistor Q... The inverter gate 10 operates between an input A and an input B to produce at an output at node 1 between the emitter of transis¬ tor QL1 and the collector of transistor QL2 an outPut A+B. The emitters of transistors Q-., Q„ and QR are coupled at a common node 3 to the collector of current source transistor Qcs» A current source bias voltage V_s is maintained at the base of transistors Q_g and Q _. The load of transistor Q_s is through the emitter at a resistor R_ to the lowest reference voltage, herein a ground voltage. The load of transistor Q 2 is through a resistor R_ -Li in the emitter-to-ground circuit thereof. The collectors of transistors Q_ and Q are coupled in common to a node 2 and to the base of transistor QτA collector load resistor -T is coupled between the source voltage reference V _, and node 2. The collector of transistor Q-, is connected to the V__ voltage. The collector of transistor Q is connected to the V__ voltage. Finally, a reference voltage V--^ is provided to the base of transistor Q_. Transistors QL1 and Q_2 form the emitter follower circuit for the voltage on node 2. Referring to Figure 2, there is shown a conventional current mode logic (CML) primitive invert¬ er gate 12. Current mode logic is. similar to emitter coupled logic except that there is no emitter follower circuitry. One paper describing CML logic is "A 1500 Gate, Random Logic Large Scale Integrated (LSI) Masterslice", R.J. Blumberg and S. Brenner, IEEE Journal of Solid State Circuits, Volume SC-14 No. 5, page 818 (October 1979) . In both of the circuits of Figures 1 and 2, there is an emitter dynamic resistance and a diffusion capacitance associated with the reference transistor Q_. The emitter dynamic resistance of QR and the diffusion capacitance of QR are in parallel and define an impedance effectively in series with the emitter of the input transistors Q_ and
Summary of the Invention
In accordance with the invention, the refer¬ ence portion of a primitive current switch used in emitter coupled logic or current mode logic is modified by introducing means for slowing voltage change at the
OMPI common emitter node as the reference element in order to enhance the speed of turn on and turn off of the input elements. In particular, the reference transis¬ tor of a conventional ECL inverter gate or conventional CML inverter gate is replaced with a slow transistor, slow diode or a large capacitor in order to bypass the emitter dynamic resistance. The emitter time constant of the reference element Q_. is thereby increased so that the voltage on the common current source node (node 3) does not change substantially when the base of the input elements change transiently. As a conse¬ quence, the collector output of the input element, such as transistor Q. , which is on or off switches signifi¬ cantly faster. In a specific embodiment, the reference element QR is constructed as a conventional transistor with the collector and emitter terminals reversed in a so-called inverted transistor configuration. The inverted transistor configuration has been found to be significantly slower in operation than in the conven¬ tional figuration. Alternatively, however, a slow diode, such as a PN type diode, may be placed between the reference voltage VR_ and node 3.
The invention will be better understood by reference to the following detailed description taken in conjunction with the accompanying drawings.
Brief Description of the Drawings
Figure 1. is a schematic diagram of a prior art ECL primitive inverter gate.
Figure 2 is a schematic diagram of a prior art primitive CML inverter gate.
Figure 3 is a schematic diagram of a first embodiment of a emitter collector coupled primitive inverter gate according to the invention. Figure 4 is a schematic diagram of a modified current mode logic (NCML) primitive inverter gate according to the invention.
Figure 5 is a schematic diagram of a second embodiment of an ECCL gate according to the invention.
Figure 6 is a second embodiment of an NCML primitive gate according to the invention.
Description of Specific Embodiments
Figures 1 and 2 have been described previous- ly as prior art structures. Referring to Figure 3, there is shown an emitter collector coupled logic primitive inverter gate 14 in accordance with the invention. For the sake of consistency, the labels of corresponding elements of each embodiment are the same. Reference is made to Figure 1 for comparison with Figure 3. In accordance with the invention, a refer¬ ence transistor QRR is provided at node 3. The refer¬ ence transistor QRR comprises a first electrode 16, a second electrode 18 and a third electrode 20. The first electrode 16 is comparable to the emitter elec¬ trode of a conventional fast transistor. The second electrode 18 is comparable to the base electrode of a conventional transistor, and the third electrode 20 corresponds to the collector electrode of a convention- al transistor. However, in this configuration, the first electrode 16 and the third electrode 20 are inverted, that is, the first electrode 16 is coupled as a collector and the third electrode 20 is coupled as an emitter between the voltage source V__ and the node 3. The second electrode 18 is coupled to a bias voltage
VBB-
The use of a structure such as the reference transistor QRR of Figure 3 effectively increases the time constant of the RC combination of the dynamic resistance and the diffusion capacitance of the
OMPI T wiPO- Λ>. ?N θ reference transistor QR--.R„ . The increase in the time constant provides a larger delay at the collector of the reference transistor QRR on node 3. With the emitter time constant of Q-.^ (now inverted) increased
RR at node 3, the voltage at node 3 will not change substantially when the voltage to the base of the input transistor Q. is moved high or low transiently. As a consequence, the transistor Q. can be turned on or off much faster, and the transistor Q. will have a correspondingly faster collector output.
Referring to Figure 4, there is shown an NCML primitive gate 22 in accordance with the invention having a reference transistor QRR similar to that of the embodiment of Figure 3. In other words, the reference transistor QR is also a slow transistor, generally on the order of one order of magnitude or more slower than the input transistors Q. and QB. In addition, a diode D.. is provided between the collector voltage source and node 2 to which the collectors of input transistors QA and Q_ are coupled. Diode D.. is provided for limiting the possible saturation of the input transistors Q. or Q_ in current mode logic operation. Saturation would normally be caused by the transient current flowing in the reference transistor Q. during transition in the input signal from low to high voltage (presuming NPN transistor convention) . While saturation is only temporary, the use of a saturation controlling diode minimizes the likelihood that saturation might ever occur. Tests of an emitter collector coupled logic gate 14 in accordance with the invention have shown the limiting delay of an ECCL gate to be on the order of 40% less than for a conventional ECL gate at the same power level. It is believed that the gain in speed is a result of greater available current for switching due to the longer time constant in the reference transis¬ tor. Moreover, it has been found that NCML logic gates in accordance with the invention switch even faster. NCML gates according to the invention also have superi¬ or capacitive load handling capability in comparison with conventional current mode logic. It is believed this is because the elements of an NCML gate have greater capacity for current drain so that external loads can be discharged faster.
Figures 5 and 6 illustrate alternative embodiments of an ECCL gate 24 and NCML gate 26 which use a reference diode QRR. There is the trade-off between the use of a reference diode and a slow reference transistor in accordance with the invention. A slow reference transistor has the advantage of less required space in integrated circuit design. The reference supply must have a good current capacity if the gain of the transistor is low. Alternatively a slow diode may be used instead of slow transistors as shown in Figures 5 and 6.
The invention thus described may be used in all inverting logic circuitry and can be mixed with conventional non-inverting logic circuits where neces¬ sary. A faster inverting output is therefore available for design of high-speed circuitry.
The invention has been explained with refer- ence to specific embodiments. Other embodiments will be apparent to those of ordinary skill in the art. For example, a capacitor could be substituted for the reference elements to store charge and thus increase the time constant as desired. It is therefore not intended that this invention be limited except as indicated by the appended claims.

Claims

WHAT IS CLAIMED IS;
1. A digital logic gate having high-speed input transistors each having an emitter coupled to a common node with a current source, a current source, and a current source reference means, wherein said current source reference means comprises: means having a time constant significantly greater than the transit time of said input transistors for slowing voltage change at said common node when said input transistors are switched transiently in order to allow faster turn off and turn on of said input transistors.
2. The device according to claim 1 wherein said slowing means is a transistor having a base electrode, an emitter electrode and a collector elec¬ trode and wherein said emitter electrode is "convention¬ ally a collector electrode and said collector electrode is conventionally an emitter electrode.
3. The device of claim 2 wherein said emitter electrode is coupled to said common node and said collector electrode is coupled to a supply voltage connection.
4. The device of claim 1 wherein said semiconductor means is a diode coupled between a reference voltage and said node.
5. The apparatus according to claim 1 through 4 wherein said input transistors are connected to a common output node, said common output node being coupled to an emitter follower output circuit to form an emitter coupled logic gate.
OMPI
^?ΛΓATIOΦ'
PCT/US1984/001427 1983-09-07 1984-09-06 Emitter collector coupled logic WO1985001166A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
DE8484903465T DE3479467D1 (en) 1983-09-07 1984-09-06 Emitter collector coupled logic
AT84903465T ATE45650T1 (en) 1983-09-07 1984-09-06 LOGIC CIRCUIT COUPLED AT RADIATOR COLLECTOR.

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US530,176 1983-09-07
US06/530,176 US4617478A (en) 1983-09-07 1983-09-07 Emitter coupled logic having enhanced speed characteristic for turn-on and turn-off

Publications (1)

Publication Number Publication Date
WO1985001166A1 true WO1985001166A1 (en) 1985-03-14

Family

ID=24112723

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1984/001427 WO1985001166A1 (en) 1983-09-07 1984-09-06 Emitter collector coupled logic

Country Status (5)

Country Link
US (1) US4617478A (en)
EP (1) EP0155305B1 (en)
JP (1) JPS60502182A (en)
DE (1) DE3479467D1 (en)
WO (1) WO1985001166A1 (en)

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5223792A (en) * 1986-09-19 1993-06-29 Actel Corporation Testability architecture and techniques for programmable interconnect architecture
US5013938A (en) * 1989-11-01 1991-05-07 National Semiconductor Corporation ECL cutoff driver circuit with reduced stanby power dissipation
US20060029904A1 (en) * 2004-07-02 2006-02-09 Discus Dental Impressions, Inc. Support system for dentistry

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3955099A (en) * 1974-03-11 1976-05-04 Hughes Aircraft Company Diode controlled idle current injection
US4140926A (en) * 1977-08-22 1979-02-20 Motorola, Inc. Inverted transistor circuits for monolithic integrated circuit application
US4357547A (en) * 1981-02-23 1982-11-02 Motorola, Inc. EFL Toggle flip-flop
US4401901A (en) * 1981-06-01 1983-08-30 Advanced Micro Devices, Inc. Comparator

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3114844A (en) * 1958-10-14 1963-12-17 Gen Electric Two transistor gate circuit
NL248800A (en) * 1959-03-03
FR1398092A (en) * 1964-03-26 1965-05-07 Saint Gobain New electronic switching circuit
US3582795A (en) * 1969-08-14 1971-06-01 Bell Telephone Labor Inc Delayed clock pulse synchronizing of random input pulses
JPS5494269A (en) * 1978-01-09 1979-07-25 Hitachi Ltd Logic circuit
US4538075A (en) * 1983-09-07 1985-08-27 Advanced Micro Devices, Inc. High speed referenceless bipolar logic gate with minimum input current

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3955099A (en) * 1974-03-11 1976-05-04 Hughes Aircraft Company Diode controlled idle current injection
US4140926A (en) * 1977-08-22 1979-02-20 Motorola, Inc. Inverted transistor circuits for monolithic integrated circuit application
US4357547A (en) * 1981-02-23 1982-11-02 Motorola, Inc. EFL Toggle flip-flop
US4401901A (en) * 1981-06-01 1983-08-30 Advanced Micro Devices, Inc. Comparator

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See also references of EP0155305A4 *

Also Published As

Publication number Publication date
EP0155305A1 (en) 1985-09-25
EP0155305A4 (en) 1986-12-08
EP0155305B1 (en) 1989-08-16
JPS60502182A (en) 1985-12-12
DE3479467D1 (en) 1989-09-21
JPH0553324B2 (en) 1993-08-09
US4617478A (en) 1986-10-14

Similar Documents

Publication Publication Date Title
CA1201491A (en) Input buffer circuit for receiving multiple level input voltages
US5397938A (en) Current mode logic switching stage
US4112314A (en) Logical current switch
CA1274001A (en) Low voltage swing cmos receiver circuit
JPH04287519A (en) Ac junction complementary type pull-up and pull-down circuit
US4237388A (en) Inverter circuit
AU593454B2 (en) Apparatus and method for capacitor coupled complementary buffering
JPH05268031A (en) Adjusted bicmos output buffer
US4912344A (en) TTL output stage having auxiliary drive to pull-down transistor
JP3530582B2 (en) Integrated logic circuit with single-ended input logic gate
EP0250752B1 (en) A high switching speed low power logic circuit
WO1985001166A1 (en) Emitter collector coupled logic
JP2547893B2 (en) Logic circuit
GB1570666A (en) Logic circuits
US4868904A (en) Complementary noise-immune logic
US4677312A (en) High voltage swing open collector driver
US4749885A (en) Nonsaturating bipolar logic gate having a low number of components and low power dissipation
US3418492A (en) Logic gates
JPH0669141B2 (en) Input circuit
JP2729379B2 (en) Logic circuit
US4682056A (en) Switching circuit having low speed/power product
US5357154A (en) Level converter circuit for converting ECL-level input signals
JPH0585998B2 (en)
SU1320896A1 (en) Micropower inverter
JPH02137418A (en) Semiconductor circuit

Legal Events

Date Code Title Description
AK Designated states

Designated state(s): JP

AL Designated countries for regional patents

Designated state(s): AT BE CH DE FR GB LU NL SE

WWE Wipo information: entry into national phase

Ref document number: 1984903465

Country of ref document: EP

WWP Wipo information: published in national office

Ref document number: 1984903465

Country of ref document: EP

WWG Wipo information: grant in national office

Ref document number: 1984903465

Country of ref document: EP