USRE41598E1 - Impedance matching circuit - Google Patents

Impedance matching circuit Download PDF

Info

Publication number
USRE41598E1
USRE41598E1 US11/108,886 US10888605A USRE41598E US RE41598 E1 USRE41598 E1 US RE41598E1 US 10888605 A US10888605 A US 10888605A US RE41598 E USRE41598 E US RE41598E
Authority
US
United States
Prior art keywords
terminal
transistor
impedance
impedance matching
input terminal
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US11/108,886
Inventor
Horng-Der Chang
Chao-Cheng Lee
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Realtek Semiconductor Corp
Original Assignee
Realtek Semiconductor Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Realtek Semiconductor Corp filed Critical Realtek Semiconductor Corp
Priority to US11/108,886 priority Critical patent/USRE41598E1/en
Assigned to REALTEK SEMICONDUCTOR CORP. reassignment REALTEK SEMICONDUCTOR CORP. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CHANG, HORNG-DER, LEE, CHAO-CHENG
Application granted granted Critical
Publication of USRE41598E1 publication Critical patent/USRE41598E1/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/02Details ; arrangements for supplying electrical power along data transmission lines
    • H04L25/0264Arrangements for coupling to transmission lines
    • H04L25/0278Arrangements for impedance matching

Definitions

  • the present invention generally relates to an impedance matching circuit for facilitating impedance matching between the characteristic impedance of a cable and the input impedance at the input terminal of a receiver for data transmission and, more particularly, to an impedance matching circuit with adjustable resistance for facilitating impedance matching between the characteristic impedance of the cable and the input impedance at the input terminal of a receiver for data transmission even when the characteristic impedance of the cable varies.
  • FIG. 1 is a schematic diagram showing a data transmission system.
  • the data transmission system comprises two portions: a transceiver T X 10 and a receiver R X 12 , where a cable 14 is interposed between the transceiver T X 10 and the receiver R X 12 for communication.
  • a cable has a characteristic impedance Z ⁇ . If the input impedance Z in , at the input terminal of the receiver R X 12 does not match the characteristic impedance Z 101 of the cable 14 , signal reflection may occur which may distort signals. Therefore, the input impedance Z in of the receiver R X 12 must be properly adjusted to match the characteristic impedance Z 101 of the cable 14 , so as to reduce signal reflection and prevent signals from distortion.
  • FIG. 2A to FIG. 2D are schematic diagrams showing various conventional impedance matching circuits in accordance with the prior art.
  • Z 101 denotes the characteristic impedance of a cable 202
  • Z in denotes the input impedance 206 viewed at the input terminal of the receiver R X 208
  • R 101 denotes a stable resistor 204 interposed between the input terminal of the receiver R X 208 and a voltage source V dd .
  • the input impedance Z in 206 at the input terminal of the receiver R X 208 is relatively large. More particularly, the resistance of the input impedance Z in 206 is much larger than that of the stable resistor R 101 204 .
  • the parallel connection of the stable resistor R 101 204 and the input impedance Z in 206 results in a resistance value approximately equal to that of the stable resistor R 101 204 .
  • impedance matching can be achieved.
  • Z 101 denotes the characteristic impedance of the cable 212
  • Z in denotes the input impedance 216 viewed at the input terminal of the receiver R X 218
  • R 101 denotes the stable resistor 214 interposed between the input terminal of the receiver R X 218 and the ground.
  • the input impedance Z in 216 at the input terminal of the receiver R X 218 is relatively large. More particularly, the resistance of the input impedance Z in 216 is much larger than that of the stable resistor R 101 214 .
  • the parallel connection of the stable resistor R 101 214 and the input impedance Z in 216 results in a resistance value approximately equal to that of the stable resistor R 101 214 .
  • Z 101 denotes the characteristic impedance of a cable 222
  • Z in denotes the input impedance 226 viewed at the input terminal of the receiver R X 228
  • the input terminal of the receiver R X 228 is connected to the drain of a p-channel MOSFET (abbreviated as “PMOS” hereinafter) 224 .
  • the source of the PMOS 224 is connected to a voltage source V dd
  • the gate of the PMOS 224 is connected to the control terminal of a feedback control circuit 225 .
  • a precise resistor R ext 227 is interposed between the signal terminal of the feedback control circuit 225 and the voltage source V dd .
  • the input impedance Z in 226 at the input terminal of the receiver R X 228 is relatively large. More particularly, the resistance of the input impedance Z in 226 is much larger than the equivalent resistance R eff viewed at the drain of the PMOS 224 .
  • the parallel connection of the equivalent resistance R eff and the input impedance Z in 226 results in a resistance value approximately equal to the equivalent resistance R eff
  • impedance matching can be achieved.
  • Z 101 denotes the characteristic impedance of a cable 232
  • Z in denotes the input impedance 236 viewed at the input terminal of the receiver R X 238
  • the input terminal of the receiver R X 238 is connected to the drain of an n-channel MOSFET (abbreviated as “NMOS” hereinafter) 234 .
  • NMOS n-channel MOSFET
  • the source of the NMOS 234 is connected to the ground, while the gate of the NMOS 234 is connected to the control terminal of a feedback control circuit 235 .
  • a precise resistor R ext 237 is interposed between the signal terminal of the feedback control circuit 235 and the ground.
  • the input impedance Z in 236 at the input terminal of the receiver R X 238 is relatively large. More particularly, the resistance of the input impedance Z in 236 is much larger than the equivalent resistance R eff viewed at the drain of the NMOS 234 .
  • the parallel connection of the equivalent resistance R eff and the input impedance Z in 236 results in a resistance value approximately equal to the equivalent resistance R eff .
  • impedance matching can be achieved.
  • the stable resistor R 101 and the precise resistor R ext have to change as the characteristic impedance Z 101 of the cable varies.
  • the number of the stable resistors increases as the number of cables increases, resulting in increased fabrication cost and complexity of the impedance matching circuit.
  • FIG. 3 is a schematic diagram showing another conventional impedance matching circuit in the prior art.
  • R cur denotes a built-in/external bias resistor 302 for providing the transistor mib 304 with the current I bias .
  • a current mirror circuit is composed of the transistor mdrz 306 , the transistor mb7 308 , the transistor mdlz 310 , the transistor mdri 312 , the transistor ma7 314 , the transistor mdli 316 and the transistor mib 304 . Since all the gates of the above transistors are connected together, the current in the current mirror is proportional to the bias current I bias according to the W/L ratio of the transistors.
  • the gate voltage V ref of both the transistor muri 318 and the transistor mulz 320 is a reference voltage, the potential level of which is ⁇ V lower than that of the voltage source V dd .
  • the transistor muli 322 , the transistor muri 318 , the transistor mulz 320 and the transistor murz 324 are used for level-shifting, that is, making the gate voltage V ref of the transistors decrease to a voltage value approximately equal to the threshold voltage and then outputting an output voltage (i.e., as a source follower).
  • An operational amplifier with an output voltage V oa is composed of the transistor mal 326 , the transistor ma2 328 , the transistor ma3 330 , the transistor ma4 332 , and the transistor ma5 334 .
  • the gate voltage V ref is level-shifted by the transistor muri 318 and then applied to the gate of the transistor ma2 328 through the node ka2.
  • a negative feedback circuit (where the capacitor mca 340 serves as a frequency compensation capacitor for stabilizing the operational amplifier) is formed of the transistor mna2 336 , the transistor mna1 338 , the gate voltage V ref , and the node ka1.
  • the voltage at the node ka1 is equal to that at the node ka2, where the former is a voltage obtained by level shifting the voltage V ext and the latter is a voltage obtained by level shifting the voltage V ref Therefore, the voltage V ext is equal to voltage V ref .
  • Another operational amplifier with an output voltage V ob is composed of the transistor mb1 342 , the transistor mb2 344 , the transistor mb3 346 , the transistor mb4 348 , and the transistor mb5 350 .
  • the gate voltage V ref is level-shifted by the transistor mulz 320 and then applied to the gate of the transistor mb2 344 through the node kb2.
  • a negative feedback circuit (where the capacitor mcb 354 serves as a frequency compensation capacitor for stabilizing the operational amplifier) is formed of the transistor mz0 352 , the voltage V xx , the transistor murz 324 , and the node kb1.
  • the voltage at the node kb1 is equal to that at the node kb2, where the former is a voltage obtained by level shifting the voltage V xx and the latter is a voltage obtained by level shifting the voltage V ref . Therefore, the voltage V xx is equal to voltage V ref .
  • the gate of the transistor mna2 336 is connected to the gate of the transistor mnb2 356 . Therefore, the current flowing through the transistor mna2 336 is equal to the current flowing through the transistor mnb2 356 , and the current flowing through the resistor R ext 358 is equal to the current flowing through the transistor mz0 352 , which means that the resistance value of the resistor R ext 358 is equal to the equivalent resistance of the transistor mz0 352 .
  • the width of the transistor mz0 352 is equal to W p
  • the width of the transistor mlp1 360 is equal to 10W p
  • the width of the transistor mlp2 362 is equal to W p
  • the width of the transistor mnb2 356 is equal to W s
  • the width of the transistor mnx 364 is equal to 11W s
  • the gate of the transistor mnb2 356 is connected to the gate of the transistor mnx 364 .
  • the current flowing through the transistor mnx 364 is 11 times the current flowing through the transistor mnb2 356
  • the current flowing through the transistor mlp1 360 is 10 times the current flowing through the transistor mz0 352
  • an impedance matching circuit with adjustable resistance for facilitating impedance matching between the characteristic impedance of a cable and the input impedance at the input terminal of a receiver for data transmission even when the characteristic impedance of the cable varies.
  • the present invention provides an impedance matching circuit with adjustable resistance for facilitating impedance matching between the characteristic impedance of a cable and the input impedance at the input terminal of a receiver for data transmission.
  • the impedance matching circuit comprises: a first transistor, a second transistor, a resistor and a negative feedback control circuit.
  • the first transistor includes a power supply terminal, a control terminal and a load terminal, wherein the power supply terminal of the first transistor is connected to a voltage supply, and the load terminal of the first transistor is connected to an input terminal of the receiver.
  • the second transistor includes a power supply terminal, a control terminal and a load terminal, wherein the power supply terminal of the second transistor is connected to a voltage supply, and the control terminal of the second transistor is connected to the control terminal of the first transistor.
  • One terminal of the resistor is connected to the load terminal of the second transistor, while the other terminal is connected to the ground.
  • An inverting input terminal of the negative feedback control circuit receives an adjustable reference voltage, a non-inverting input terminal of the negative feedback control circuit is connected to the load terminal of the second transistor, and an output terminal of the negative feedback control circuit is connected to the control terminal of the second transistor.
  • the negative feedback control circuit can be implemented by using one of an operational amplifier, a differential amplifier, and an inverter amplifier.
  • the impedance matching circuit further comprises: a multiplexer.
  • the multiplexer includes a select terminal and a signal output terminal, wherein the multiplexer receives a plurality of voltage signals having different magnitudes, selects one from the plurality of voltage signals according to a select signal received by the select terminal, and then outputs the voltage signal as the reference voltage into the inverting input terminal of the negative feedback control circuit.
  • the negative feedback control circuit further comprises a reference voltage generator for generating the voltage signals to be output to the multiplexer.
  • the first transistor is a p-channel MOSFET and the second transistor is a p-channel MOSFET.
  • the present invention provides an impedance matching circuit with adjustable resistance for facilitating impedance matching between the characteristic impedance of a cable and the input impedance at the input terminal of a receiver for data transmission.
  • the impedance matching circuit comprises: a first transistor, a second transistor, a resistor and a negative feedback control circuit.
  • the first transistor includes a power supply terminal, a control terminal and a load terminal, wherein the power supply terminal of the first transistor is connected to an input terminal of the receiver, and the load terminal of the first transistor is connected to the ground.
  • One terminal of the resistor is connected to a voltage source.
  • the second transistor includes a power supply terminal, a control terminal and a load terminal, wherein the power supply terminal of the second transistor is connected to another terminal of the resistor, the control terminal of the second transistor is connected to the control terminal of the first transistor, and the load terminal of the second transistor is connected to the ground.
  • An inverting input terminal of the negative feedback control circuit receives an adjustable reference voltage, a non-inverting input terminal of the negative feedback control circuit is connected to the power supply terminal of the second transistor, and an output terminal of the negative feedback control circuit is connected to the control terminal of the second transistor.
  • the negative feedback control circuit can be implemented by using one of an operational amplifier, a differential amplifier, and an inverter amplifier.
  • the impedance matching circuit further comprises: a multiplexer.
  • the multiplexer includes a select terminal and a signal output terminal, wherein the multiplexer receives a plurality of voltage signals having different magnitudes, selects one from the plurality of voltage signals according to a select signal received by the select terminal, and then outputs the voltage signal as the reference voltage into the inverting input terminal of the negative feedback control circuit.
  • the negative feedback control circuit further comprises a reference voltage generator for generating the voltage signals to be output to the multiplexer.
  • the first transistor is an n-channel MOSFET and the second transistor is an n-channel MOSFET.
  • FIG. 1 is a schematic diagram showing a data transmission system
  • FIG. 2A to FIG. 2D are schematic diagrams showing various conventional impedance matching circuits in accordance with the prior art
  • FIG. 3 is a schematic diagram showing another conventional impedance matching circuit in the prior art
  • FIG. 4 is a schematic diagram showing an impedance matching circuit in accordance with one embodiment of the present invention.
  • FIG. 5 is a schematic diagram showing an impedance matching circuit in accordance with another embodiment of the present invention.
  • the present invention providing an impedance matching circuit can be exemplified by the preferred embodiments as described hereinafter.
  • FIG. 4 is a schematic diagram showing an impedance matching circuit in accordance with one embodiment of the present invention.
  • an impedance matching circuit 400 with adjustable resistance is used for facilitating impedance matching between the characteristic impedance of a cable 402 and the input impedance at the input terminal of a receiver 404 for data transmission.
  • the impedance matching circuit 400 is described hereinafter.
  • the source of the p-channel MOSFET (abbreviated as “PMOS” hereinafter) 406 is connected to the voltage source V dd and the drain of the PMOS 406 is connected to an input terminal of the receiver 404 .
  • the source of the PMOS 408 is connected to the voltage source V dd and the gate of the PMOS 408 is connected to the gate of the PMOS 406 .
  • One terminal of the resistor R ext 410 is connected to the drain of the PMOS 408 and the other terminal of the resistor R ext 410 is connected to the ground.
  • the inverting input terminal of the operational amplifier 412 receives a reference voltage V ref
  • the non-inverting input terminal of the operational amplifier 412 is connected to the drain of the PMOS 408
  • the output terminal of the operational amplifier 412 is connected to the gate of the PMOS 408 .
  • the select terminal of the multiplexer 414 receives a select signal SEL, and the signal output terminal outputs the reference voltage V ref to the inverting input terminal of the operational amplifier 412 .
  • the reference voltage generator 416 includes a plurality of voltage output terminals for outputting the reference voltage V ref to the signal input terminal of the multiplexer 414 .
  • V ref ⁇ V dd , where 0 ⁇ 1.
  • a negative feedback circuit is formed of the PMOS 406 , the PMOS 408 , and the resistor R ext 410 .
  • V ext the voltage across the drain of the PMOS 408 and the resistor R ext 410 .
  • the equivalent resistance viewed at the drain of the PMOS 408 is R eq
  • the aspect ratio of the PMOS 406 is ( W L ) P1
  • the aspect ratio of the PMOS 408 is ( W L ) P2
  • ⁇ p is the carrier mobility
  • C ox is the electric capacitance per unit area at the gate
  • V sg1 and V sg2 are the voltage drops across the source and the gate
  • the parallel connection of the equivalent resistance R 101 of the impedance matching circuit 400 and the input impedance Z in 418 results in a resistance value approximately equal to equivalent resistance R 101 of the impedance matching circuit 400 .
  • the resistance of equivalent resistance R 101 of the impedance matching circuit 400 is determined to be equal to that of the characteristic impedance Z 101 of the cable 402 , impedance matching can be achieved.
  • the multiplexer 414 of the impedance matching circuit 400 outputs a reference voltage V ref with a different magnitude to the inverting input terminal of the operational amplifier 412 .
  • V ref at the inverting input terminal of the operational amplifier 412 is adjusted, the value of ⁇ as well as the value of R eq is also adjusted. Accordingly, the value of the equivalent resistance R 101 is adjusted to match the varied characteristic impedance Z 101 of the cable 402 .
  • the multiplexer 414 selects a suitable reference voltage V ref from the reference voltage generator 416 to change the equivalent resistance R 101 of the impedance matching circuit 400 such that the equivalent resistance R 101 is equal to the resistance value of the characteristic impedance Z 101 of the cable 402 . Therefore, impedance matching is achieved.
  • FIG. 5 is a schematic diagram showing an impedance matching circuit in accordance with another embodiment of the present invention.
  • an impedance matching circuit 500 with adjustable resistance is used for facilitating impedance matching between the characteristic impedance of a cable 502 and the input impedance at the input terminal of a receiver 504 for data transmission.
  • the impedance matching circuit 500 is described hereinafter.
  • the source of the n-channel MOSFET (abbreviated as “NMOS” hereinafter) 506 is connected to the ground and the drain of the NMOS 506 is connected to an input terminal of the receiver 504 .
  • the source of the NMOS 508 is connected to the ground and the gate of the NMOS 508 is connected to the gate of the NMOS 506 .
  • One terminal of the resistor R ext 510 is connected to the drain of the NMOS 508 and the other terminal of the resistor R ext 510 is connected to the voltage source V dd .
  • the inverting input terminal of the operational amplifier 512 receives a reference voltage V ref the non-inverting input terminal of the operational amplifier 512 is connected to the drain of the NMOS 508 , and the output terminal of the operational amplifier 512 is connected to the gate of the NMOS 508 .
  • the select terminal of the multiplexer 514 receives a select signal SEL, and the signal output terminal outputs the reference voltage V ref to the inverting input terminal of the operational amplifier 512 .
  • the reference voltage generator 516 includes a plurality of voltage output terminals for outputting the reference voltage V ref to the signal input terminal of the multiplexer 514 .
  • V ref ⁇ V dd , where 0 ⁇ 1.
  • a negative feedback circuit is formed of the NMOS 506 , the NMOS 508 , and the resistor R ext 510 .
  • V ext the voltage across the drain of the NMOS 508 and the resistor R ext 510 .
  • R eq the equivalent resistance viewed at the drain of the NMOS 508
  • the aspect ratio of the NMOS 506 is ( W L ) n1
  • the aspect ratio of the NMOS 508 is ( W L ) n2
  • ⁇ n is the carrier mobility
  • C ox is the electric capacitance per unit area at the gate
  • V gs1 and V gS2 are the voltage drops across the source and the gate
  • the parallel connection of the equivalent resistance R 101 of the impedance matching circuit 500 and the input impedance Z in 518 results in a resistance value approximately equal to equivalent resistance R 101 of the impedance matching circuit 500 .
  • the resistance of equivalent resistance R 101 of the impedance matching circuit 500 is determined to be equal to that of the characteristic impedance Z 101 of the cable 502 , impedance matching can be achieved.
  • the multiplexer 514 of the impedance matching circuit 500 outputs a reference voltage V ref with a different magnitude to the inverting input terminal of the operational amplifier 512 .
  • V ref at the inverting input terminal of the operational amplifier 512 is adjusted, the value of ⁇ as well as the value of R eq is also adjusted. Accordingly, the value of the equivalent resistance R 101 is adjusted to match the varied characteristic impedance Z 101 of the cable 502 .
  • the multiplexer 514 selects a suitable reference voltage V ref from the reference voltage generator 516 to change the equivalent resistance R 101 of the impedance matching circuit 500 such that the equivalent resistance R 101 is equal to the resistance value of the characteristic impedance Z 101 of the cable 502 . Therefore, impedance matching is achieved.
  • the present invention discloses an impedance matching circuit with adjustable resistance for facilitating impedance matching between the characteristic impedance of a cable and the input impedance at the input terminal of a receiver for data transmission even when the characteristic impedance of the cable varies. Therefore, the present invention has been examined to be progressive, advantageous and applicable to the industry.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Networks Using Active Elements (AREA)
  • Amplifiers (AREA)
  • Logic Circuits (AREA)

Abstract

The present invention discloses an impedance matching circuit for facilitating impedance matching between the characteristic impedance of a cable and the input impedance at the input terminal of a receiver for data transmission comprising: a first transistor, a second transistor, a resistor, a negative feedback control circuit, a multiplexer and a reference voltage generator. When the characteristic impedance of the cable varies, the equivalent resistance of the impedance matching circuit can be kept equal to the resistance of the varied characteristic impedance of the cable by adjusting the reference voltage.

Description

BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention generally relates to an impedance matching circuit for facilitating impedance matching between the characteristic impedance of a cable and the input impedance at the input terminal of a receiver for data transmission and, more particularly, to an impedance matching circuit with adjustable resistance for facilitating impedance matching between the characteristic impedance of the cable and the input impedance at the input terminal of a receiver for data transmission even when the characteristic impedance of the cable varies.
2. Description of the Prior Art
FIG. 1 is a schematic diagram showing a data transmission system. In FIG. 1, the data transmission system comprises two portions: a transceiver T X 10 and a receiver R X 12, where a cable 14 is interposed between the transceiver T X 10 and the receiver R X 12 for communication. In general, a cable has a characteristic impedance ZΦ. If the input impedance Zin, at the input terminal of the receiver R X 12 does not match the characteristic impedance Z101 of the cable 14, signal reflection may occur which may distort signals. Therefore, the input impedance Zin of the receiver R X 12 must be properly adjusted to match the characteristic impedance Z101 of the cable 14, so as to reduce signal reflection and prevent signals from distortion.
FIG. 2A to FIG. 2D are schematic diagrams showing various conventional impedance matching circuits in accordance with the prior art. In FIG. 2A, Z101 denotes the characteristic impedance of a cable 202, Zin denotes the input impedance 206 viewed at the input terminal of the receiver R X 208, and R101 denotes a stable resistor 204 interposed between the input terminal of the receiver R X 208 and a voltage source Vdd. Generally, the input impedance Z in 206 at the input terminal of the receiver R X 208 is relatively large. More particularly, the resistance of the input impedance Z in 206 is much larger than that of the stable resistor R 101 204. Hence, the parallel connection of the stable resistor R 101 204 and the input impedance Z in 206 results in a resistance value approximately equal to that of the stable resistor R 101 204. When the resistance of the stable resistor R 101 204 is determined to be equal to that of the characteristic impedance Z101 of the cable 202, impedance matching can be achieved.
In FIG. 2B, Z101 denotes the characteristic impedance of the cable 212, Zin denotes the input impedance 216 viewed at the input terminal of the receiver R X 218, and R101 denotes the stable resistor 214 interposed between the input terminal of the receiver R X 218 and the ground. Generally, the input impedance Z in 216 at the input terminal of the receiver R X 218 is relatively large. More particularly, the resistance of the input impedance Z in 216 is much larger than that of the stable resistor R 101 214. Hence, the parallel connection of the stable resistor R 101 214 and the input impedance Z in 216 results in a resistance value approximately equal to that of the stable resistor R 101 214. When the resistance of the stable resistor R 101 204 is determined to be equal to that of the characteristic impedance Z101 of the cable 212, impedance matching can be achieved.
In FIG. 2C, Z101 denotes the characteristic impedance of a cable 222, and Zin denotes the input impedance 226 viewed at the input terminal of the receiver R X 228. The input terminal of the receiver R X 228 is connected to the drain of a p-channel MOSFET (abbreviated as “PMOS” hereinafter) 224. The source of the PMOS 224 is connected to a voltage source Vdd, while the gate of the PMOS 224 is connected to the control terminal of a feedback control circuit 225. A precise resistor R ext 227 is interposed between the signal terminal of the feedback control circuit 225 and the voltage source Vdd. Reff denotes the equivalent resistance viewed at the drain of the PMOS 224, therefore the resistance of the precise resistor R ext 227 is expressed as Rext=α·Reff, where the value of α is controlled by the feedback control circuit 225. Generally, the input impedance Z in 226 at the input terminal of the receiver R X 228 is relatively large. More particularly, the resistance of the input impedance Z in 226 is much larger than the equivalent resistance Reff viewed at the drain of the PMOS 224. Hence, the parallel connection of the equivalent resistance Reff and the input impedance Z in 226 results in a resistance value approximately equal to the equivalent resistance Reff When the equivalent resistance Reff is determined to be equal to that of the characteristic impedance Z101 of the cable 222, impedance matching can be achieved.
In FIG. 2D, Z101 denotes the characteristic impedance of a cable 232, and Zin denotes the input impedance 236 viewed at the input terminal of the receiver R X 238. The input terminal of the receiver R X 238 is connected to the drain of an n-channel MOSFET (abbreviated as “NMOS” hereinafter) 234. The source of the NMOS 234 is connected to the ground, while the gate of the NMOS 234 is connected to the control terminal of a feedback control circuit 235. A precise resistor R ext 237 is interposed between the signal terminal of the feedback control circuit 235 and the ground. Reff denotes the equivalent resistance viewed at the drain of the NMOS 234, therefore the resistance of the precise resistor R ext 237 is expressed as Rext=β·Reff where the value of β is controlled by the feedback control circuit 235. Generally, the input impedance Z in 236 at the input terminal of the receiver R X 238 is relatively large. More particularly, the resistance of the input impedance Z in 236 is much larger than the equivalent resistance Reff viewed at the drain of the NMOS 234. Hence, the parallel connection of the equivalent resistance Reff and the input impedance Z in 236 results in a resistance value approximately equal to the equivalent resistance Reff. When the equivalent resistance Reff is determined to be equal to that of the characteristic impedance Z101 of the cable 232, impedance matching can be achieved.
From FIG. 2A to FIG. 2D, the stable resistor R101 and the precise resistor Rext have to change as the characteristic impedance Z101 of the cable varies. When there are a considerable number of cables, the number of the stable resistors increases as the number of cables increases, resulting in increased fabrication cost and complexity of the impedance matching circuit.
FIG. 3 is a schematic diagram showing another conventional impedance matching circuit in the prior art. In FIG. 3, Rcur denotes a built-in/external bias resistor 302 for providing the transistor mib 304 with the current Ibias. A current mirror circuit is composed of the transistor mdrz 306, the transistor mb7 308, the transistor mdlz 310, the transistor mdri 312, the transistor ma7 314, the transistor mdli 316 and the transistor mib 304. Since all the gates of the above transistors are connected together, the current in the current mirror is proportional to the bias current Ibias according to the W/L ratio of the transistors.
The gate voltage Vref of both the transistor muri 318 and the transistor mulz 320 is a reference voltage, the potential level of which is ΔV lower than that of the voltage source Vdd. The transistor muli 322, the transistor muri 318, the transistor mulz 320 and the transistor murz 324 are used for level-shifting, that is, making the gate voltage Vref of the transistors decrease to a voltage value approximately equal to the threshold voltage and then outputting an output voltage (i.e., as a source follower).
An operational amplifier with an output voltage Voa is composed of the transistor mal 326, the transistor ma2 328, the transistor ma3 330, the transistor ma4 332, and the transistor ma5 334. The gate voltage Vref is level-shifted by the transistor muri 318 and then applied to the gate of the transistor ma2 328 through the node ka2. For the output voltage Voa, a negative feedback circuit (where the capacitor mca 340 serves as a frequency compensation capacitor for stabilizing the operational amplifier) is formed of the transistor mna2 336, the transistor mna1 338, the gate voltage Vref, and the node ka1. Hence, the voltage at the node ka1 is equal to that at the node ka2, where the former is a voltage obtained by level shifting the voltage Vext and the latter is a voltage obtained by level shifting the voltage Vref Therefore, the voltage Vext is equal to voltage Vref.
Another operational amplifier with an output voltage Vob is composed of the transistor mb1 342, the transistor mb2 344, the transistor mb3 346, the transistor mb4 348, and the transistor mb5 350. The gate voltage Vref is level-shifted by the transistor mulz 320 and then applied to the gate of the transistor mb2 344 through the node kb2. For the output voltage Vob, a negative feedback circuit (where the capacitor mcb 354 serves as a frequency compensation capacitor for stabilizing the operational amplifier) is formed of the transistor mz0 352, the voltage Vxx, the transistor murz 324, and the node kb1. Hence, the voltage at the node kb1 is equal to that at the node kb2, where the former is a voltage obtained by level shifting the voltage Vxx and the latter is a voltage obtained by level shifting the voltage Vref. Therefore, the voltage Vxx is equal to voltage Vref.
The gate of the transistor mna2 336 is connected to the gate of the transistor mnb2 356. Therefore, the current flowing through the transistor mna2 336 is equal to the current flowing through the transistor mnb2 356, and the current flowing through the resistor R ext 358 is equal to the current flowing through the transistor mz0 352, which means that the resistance value of the resistor R ext 358 is equal to the equivalent resistance of the transistor mz0 352.
The circuit as shown in FIG. 3 is characterized in that Vext=Vref=Vxx and that the current flowing through the resistor R ext 358 is equal to the current flowing through the transistor mz0 352. Therefore, the equivalent resistance of the transistor mz0 352 can be regarded equal to the resistance value of the resistor R ext 358, even though it takes two operational amplifiers to meet the above conditions.
Let us assume that the width of the transistor mz0 352 is equal to Wp, the width of the transistor mlp1 360 is equal to 10Wp, the width of the transistor mlp2 362 is equal to Wp, the width of the transistor mnb2 356 is equal to Ws, the width of the transistor mnx 364 is equal to 11Ws and the gate of the transistor mnb2 356 is connected to the gate of the transistor mnx 364. As a result, the current flowing through the transistor mnx 364 is 11 times the current flowing through the transistor mnb2 356, and the current flowing through the transistor mlp1 360 is 10 times the current flowing through the transistor mz0 352. In addition, the current flowing through the transistor mlp2 362 is equal to the current flowing through the transistor mz0 352 (because the gate of the transistor mlp1 360, the gate of the transistor mlp2 362 and the gate of the transistor mz0 352 are connected). Therefore, the equivalent resistance viewed at the node datab towards the voltage source Vdd is one tenth of the equivalent resistance of the transistor mz0 352 and the equivalent resistance viewed towards the ground approaches infinity. Accordingly, the equivalent resistance at the node datab is equal to ( 1/10)*Rext//infinity=( 1/10)*Rext. (wherein the term “//” means parallel)
However, there are still some problems related to the prior art impedance matching circuit in that: (1) the resistance for impedance matching of the impedance matching circuit as well as the resistor Rext should change when the characteristic impedance of the cable varies; (2) two operational amplifiers are required to complete a negative feedback circuit so that the fabrication cost as well as the complexity may increase; and (3) the resistance value for impedance matching of the impedance matching circuit can not be changed by simply changing the voltage Vref of the impedance matching circuit.
SUMMARY OF THE INVENTION
Accordingly, it is the primary object of the present invention to provide an impedance matching circuit with adjustable resistance for facilitating impedance matching between the characteristic impedance of a cable and the input impedance at the input terminal of a receiver for data transmission even when the characteristic impedance of the cable varies.
In order to achieve the foregoing objects, the present invention provides an impedance matching circuit with adjustable resistance for facilitating impedance matching between the characteristic impedance of a cable and the input impedance at the input terminal of a receiver for data transmission. The impedance matching circuit comprises: a first transistor, a second transistor, a resistor and a negative feedback control circuit. The first transistor includes a power supply terminal, a control terminal and a load terminal, wherein the power supply terminal of the first transistor is connected to a voltage supply, and the load terminal of the first transistor is connected to an input terminal of the receiver. The second transistor includes a power supply terminal, a control terminal and a load terminal, wherein the power supply terminal of the second transistor is connected to a voltage supply, and the control terminal of the second transistor is connected to the control terminal of the first transistor. One terminal of the resistor is connected to the load terminal of the second transistor, while the other terminal is connected to the ground. An inverting input terminal of the negative feedback control circuit receives an adjustable reference voltage, a non-inverting input terminal of the negative feedback control circuit is connected to the load terminal of the second transistor, and an output terminal of the negative feedback control circuit is connected to the control terminal of the second transistor. When the characteristic impedance of the cable varies, the equivalent resistance of the impedance matching circuit can be kept equal to the resistance of the varied characteristic impedance of the cable by adjusting the reference voltage.
It is preferable that the negative feedback control circuit can be implemented by using one of an operational amplifier, a differential amplifier, and an inverter amplifier.
It is preferable that the impedance matching circuit further comprises: a multiplexer. The multiplexer includes a select terminal and a signal output terminal, wherein the multiplexer receives a plurality of voltage signals having different magnitudes, selects one from the plurality of voltage signals according to a select signal received by the select terminal, and then outputs the voltage signal as the reference voltage into the inverting input terminal of the negative feedback control circuit.
It is preferable that the negative feedback control circuit further comprises a reference voltage generator for generating the voltage signals to be output to the multiplexer.
It is preferable that the first transistor is a p-channel MOSFET and the second transistor is a p-channel MOSFET.
In order to achieve the foregoing objects, the present invention provides an impedance matching circuit with adjustable resistance for facilitating impedance matching between the characteristic impedance of a cable and the input impedance at the input terminal of a receiver for data transmission. The impedance matching circuit comprises: a first transistor, a second transistor, a resistor and a negative feedback control circuit. The first transistor includes a power supply terminal, a control terminal and a load terminal, wherein the power supply terminal of the first transistor is connected to an input terminal of the receiver, and the load terminal of the first transistor is connected to the ground. One terminal of the resistor is connected to a voltage source. The second transistor includes a power supply terminal, a control terminal and a load terminal, wherein the power supply terminal of the second transistor is connected to another terminal of the resistor, the control terminal of the second transistor is connected to the control terminal of the first transistor, and the load terminal of the second transistor is connected to the ground. An inverting input terminal of the negative feedback control circuit receives an adjustable reference voltage, a non-inverting input terminal of the negative feedback control circuit is connected to the power supply terminal of the second transistor, and an output terminal of the negative feedback control circuit is connected to the control terminal of the second transistor. When the characteristic impedance of the cable varies, the equivalent resistance of the impedance matching circuit can be kept equal to the resistance of the varied characteristic impedance of the cable by adjusting the reference voltage.
It is preferable that the negative feedback control circuit can be implemented by using one of an operational amplifier, a differential amplifier, and an inverter amplifier.
It is preferable that the impedance matching circuit further comprises: a multiplexer. The multiplexer includes a select terminal and a signal output terminal, wherein the multiplexer receives a plurality of voltage signals having different magnitudes, selects one from the plurality of voltage signals according to a select signal received by the select terminal, and then outputs the voltage signal as the reference voltage into the inverting input terminal of the negative feedback control circuit.
It is preferable that the negative feedback control circuit further comprises a reference voltage generator for generating the voltage signals to be output to the multiplexer.
It is preferable that the first transistor is an n-channel MOSFET and the second transistor is an n-channel MOSFET.
Other and further features, advantages and benefits of the invention will become apparent in the following description taken in conjunction with the following drawings. It is to be understood that the foregoing general description and following detailed description are exemplary and explanatory but are not to be restrictive of the invention. The accompanying drawings are incorporated in and constitute a part of this application and, together with the description, serve to explain the principles of the invention in general terms. Like numerals refer to like parts throughout the disclosure.
BRIEF DESCRIPTION OF THE DRAWINGS
The objects, spirits and advantages of the preferred embodiments of the present invention will be readily understood by the accompanying drawings and detailed descriptions, wherein:
FIG. 1 is a schematic diagram showing a data transmission system;
FIG. 2A to FIG. 2D are schematic diagrams showing various conventional impedance matching circuits in accordance with the prior art;
FIG. 3 is a schematic diagram showing another conventional impedance matching circuit in the prior art;
FIG. 4 is a schematic diagram showing an impedance matching circuit in accordance with one embodiment of the present invention; and
FIG. 5 is a schematic diagram showing an impedance matching circuit in accordance with another embodiment of the present invention.
DETAILED DESCRIPTION OF THE INVENTION
The present invention providing an impedance matching circuit can be exemplified by the preferred embodiments as described hereinafter.
Embodiment I
Please refer to FIG. 4, which is a schematic diagram showing an impedance matching circuit in accordance with one embodiment of the present invention. In FIG. 4, an impedance matching circuit 400 with adjustable resistance is used for facilitating impedance matching between the characteristic impedance of a cable 402 and the input impedance at the input terminal of a receiver 404 for data transmission. The impedance matching circuit 400 is described hereinafter.
The source of the p-channel MOSFET (abbreviated as “PMOS” hereinafter) 406 is connected to the voltage source Vdd and the drain of the PMOS 406 is connected to an input terminal of the receiver 404. The source of the PMOS 408 is connected to the voltage source Vdd and the gate of the PMOS 408 is connected to the gate of the PMOS 406. One terminal of the resistor R ext 410 is connected to the drain of the PMOS 408 and the other terminal of the resistor R ext 410 is connected to the ground. The inverting input terminal of the operational amplifier 412 receives a reference voltage Vref, the non-inverting input terminal of the operational amplifier 412 is connected to the drain of the PMOS 408, and the output terminal of the operational amplifier 412 is connected to the gate of the PMOS 408. The select terminal of the multiplexer 414 receives a select signal SEL, and the signal output terminal outputs the reference voltage Vref to the inverting input terminal of the operational amplifier 412. Moreover, The reference voltage generator 416 includes a plurality of voltage output terminals for outputting the reference voltage Vref to the signal input terminal of the multiplexer 414.
In FIG. 4, the reference voltage at the inverting input terminal of the operational amplifier 412 is expressed as Vref=α·Vdd, where 0<α≦1. A negative feedback circuit is formed of the PMOS 406, the PMOS 408, and the resistor R ext 410. According to the virtual short circuit theory, we obtain Vref=α·Vdd=Vext, where Vext is the voltage across the drain of the PMOS 408 and the resistor R ext 410. Assuming that the equivalent resistance viewed at the drain of the PMOS 408 is Req, we obtain the voltage V ext = R ext R ext + R eq · V dd .
That is α = R ext R ext + R eq
and the equivalent resistance R eq = 1 - α α · R ext .
Let us assume that the aspect ratio of the PMOS 406 is ( W L ) P1 ,
the aspect ratio of the PMOS 408 is ( W L ) P2 ,
and the ratio between ( W L ) P1
and ( W L ) P2
is x, then ( W L ) P1 = x · ( W L ) P2 .
Let us assume that R101 denotes the equivalent resistance viewed at the drain of the PMOS 406, where R Φ = 1 μ P · C ox · ( W L ) P1 · ( V sg1 - V tP ) R eq = 1 μ P · C ox · ( W L ) P2 · ( V sg2 - V tP ) V sg1 = V sg2 R Φ = 1 x · R eq R Φ = 1 x · 1 - α α R ext
where, μp is the carrier mobility, Cox is the electric capacitance per unit area at the gate, Vsg1 and Vsg2 are the voltage drops across the source and the gate, and |Vtp| is the threshold voltage.
Therefore, when the input impedance Z in 418 at the input terminal of the receiver 404 is relatively large, the parallel connection of the equivalent resistance R101 of the impedance matching circuit 400 and the input impedance Z in 418 results in a resistance value approximately equal to equivalent resistance R101 of the impedance matching circuit 400. When the resistance of equivalent resistance R101 of the impedance matching circuit 400 is determined to be equal to that of the characteristic impedance Z101 of the cable 402, impedance matching can be achieved.
When the characteristic impedance Z101 of the cable 402 varies, the multiplexer 414 of the impedance matching circuit 400 outputs a reference voltage Vref with a different magnitude to the inverting input terminal of the operational amplifier 412. As the Vref at the inverting input terminal of the operational amplifier 412 is adjusted, the value of α as well as the value of Req is also adjusted. Accordingly, the value of the equivalent resistance R101 is adjusted to match the varied characteristic impedance Z101 of the cable 402. Therefore, when the characteristic impedance Z101 of the cable 402 varies, the multiplexer 414 selects a suitable reference voltage Vref from the reference voltage generator 416 to change the equivalent resistance R101 of the impedance matching circuit 400 such that the equivalent resistance R101 is equal to the resistance value of the characteristic impedance Z101 of the cable 402. Therefore, impedance matching is achieved.
Embodiment II
FIG. 5 is a schematic diagram showing an impedance matching circuit in accordance with another embodiment of the present invention. In FIG. 5, an impedance matching circuit 500 with adjustable resistance is used for facilitating impedance matching between the characteristic impedance of a cable 502 and the input impedance at the input terminal of a receiver 504 for data transmission. The impedance matching circuit 500 is described hereinafter.
The source of the n-channel MOSFET (abbreviated as “NMOS” hereinafter) 506 is connected to the ground and the drain of the NMOS 506 is connected to an input terminal of the receiver 504. The source of the NMOS 508 is connected to the ground and the gate of the NMOS 508 is connected to the gate of the NMOS 506. One terminal of the resistor R ext 510 is connected to the drain of the NMOS 508 and the other terminal of the resistor R ext 510 is connected to the voltage source Vdd. The inverting input terminal of the operational amplifier 512 receives a reference voltage Vref the non-inverting input terminal of the operational amplifier 512 is connected to the drain of the NMOS 508, and the output terminal of the operational amplifier 512 is connected to the gate of the NMOS 508. The select terminal of the multiplexer 514 receives a select signal SEL, and the signal output terminal outputs the reference voltage Vref to the inverting input terminal of the operational amplifier 512. Moreover, The reference voltage generator 516 includes a plurality of voltage output terminals for outputting the reference voltage Vref to the signal input terminal of the multiplexer 514.
In FIG. 5, the reference voltage at the inverting input terminal of the operational amplifier 512 is expressed as Vref=β·Vdd, where 0<β≦1. A negative feedback circuit is formed of the NMOS 506, the NMOS 508, and the resistor R ext 510. According to the virtual short circuit theory, we obtain Vref=β·Vdd=Vext, where Vext is the voltage across the drain of the NMOS 508 and the resistor R ext 510. Assuming that the equivalent resistance viewed at the drain of the NMOS 508 is Req. we obtain the voltage V ext = R ext R ext + R eq · V dd .
That is, β = R ext R ext + R eq
and the equivalent resistance R eq = 1 - β β · R ext .
Let us assume that the aspect ratio of the NMOS 506 is ( W L ) n1 ,
the aspect ratio of the NMOS 508 is ( W L ) n2 ,
and the ratio between ( W L ) n1
and ( W L ) n2
is y, then ( W L ) n1 = y · ( W L ) n2 .
Let us assume that R101 denotes the equivalent resistance viewed at the drain of the NMOS 506, where R Φ = 1 μ n · C ox · ( W L ) n1 · ( V gs1 - V tn ) R eq = 1 μ n · C ox · ( W L ) n2 · ( V gs2 - V tn ) V sg1 = V sg2 R Φ = 1 y · R eq R Φ = 1 y · 1 - β β R ext
where, μn is the carrier mobility, Cox is the electric capacitance per unit area at the gate, Vgs1 and VgS2 are the voltage drops across the source and the gate, and |Vin| is the threshold voltage.
Therefore, when the input impedance Z in 518 at the input terminal of the receiver 504 is relatively large, the parallel connection of the equivalent resistance R101 of the impedance matching circuit 500 and the input impedance Z in 518 results in a resistance value approximately equal to equivalent resistance R101 of the impedance matching circuit 500. When the resistance of equivalent resistance R101 of the impedance matching circuit 500 is determined to be equal to that of the characteristic impedance Z101 of the cable 502, impedance matching can be achieved.
When the characteristic impedance Z101 of the cable 502 varies, the multiplexer 514 of the impedance matching circuit 500 outputs a reference voltage Vref with a different magnitude to the inverting input terminal of the operational amplifier 512. As the Vref at the inverting input terminal of the operational amplifier 512 is adjusted, the value of β as well as the value of Req is also adjusted. Accordingly, the value of the equivalent resistance R101 is adjusted to match the varied characteristic impedance Z101 of the cable 502. Therefore, when the characteristic impedance Z101 of the cable 502 varies, the multiplexer 514 selects a suitable reference voltage Vref from the reference voltage generator 516 to change the equivalent resistance R101 of the impedance matching circuit 500 such that the equivalent resistance R101 is equal to the resistance value of the characteristic impedance Z101 of the cable 502. Therefore, impedance matching is achieved.
According to the above discussion, the present invention discloses an impedance matching circuit with adjustable resistance for facilitating impedance matching between the characteristic impedance of a cable and the input impedance at the input terminal of a receiver for data transmission even when the characteristic impedance of the cable varies. Therefore, the present invention has been examined to be progressive, advantageous and applicable to the industry.
Although this invention has been disclosed and illustrated with reference to particular embodiments, the principles involved are susceptible for use in numerous other embodiments that will be apparent to persons skilled in the art. This invention is, therefore, to be limited only as indicated by the scope of the appended claims.

Claims (26)

1. An impedance matching circuit for facilitating impedance matching between the characteristic impedance of a cable and the input impedance at the input terminal of a receiver for data transmission, said impedance matching circuit comprises comprising:
a first transistor, including a power supply terminal, a control terminal and a load terminal, wherein said power supply terminal of said first transistor is connected to a voltage supply, and said load terminal of said first transistor is connected to an input terminal of said receiver;
a second transistor, including a power supply terminal, a control terminal and a load terminal, wherein said power supply terminal of said second transistor is connected to said voltage supply, and said control terminal of said second transistor is connected to said control terminal of said first transistor;
a resistor, wherein one terminal of said resistor is connected to said load terminal of said second transistor and the other terminal is connected to the ground; and
a negative feedback control circuit, wherein an inverting input terminal of said negative feedback control circuit receives an adjustable reference voltage, a non-inverting input terminal of said negative feedback control circuit is connected to said load terminal of said second transistor, and an output terminal of said negative feedback control circuit is connected to said control terminal of said second transistor;
wherein the equivalent resistance of said impedance matching circuit is kept equal to the resistance of the varied characteristic impedance of said cable by adjusting said reference voltage.
2. The impedance matching circuit as recited in claim 1, wherein said first transistor is a p-channel MOSFET.
3. The impedance matching circuit as recited in claim 1, wherein said second transistor is a p-channel MOSFET.
4. The impedance matching circuit as recited in claim 1, further comprising: a multiplexer, including a select terminal and a signal output terminal; wherein said multiplexer receives a plurality of voltage signals having different magnitudes, selects one from said plurality of voltage signals according to a select signal received by said select terminal, and then outputs said voltage signal as said reference voltage into said inverting input terminal of said negative feedback control circuit.
5. The impedance matching circuit as recited in claim 4, further comprising: a reference voltage generator for generating said voltage signals to be output to said multiplexer.
6. The impedance matching circuit as recited in claim 4, wherein said negative feedback control circuit is implemented by using one of an operational amplifier, a differential amplifier, and an inverter amplifier.
7. An impedance matching circuit for facilitating impedance matching between the characteristic impedance of a cable and the input impedance at the input terminal of a receiver for data transmission, said impedance matching circuit comprises comprising:
a first transistor, including a power supply terminal, a control terminal and a load terminal, wherein said power supply terminal of said first transistor is connected to an input terminal of said receiver, and said load terminal of said first transistor is connected to the ground;
a resistor, wherein one terminal of said resistor is connected to a voltage source;
a second transistor, including a power supply terminal, a control terminal and a load terminal, wherein said power supply terminal of said second transistor is connected to the other terminal of said resistor, and said control terminal of said second transistor is connected to said control terminal of said first transistor; and
a negative feedback control circuit, wherein an inverting input terminal of said negative feedback control circuit receives an adjustable reference voltage, a non-inverting input terminal of said negative feedback control circuit is connected to said power supply terminal of said second transistor, and an output terminal of said negative feedback control circuit is connected to said control terminal of said second transistor;
wherein the equivalent resistance of said impedance matching circuit is kept equal to the resistance of the varied characteristic impedance of said cable by adjusting said reference voltage.
8. The impedance matching circuit as recited in claim 7, wherein said first transistor is an n-channel MOSFET.
9. The impedance matching circuit as recited in claim 7, wherein said second transistor is an n-channel MOSFET.
10. The impedance matching circuit as recited in claim 7, further comprising: a multiplexer, including a select terminal and a signal output terminal; wherein said multiplexer receives a plurality of voltage signals having different magnitudes, selects one from said plurality of voltage signals according to a select signal received by said select terminal, and then outputs said voltage signal as said reference voltage into said inverting input terminal of said negative feedback control circuit.
11. The impedance matching circuit as recited in claim 10, further comprising: a reference voltage generator for generating said voltage signals to be output to said multiplexer.
12. The impedance matching circuit as recited in claim 7, wherein said negative feedback control circuit is implemented by using one of an operational amplifier, a differential amplifier, and an inverter amplifier.
13. An apparatus for impedance matching at the input terminal of a receiver, comprising:
a first controlled impedance unit utilized to provide an equivalent resistance of the input terminal according to a first control signal;
a resistor; and
an impedance control circuit, coupled to the first controlled impedance unit and to the resistor, utilized to receive an reference signal and generate the first control signal according to the reference signal and a resistance of the resistor;
wherein the reference signal is adjusted such that the equivalent resistance of the input terminal is adjusted.
14. The apparatus of claim 13, wherein the impedance control circuit comprises:
a second controlled impedance unit, coupled to the resistor, utilized for providing an equivalent resistance of the input terminal according to the first control signal;
wherein the first controlled impedance unit is corresponding to the second controlled impedance unit.
15. The apparatus of claim 14, wherein the impedance control circuit further comprises a feedback control unit which includes an inverting input terminal, a non-inverting input terminal, and an output terminal, wherein the inverting input terminal receives the reference signal, and the non-inverting input terminal is coupled to the resistor.
16. The apparatus of claim 14, wherein the impedance control circuit further comprises a feedback control unit which is implemented by using one of an operational amplifier, a differential amplifier, and an inverter amplifier.
17. The apparatus of claim 14, wherein the first controlled impedance unit is a first transistor.
18. The apparatus of claim 17, wherein the second controlled impedance unit is a second transistor.
19. The apparatus of claim 13, wherein the impedance control circuit comprises a second controlled impedance unit, and the first controlled impedance unit is corresponding to the second controlled impedance unit.
20. The apparatus of claim 21, wherein the reference signal is adjusted such that the equivalent resistance of the input terminal is adjusted.
21. An apparatus for impedance matching at the input terminal of a receiver, comprising:
a first controlled impedance unit utilized to provide an equivalent resistance of the input terminal according to a first control signal;
a resistor;
an impedance control circuit, coupled to the first controlled impedance unit and to the resistor, utilized to receive an reference signal and generate the first control signal according to the reference signal and a resistance of the resistor; and
a multiplexer, coupled to the impedance control circuit, utilized to receive a digital control signal and a plurality of reference signals, and output the reference signal according to the digital control signal.
22. A method for impedance matching in a receiver, comprising:
providing a controlled impedance unit;
generating a reference signal according to a digital control signal;
generating a control signal according to the reference signal and a resistance of a resistor;
providing an equivalent resistance of the controlled impedance unit according to the control signal; and
adjusting the equivalent resistance of the controlled impedance unit when the reference signal is adjusted.
23. A method for impedance matching in a receiver, comprising:
providing a controlled impedance unit;
generating a reference signal according to a digital control signal;
generating a control signal according to the reference signal and a resistance of a resistor; and
providing an equivalent resistance of the controlled impedance unit according to the control signal;
wherein the step of generating the reference signal comprises:
selecting one of a plurality of reference signals according to the digital control signal to generate the reference signal.
24. The method of claim 23, wherein the reference signal is adjusted such that the equivalent resistance of the controlled impedance unit is adjusted.
25. An apparatus for impedance matching at the input terminal of a receiver, comprising:
a first controlled impedance unit utilized to provide an equivalent resistance of the input terminal according to a first control signal; and
an impedance control circuit, coupled to the first controlled impedance unit, utilized to couple to a resistor, receive an reference signal and generate the first control signal according to the reference signal and a resistance of the resistor;
wherein the reference signal is adjusted such that the equivalent resistance of the input terminal is adjusted.
26. The apparatus of claim 26, further comprising:
a multiplexer, coupled to the impedance control circuit, utilized to receive a digital control signal and a plurality of reference signals, and output the reference signal according to the digital control signal.
US11/108,886 2001-03-13 2005-04-19 Impedance matching circuit Expired - Lifetime USRE41598E1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/108,886 USRE41598E1 (en) 2001-03-13 2005-04-19 Impedance matching circuit

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
TW90203702 2001-03-13
TW090203702U TW536066U (en) 2001-03-13 2001-03-13 Impedance matching circuit
US10/095,590 US6552565B2 (en) 2001-03-13 2002-03-11 Impedance matching circuit
US11/108,886 USRE41598E1 (en) 2001-03-13 2005-04-19 Impedance matching circuit

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/095,590 Reissue US6552565B2 (en) 2001-03-13 2002-03-11 Impedance matching circuit

Publications (1)

Publication Number Publication Date
USRE41598E1 true USRE41598E1 (en) 2010-08-31

Family

ID=21681990

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/095,590 Ceased US6552565B2 (en) 2001-03-13 2002-03-11 Impedance matching circuit
US11/108,886 Expired - Lifetime USRE41598E1 (en) 2001-03-13 2005-04-19 Impedance matching circuit

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US10/095,590 Ceased US6552565B2 (en) 2001-03-13 2002-03-11 Impedance matching circuit

Country Status (2)

Country Link
US (2) US6552565B2 (en)
TW (1) TW536066U (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20150244363A1 (en) * 2014-02-26 2015-08-27 Texas Instruments, Inc. Line receiver circuit with active termination

Families Citing this family (22)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6710618B1 (en) * 2002-05-01 2004-03-23 Cypress Semiconductor Corp. Programmable on-chip termination device
US6894529B1 (en) 2003-07-09 2005-05-17 Integrated Device Technology, Inc. Impedance-matched output driver circuits having linear characteristics and enhanced coarse and fine tuning control
US6924660B2 (en) * 2003-09-08 2005-08-02 Rambus Inc. Calibration methods and circuits for optimized on-die termination
US6967501B1 (en) 2003-12-18 2005-11-22 Integrated Device Technology, Inc. Impedance-matched output driver circuits having enhanced predriver control
US6967447B2 (en) * 2003-12-18 2005-11-22 Agilent Technologies, Inc. Pre-configured light modules
US6980020B2 (en) * 2003-12-19 2005-12-27 Rambus Inc. Calibration methods and circuits for optimized on-die termination
US7528625B2 (en) * 2004-08-24 2009-05-05 Ricoh Company, Ltd. Image forming apparatus
JP4740576B2 (en) * 2004-11-08 2011-08-03 パナソニック株式会社 Current drive
US7239204B2 (en) * 2005-05-24 2007-07-03 Texas Instruments Incorporated Current shunt instrumentation amplifier with extended bipolar input common mode range
US7439760B2 (en) * 2005-12-19 2008-10-21 Rambus Inc. Configurable on-die termination
US8080769B2 (en) * 2008-01-10 2011-12-20 Hewlett-Packard Development Company, L.P. Characterization of AC mains circuit parameters
US8901897B2 (en) 2012-03-02 2014-12-02 International Business Machines Corporation Operating a DC-DC converter
US9281748B2 (en) 2012-03-02 2016-03-08 Lenovo Enterprise Solutions (Singapore) Pte. Ltd. Operating a DC-DC converter
US8754669B2 (en) 2012-11-09 2014-06-17 International Business Machines Corporation Dynamic impedance matching for improved transient performance in a direct current-to-direct current (‘DC/DC’) converter for delivering a load to an electrical component
US9887552B2 (en) * 2013-03-14 2018-02-06 Analog Devices, Inc. Fine timing adjustment method
US9236347B2 (en) 2013-10-09 2016-01-12 Lenovo Enterprise Solutions (Singapore) Pte. Ltd. Operating and manufacturing a DC-DC converter
US9219422B1 (en) 2014-08-21 2015-12-22 Lenovo Enterprise Solutions (Singapore) Pte. Ltd. Operating a DC-DC converter including a coupled inductor formed of a magnetic core and a conductive sheet
US9379619B2 (en) 2014-10-21 2016-06-28 Lenovo Enterprise Solutions (Singapore) Pte. Ltd. Dividing a single phase pulse-width modulation signal into a plurality of phases
US9618539B2 (en) 2015-05-28 2017-04-11 Lenovo Enterprise Solutions (Singapore) Pte. Ltd. Sensing current of a DC-DC converter
TWI670944B (en) * 2017-08-28 2019-09-01 瑞昱半導體股份有限公司 Communication apparatus and communication method
CN109428571B (en) * 2017-09-05 2022-06-21 瑞昱半导体股份有限公司 Data converter and impedance matching control method thereof
CN117478495B (en) * 2023-10-20 2024-04-16 福氏新能源技术(上海)有限公司 Automatic configuration method and circuit for CAN communication terminal resistor

Citations (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5111080A (en) 1989-11-21 1992-05-05 Hitachi, Ltd. Complementary signal transmission circuit with impedance matching circuitry
EP0554121A2 (en) 1992-01-31 1993-08-04 International Business Machines Corporation Line termination circuit
US5235222A (en) 1991-04-04 1993-08-10 Mitsubishi Denki Kabushiki Kaisha Output circuit and interface system comprising the same
EP0573807A2 (en) 1992-06-10 1993-12-15 International Business Machines Corporation Zero power transmission line terminator
US5361038A (en) 1993-03-11 1994-11-01 Trw Inc. Active load applications for distributed circuits
US5361042A (en) 1993-06-18 1994-11-01 Digital Equipment Corporation Compensated offset voltage, low gain, high bandwidth, full swing, wide common mode range, CMOS differential voltage amplifier
US5365197A (en) 1993-06-30 1994-11-15 Texas Instruments Incorporated Low-noise distributed amplifier
WO1995024089A2 (en) 1994-02-25 1995-09-08 Telefonaktiebolaget Lm Ericsson A termination network and a control circuit
US6288564B1 (en) 1997-08-19 2001-09-11 Telefonaktiebolaget Lm Ercisson Line receiver circuit with line termination impedance
US6307791B1 (en) 1999-09-22 2001-10-23 Kabushiki Kaisha Toshiba Semiconductor device
US6414525B2 (en) 1997-09-02 2002-07-02 Kabushiki Kaisha Toshiba I/O interface circuit, semiconductor chip and semiconductor system
US6424169B1 (en) * 2000-01-24 2002-07-23 Broadcom Corporation Active termination network

Patent Citations (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5111080A (en) 1989-11-21 1992-05-05 Hitachi, Ltd. Complementary signal transmission circuit with impedance matching circuitry
US5235222A (en) 1991-04-04 1993-08-10 Mitsubishi Denki Kabushiki Kaisha Output circuit and interface system comprising the same
EP0554121A2 (en) 1992-01-31 1993-08-04 International Business Machines Corporation Line termination circuit
EP0573807A2 (en) 1992-06-10 1993-12-15 International Business Machines Corporation Zero power transmission line terminator
US5361038A (en) 1993-03-11 1994-11-01 Trw Inc. Active load applications for distributed circuits
US5361042A (en) 1993-06-18 1994-11-01 Digital Equipment Corporation Compensated offset voltage, low gain, high bandwidth, full swing, wide common mode range, CMOS differential voltage amplifier
US5365197A (en) 1993-06-30 1994-11-15 Texas Instruments Incorporated Low-noise distributed amplifier
WO1995024089A2 (en) 1994-02-25 1995-09-08 Telefonaktiebolaget Lm Ericsson A termination network and a control circuit
US5726582A (en) 1994-02-25 1998-03-10 Telefonaktiebolget Lm Ericsson Control circuit for keeping constant the impedance of a termination network
US6288564B1 (en) 1997-08-19 2001-09-11 Telefonaktiebolaget Lm Ercisson Line receiver circuit with line termination impedance
US6414525B2 (en) 1997-09-02 2002-07-02 Kabushiki Kaisha Toshiba I/O interface circuit, semiconductor chip and semiconductor system
US6307791B1 (en) 1999-09-22 2001-10-23 Kabushiki Kaisha Toshiba Semiconductor device
US6424169B1 (en) * 2000-01-24 2002-07-23 Broadcom Corporation Active termination network

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20150244363A1 (en) * 2014-02-26 2015-08-27 Texas Instruments, Inc. Line receiver circuit with active termination
US9264038B2 (en) * 2014-02-26 2016-02-16 Texas Instruments Incorporated Line receiver circuit with active termination

Also Published As

Publication number Publication date
US6552565B2 (en) 2003-04-22
TW536066U (en) 2003-06-01
US20020171450A1 (en) 2002-11-21

Similar Documents

Publication Publication Date Title
USRE41598E1 (en) Impedance matching circuit
US7501853B2 (en) Data processing circuit
US7248115B2 (en) Differential amplifier operable in wide range
US7088166B1 (en) LVDS input circuit with extended common mode range
US6130548A (en) Signal converting receiver having constant hysteresis, and method therefor
US7528636B2 (en) Low differential output voltage circuit
US6731135B2 (en) Low voltage differential signaling circuit with mid-point bias
EP0663719A2 (en) Analog filter circuit and semiconductor integrated circuit device using the same
US5504782A (en) Current mode transmitter and receiver for reduced RFI
EP1548944B1 (en) Receiving device
US5942933A (en) Internal voltage generation circuit for semiconductor device
US5334883A (en) Circuit for introducing hysterisis
US5396028A (en) Method and apparatus for transmission line termination
US6236270B1 (en) Operational amplifier circuit including folded cascode circuit
EP1326342B1 (en) Level shift circuit for transmitting signal from leading edge to trailing edge of input signal
US20020190795A1 (en) Method and apparatus for gain compensation and control in low voltage differential signaling applications
US7030665B2 (en) Variable drive current driver circuit
US10411687B2 (en) Near zero quiescent current circuit for selecting a maximum supply voltage
US8274335B1 (en) System and method for effectively implementing a front end core
US20120169403A1 (en) Power harvesting in open drain transmitters
US6084466A (en) Variable gain current summing circuit with mutually independent gain and biasing
US6218884B1 (en) Cancellation of Ron resistance for switching transistor in LVDS driver output
CN1417945A (en) Impedance matching circuit
US6686794B1 (en) Differential charge pump
US20120249240A1 (en) System and method for effectively implementing a front end for a transimpedance amplifier

Legal Events

Date Code Title Description
AS Assignment

Owner name: REALTEK SEMICONDUCTOR CORP., TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CHANG, HORNG-DER;LEE, CHAO-CHENG;REEL/FRAME:016490/0728

Effective date: 20050412

REMI Maintenance fee reminder mailed
FPAY Fee payment

Year of fee payment: 8

SULP Surcharge for late payment

Year of fee payment: 7

FPAY Fee payment

Year of fee payment: 12