US9734888B2 - Address storage circuit and memory and memory system including the same - Google Patents

Address storage circuit and memory and memory system including the same Download PDF

Info

Publication number
US9734888B2
US9734888B2 US14/616,458 US201514616458A US9734888B2 US 9734888 B2 US9734888 B2 US 9734888B2 US 201514616458 A US201514616458 A US 201514616458A US 9734888 B2 US9734888 B2 US 9734888B2
Authority
US
United States
Prior art keywords
address
command
memory
counting
storage unit
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
US14/616,458
Other versions
US20150162071A1 (en
Inventor
Seok-Cheol Yoon
Bo-Yeun Kim
Jae-il Kim
Kyoung-Chul JANG
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
SK Hynix Inc
Original Assignee
SK Hynix Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from KR1020130154058A external-priority patent/KR102182381B1/en
Application filed by SK Hynix Inc filed Critical SK Hynix Inc
Priority to US14/616,458 priority Critical patent/US9734888B2/en
Assigned to SK Hynix Inc. reassignment SK Hynix Inc. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: KIM, JAE-IL, KIM, BO-YEUN, YOON, SEOK-CHEOL, JANG, KYOUNG-CHUL
Publication of US20150162071A1 publication Critical patent/US20150162071A1/en
Application granted granted Critical
Publication of US9734888B2 publication Critical patent/US9734888B2/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/401Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
    • G11C11/4063Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
    • G11C11/407Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
    • G11C11/408Address circuits
    • G11C11/4085Word line control circuits, e.g. word line drivers, - boosters, - pull-up, - pull-down, - precharge
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/401Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
    • G11C11/406Management or control of the refreshing or charge-regeneration cycles
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/02Arrangements for writing information into, or reading information out from, a digital store with means for avoiding parasitic signals

Definitions

  • Exemplary embodiments of the present invention relate to a semiconductor memory device, and more particularly, to memory and a memory system including an address storage circuit.
  • a memory cell of a memory includes a transistor configured to act as a switch and a capacitor configured to store a charge (data).
  • the data is distinguished between ‘High’ (logic 1) and ‘Low’ (logic 0) depending on whether a charge is present in the capacitor, that is, whether the capacitor has a high terminal voltage.
  • the charge should remain in the capacitor and retention of data should not consume power.
  • data may be lost because the initial charge stored in the capacitor is reduced due to the current leakage attributable to the PN junction of a MOS transistor.
  • data within a memory cell is read before it is lost and the capacitor is recharged to a normal level based on the read information. This operation is periodically repeated in order to maintain the data. The process of recharging cells to retain data is called a refresh operation.
  • FIG. 1 is a diagram showing part of a cell array in order to describe word line disturbance.
  • ‘BL’ denotes a bit line.
  • ‘WLK ⁇ 1’, ‘WLK’, and ‘WLK+1’ denote word lines arranged in parallel in the cell array.
  • the word line WLK indicated by ‘HIGH_ACT’ is a word line that has been activated a large number of times or has had a high frequency of activation, and the word lines WLK ⁇ 1 and WLK+1 are adjacent to the word line WLK.
  • ‘CELL_K ⁇ 1’, ‘CELL_K’, and ‘CELL_K+1’ denote memory cells coupled to the respective word lines WLK ⁇ 1, WLK, and WLK+1.
  • the memory cells CELL_K ⁇ 1, CELL_K, and CELL_K+1 include respective cell transistors TR_K ⁇ 1, TR_K, and TR_K+1 and respective cell capacitors CAP_K ⁇ 1, CAP_K, and CAP_K+1.
  • electrons may move to and from a cell capacitor coupled to an adjacent word line and data stored in the memory cell may be damaged or lost.
  • Various embodiments of the present invention are directed to providing a memory and a memory system in which addresses of activated word lines are randomly stored and adjacent word lines are refreshed, thereby preventing damage or loss of data stored in memory cells coupled to such word lines.
  • a memory may include a plurality of word lines to which one or more memory cells are coupled, an address storage unit suitable for storing an input address corresponding to a first external signal that is received at a random time, and a control unit suitable for activating a word line corresponding to the input address of the plurality of word lines in response to an active command and refreshing one or more target word lines selected using an address stored in the address storage unit when performing a refresh operation.
  • the memory may further include an address counting unit suitable for generating a counting address varied in response to a refresh command.
  • the address storage unit may include a random number generation unit suitable for generating a random number in response to the active command and a storage unit suitable for storing the input address in response to the active command if the random number generated from the random number generation unit is identical with a set value.
  • an address storage circuit for storing an address inputted to a memory may include a period signal generation unit suitable for generating a period signal that oscillates in a set cycle, an enable signal generation unit suitable for activating an enable signal when an external signal is received from the outside of the memory by a first set number of times or more in the state in which the period signal is a first level and deactivating the enable signal when the external signal is received by a second set number of times or more in the state in which the period signal is a second level, and a storage unit suitable for storing an address corresponding to an active command when the active command is inputted to the memory in a state in which the enable signal is activated.
  • the enable signal generation unit may include a first signal generation unit suitable for generating a pre-enable signal in response to the period signal and the external signal and a second signal generation unit suitable for generating the enable signal by shifting the pre-enable signal in response to the external signal.
  • an address storage circuit for storing an address inputted to a memory may include a first counting information generation unit suitable for generating a first counting information by performing a counting operation in response to a first counting signal, a second counting information generation unit suitable for generating a second counting information by performing a counting operation in response to a second counting signal, and a storage unit suitable for storing an address corresponding to an active command when the active command is received if the first counting information and the second counting information have corresponding values, wherein each of the first counting signal and the second counting signal comprises one or more of the active command, a precharge command, a write command, a read command, a refresh command, an address, data, and a period signal that oscillates in a set cycle.
  • a memory system may include a memory having a plurality of word lines to which one or more memory cells are coupled and an address storage unit for storing an input address corresponding to an active command at a random time and suitable for activating a word line corresponding to the input address of the plurality of word lines in response to the active command and refreshing one or more target word lines selected using an address stored in the address storage unit when performing a refresh operation, and a memory controller suitable for applying a plurality of control signals for controlling an operation of the memory, the control signals comprising the active command, a precharge command, a write command, a read command, a refresh command, the input address, and data.
  • FIG. 1 is a diagram showing part of a cell array included in a memory in order to describe word line disturbance.
  • FIG. 2 is a diagram showing part of a memory in order to describe a target refresh operation.
  • FIG. 3 is a diagram showing the construction of a memory according to an embodiment of the present invention.
  • FIG. 4 is a diagram showing the construction of a memory according to another embodiment of the present invention.
  • FIG. 5 is a diagram showing the construction of an address storage unit 360 according to an embodiment of the present invention.
  • FIG. 6 shows a waveform illustrating the operation of the address storage unit 360 of FIG. 5 .
  • FIG. 7 is a diagram showing the construction of an address storage unit 360 according to another embodiment of the present invention.
  • FIG. 8 is a diagram showing the construction of an address storage unit 360 according to yet another embodiment of the present invention.
  • FIG. 9 is a diagram showing the construction of a memory system according to an embodiment of the present invention.
  • FIG. 10 is a configuration diagram of a memory according to an embodiment of the present invention.
  • FIG. 11 is a configuration diagram of a memory according to an embodiment of the present invention.
  • FIG. 12 is a configuration diagram of an address storage unit 1060 of FIG. 10 .
  • FIG. 13 is a diagram for explaining an operation of the address storage unit 1060 .
  • FIG. 2 is a diagram showing part of a memory in order to describe a target refresh operation.
  • a target refresh operation may indicate an operation of refreshing a specific one of a plurality of word lines.
  • the aforementioned word line disturbance phenomenon may be prevented by such a target refresh operation.
  • the memory may include an address counting unit 210 , an address detection unit 220 , a target address generation unit 230 , a refresh control unit 240 , a row control unit 250 , and a cell array 260 .
  • the cell array 260 may include a plurality of word lines WL 0 to WLN with each word line being coupled to one or more memory cells MC.
  • the refresh control unit 240 may activate a first refresh signal REF 1 when a refresh command REF is received and may activate a second refresh signal REF 2 whenever the refresh command REF is received a set number of times. For example, the refresh control unit 240 may activate the first refresh signal REF 1 when the refresh command REF is received, count the number of times that the refresh command REF has been received, and activate the second refresh signal REF 2 whenever the refresh command REF is received four times.
  • the address counting unit 210 generates a counting address CNT_ADD and may change a value of the counting address CNT_ADD whenever the first refresh signal REF 1 is activated. For example, the address counting unit 210 may increase a value of the counting address CNT_ADD by 1 whenever the first refresh signal REF 1 is activated. Increasing a value of the address by 1 means that the address is changed so that a (K+1) th word line WLK+1 is selected next if a K th word line WLK was previously selected.
  • the address detection unit 220 may detect a highly active word line by counting the number of times that each of the plurality of word lines WL 0 to WLN has been activated or by referring to the active history of the memory, output an address HIGH_ADD (hereinafter referred to as a highly active address) of the highly active word line, and activate a detection signal DET.
  • the highly active word line may indicate a word line that satisfies one or more conditions. The conditions may be that the number of activations is greater than or equal to a reference number and/or the condition may be that the frequency of activation is greater than or equal to a reference frequency.
  • the address detection unit 220 may detect a highly active word line in response to an active command ACT and an input address iADD or it may detect a highly active word line based on information about the activation of each word line received from the cell array 260 .
  • the active history may be information indicating which word line has been activated in each active operation of the memory.
  • the target address generation unit 230 may store a highly active address HIGH_ADD when the detection signal DET is activated and generate a target address TAR_ADD using the stored address when the second refresh signal REF 2 is activated.
  • the target address TAR_ADD is an address corresponding to a word line adjacent to a highly active word line.
  • the target address TAR_ADD may have a value obtained by adding or subtracting 1 to or from the highly active address HIGH_ADD.
  • the row control unit 250 may refresh a word line corresponding to the counting address CNT_ADD when the first refresh signal REF 1 is activated and may refresh a word line corresponding to the target address TAR_ADD when the second refresh signal REF 2 is activated.
  • the memory sequentially refreshes the plurality of word lines WL 0 to WLN (i.e., a normal refresh operation) when the refresh command REF is received, but may refresh a word line corresponding to the target address TAR_ADD (i.e., a target refresh operation) whenever the refresh command REF is received a set number of times.
  • the address detection unit 220 has to count the number of times that each word line has been activated and store the counting value in the active history of the memory. To this end, counters corresponding to several thousands of word lines or more have to be used, or a circuit for storing addresses of activated word lines in the several thousands to several hundreds of thousands of active operations has to be used. That is, the size of a circuit necessary to detect a highly active word line needs to be large.
  • FIG. 3 is a diagram showing the construction of a memory according to an embodiment of the present invention.
  • the memory may include a command input unit 310 , an address input unit 320 , a data input/output (I/O) unit 330 , a command decoder 340 , an address counting unit 350 , an address storage unit 360 , a control unit 370 , and a cell array 380 .
  • the cell array 380 may include a plurality of word lines WL 0 to WLN, each coupled to one or more memory cells MC.
  • the cell array 380 may further include a plurality of bit lines BL coupled to the one or more memory cells MC.
  • the memory is described below with reference to FIG. 3 .
  • the command input unit 310 may receive command signals CMDs, and the address input unit 320 may receive addresses ADDs.
  • the data I/O unit 330 may receive data DATA from outside of the memory and output data iDATA from within the memory.
  • Each of the command signals CMDs, the addresses ADDs, and the data DATA may include signals of multiple bits.
  • the command decoder 340 may generate an active command ACT, a refresh command REF, a precharge command PRE, a write command WT, and a read command RD by decoding the command signals CMDs received from the command input unit 310 .
  • the command decoder 330 may activate a command that is indicated by a combination of received command signals CMDs among the active command ACT, the refresh command REF, the precharge command PRE, the write command WT, and the read command RD.
  • the address counting unit 350 may generate a counting address CNT_ADD having a value changed whenever the word lines WL 0 to WLN are refreshed.
  • the address counting unit 350 may increase a value of the counting address CNT_ADD by 1 whenever a first refresh signal REF 1 is activated.
  • the counting address CNT_ADD may be used as an address for selecting a word line to be refreshed in a normal refresh operation. Increasing the value of the counting address CNT_ADD by 1 means the counting address CNT_ADD is changed so that a (K+1) th word line WLK+1 is selected next if a K th word line WLK was previously selected.
  • the address storage unit 360 may store an input address iADD corresponding to the active command ACT at a random time.
  • the input address iADD corresponding to the active command ACT may indicate an address of a word line that has already been activated in response to the active command ACT or an address of a word line to be activated in response to the active command ACT (hereinafter called an active word line). That is, the address storage unit 360 may store an address of an active word line at a random time.
  • the address storage unit 360 may activate a storage signal ST when an address is stored and outputs the stored address STO_ADD.
  • the number of times that each of the word lines has been activated does not need to be counted. Accordingly, the size of the memory may be reduced due to the omission of counters, and the word line disturbance phenomenon may be prevented by a specific probability.
  • the control unit 370 may receive the commands ACT, PRE, REF, RD, and WT and the input address iADD and access the cell array 380 .
  • the control unit 370 may activate a word line corresponding to the input address iADD in response to the active command ACT.
  • the control unit 370 may read data of memory cells MC corresponding to the input address iADD in response to the read command RD or may write data into the memory cells MC corresponding to the input address iADD in response to the write command WT.
  • the control unit 370 may precharge the activated word line in response to the precharge command PRE.
  • the control unit 370 may perform a normal refresh operation or a target refresh operation in response to the refresh command REF.
  • control unit 370 may include a refresh control unit 371 , a target address generation unit 372 , a row control unit 373 , and a column control unit 374 .
  • the refresh control unit 371 may activate a first refresh signal REF 1 in response to the refresh command REF for a normal refresh operation and may activate a second refresh signal REF 2 in response to the refresh command REF for a target refresh operation.
  • the refresh control unit 371 may activate the second refresh signal REF 2 .
  • the memory may perform a target refresh operation whenever the refresh command REF is received a set number of times.
  • the memory may perform a target refresh operation by activating the second refresh signal REF 2 whenever the refresh command REF is received four times.
  • the refresh control unit 371 may activate the second refresh signal REF 2 when the refresh command REF is received after an address is stored in the address storage unit 360 (i.e., when the storage signal ST is activated).
  • the memory may perform a target refresh operation when the refresh command REF is received after the storage signal ST is activated.
  • the memory may perform a target refresh operation in various ways in response to the refresh command REF depending on the circuit design of the refresh control unit 371 .
  • the target address generation unit 372 may generate a target address TAR_ADD using the address STO_ADD stored in the address storage unit 360 .
  • the target address TAR_ADD may be addresses of one or more target word lines to be refreshed in a target refresh operation.
  • a target word line may be a word line corresponding to the address STO_ADD stored in the address storage unit 360 or may be a word line adjacent to a word line corresponding to the address STO_ADD stored in the address storage unit 360 .
  • the target address generation unit 372 may output the address STO_ADD stored in the address storage unit 360 as the target address TAR_ADD or may generate the target address TAR_ADD by adding or subtracting 1 to or from the address STO_ADD stored in the address storage unit 360 .
  • the row control unit 373 may activate a word line corresponding to the input address iADD when the active command ACT is activated and may precharge the activated word line when the precharge command PRE is activated.
  • the row control unit 373 may refresh a word line corresponding to the counting address CNT_ADD when the first refresh signal REF 1 is activated and may refresh a word line corresponding to the target address TAR_ADD when the second refresh signal REF 2 is activated.
  • the column control unit 374 may output data of memory cells MC corresponding to an input address iADD of memory cells MC coupled to an activated word line as internal data iDATA when the read command RD is activated and may input received internal data iDATA to the memory cells MC corresponding to the input address iADD of the memory cells MC coupled to the activated word line when the write command WT is activated.
  • the column control unit 374 may convert parallel data received through bit lines BL corresponding to an input address iADD into serial data and output the serial data as internal data iDATA.
  • the column control unit 374 may convert serially received internal data iDATA into parallel data and transfer the parallel data to bit lines BL corresponding to an input address iADD.
  • the memory may reduce the possibility that word line disturbance may occur and also minimize the size of the memory by storing an address of an active word line at a random time and performing a target refresh using the stored address. Furthermore, the memory may perform a target refresh operation internally in response to the refresh command REF.
  • FIG. 4 is a diagram showing the construction of a memory according to another embodiment of the present invention.
  • the memory may include a command input unit 410 , an address input unit 420 , a data I/O unit 430 , a command decoder 440 , an address counting unit 450 , an address storage unit 460 , a control unit 470 , and a cell array 480 .
  • the cell array 480 may include a plurality of word lines WL 0 to WLN, each of which are coupled to one or more memory cells MC.
  • the cell array 480 may further include a plurality of bit lines BL to which the one or more memory cells MC are coupled.
  • the memory of FIG. 4 may perform a target refresh operation in response to an external command.
  • the memory of FIG. 4 is described below based on differences between the memory of FIG. 4 and the memory of FIG. 3 .
  • the command decoder 440 may activate a target refresh command TRR in addition to the commands ACT, PRE, REF, WT, and RD described with reference to FIG. 3 if command signals CMDs received through the command input unit 410 indicate the target refresh command TRR.
  • the target refresh command TRR may be a newly defined command.
  • the target refresh command TRR may be periodically transmitted from an external device (e.g., a memory controller) for controlling the memory to the memory or may be inputted to the memory when a storage signal ST is outputted through the data I/O unit 430 and transferred to the external device after an address is stored in the address storage unit 460 .
  • a refresh control unit 471 may activate a first refresh signal REF 1 in response to the refresh command REF and may activate a second refresh signal REF 2 in response to the target refresh command TRR.
  • the memory sequentially refreshes a plurality of word lines WL 0 to WLN (i.e., normal refresh operation) in response to the refresh command REF that is periodically received, but may perform a target refresh operation in response to the target refresh command TRR.
  • a plurality of word lines WL 0 to WLN i.e., normal refresh operation
  • TRR target refresh operation
  • the memory of FIG. 4 may reduce the possibility that word line disturbance may occur and also minimize the size of the memory by storing an address of an active word line at a random time and performing a target refresh operation using the stored address. Furthermore, the memory may perform a target refresh operation in response to an external command.
  • FIG. 5 is a diagram showing the construction of the address storage unit 360 according to an embodiment of the present invention.
  • the address storage unit 360 may include a period signal generation unit 510 , an enable signal generation unit 520 , and a storage unit 530 .
  • the address storage unit 360 of FIG. 5 may determine a time at which the input address iADD is stored using a period signal OSC that oscillates in a set cycle and an external signal received from the outside of the memory.
  • the address storage unit 360 is described below with reference to FIG. 5 .
  • the period signal generation unit 510 may generate a period signal OSC that oscillates in a set cycle.
  • the period of the period signal OSC may be set at various values (e.g., from several ns to several hundreds ⁇ s) depending on the circuit design.
  • the frequency in which the address storage unit 360 stores the address iADD may be controlled depending on the period of the period signal OSC. That is, the frequency in which the address storage unit 360 stores the address iADD may be increased as the period of the period signal OSC is reduced, and may be decreased as the period of the period signal OSC is increased.
  • the period signal generation unit 510 may be an oscillator for generating an oscillating signal.
  • the enable signal generation unit 520 may activate an enable signal ST_EN when an external signal EXS is received by a first set number of times or more in the state in which the period signal OSC is a first level (e.g., ‘High’) and may deactivate the enable signal ST_EN when the external signal EXS is received by a second set number of times or more in the state in which the period signal OSC is a second level (e.g., ‘Low’).
  • the first set number of times and the second set number of times may be the same.
  • the enable signal generation unit 520 may include a first signal generation unit 521 for generating a pre-enable signal PRE_EN using the period signal OSC and the external signal EXS and a second signal generation unit 522 for generating the enable signal ST_EN by shifting the pre-enable signal PRE_EN when the external signal EXS is received.
  • the first signal generation unit 521 may activate the pre-enable signal PRE_EN when the external signal EXS is received in the state in which the period signal OSC is the first level and may deactivate the pre-enable signal PRE_EN when the external signal EXS is received in the state in which the period signal OSC is the second level.
  • the second signal generation unit 522 shifts the pre-enable signal PRE_EN whenever the external signal EXS is received.
  • the second signal generation unit 522 may activate the enable signal ST_EN by transferring the activated pre-enable signal PRE_EN as the enable signal ST_EN.
  • the second signal generation unit 522 may deactivate the enable signal ST_EN by transferring the deactivated pre-enable signal PRE_EN as the enable signal ST_EN.
  • the storage unit 530 may store an address iADD corresponding to the active command ACT.
  • the storage unit 530 may store all addresses iADD received whenever the active command ACT is activated in the state in which the enable signal ST_EN has been activated or store some of the addresses iADD.
  • the storage unit 530 may store an address iADD only when the active command ACT is first activated in the state in which the enable signal ST_EN has been activated, without storing a subsequent address, or may store only an address iADD corresponding to the active command ACT that is finally received in the state in which the enable signal ST_EN has been activated by updating a previously stored address into a currently received address iADD.
  • the storage unit 530 may activate the storage signal ST and output a stored address STO_ADD.
  • the external signal EXS is received from an external device (e.g., a memory controller or test equipment) for controlling the memory.
  • an external device e.g., a memory controller or test equipment
  • the frequency which the external signal EXS is inputted to the memory and a pulse width of the external signal EXS may not be related to the period of the period signal OSC.
  • the external signal EXS may include one or more of the active command ACT, the precharge command PRE, the write command WT, the read command RD, the refresh command REF, the addresses ADDs, and data DATA.
  • the memory may perform an operation using the commands CMDs, the addresses ADDs, and the data DATA irrespective of the period signal OSC.
  • the period of the period signal OSC is not related to the time or frequency that the external signal EXS is applied. Furthermore, since the period, the point in time, and frequency may not be predicted when seen externally, an address of an active word may be stored at a random time by storing the address when the period signal OSC and the external signal EXS meet on a set condition.
  • FIG. 6 shows a waveform illustrating the operation of the address storage unit 360 of FIG. 5 .
  • the external signal EXS is a read command RD and a first set number and a second set number are 2.
  • commands ACT, RD, and PRE are received for a read operation.
  • the pre-enable signal PRE_EN is activated.
  • the enable signal ST_EN is activated.
  • an address iADD is stored (A).
  • the pre-enable signal PRE_EN is deactivated.
  • the enable signal ST_EN is deactivated.
  • FIG. 6 illustrates only parts where the read command RD is met several times with the high or low level of the period signal OSC in order to describe a situation in which an address is stored. However, when the memory operates the enable signal ST_EN is activated and deactivated at unpredictable times because the read command RD is applied irrespective of the period signal OSC.
  • FIG. 5 illustrates a case where the address storage unit 360 internally generates the period signal OSC, but the period signal OSC may be received from outside the memory.
  • the period signal OSC may not be related to when other external signals are inputted or the frequency in which other external signals are inputted.
  • FIG. 6 illustrates a case where the external signal EXS is the read command RD.
  • the external signal EXS may be 1 bit of another command (e.g., ACT, PRE, REF, or WT), the address ADDs, and the data DATA and may be a signal obtained by delaying the above signals by a specific value.
  • the address storage unit 360 may store an address of an active word line at a random time by combining the signals that are not related to each other as described above, but storing the address in response to the active command ACT.
  • the enable signal ST_EN is activated when a specific external signal (e.g., a read command RD) is activated a specific number of times (e.g., twice) has been illustrated.
  • a specific number of times e.g., twice
  • the number of external signals that need to be inputted in order for the enable signal ST_EN to be activated may be changed depending on the circuit design.
  • the enable signal ST_EN may be activated when the write command WT is activated three times after the precharge command PRE is activated twice.
  • FIG. 7 is a diagram showing the construction of the address storage unit 360 according to another embodiment of the present invention.
  • the address storage unit 360 may include a first counting information generation unit 710 , a second counting information generation unit 720 , and a storage unit 730 .
  • the address storage unit 360 of FIG. 7 may determine a time at which the input address iADD is stored using a value obtained by counting two signals that are not related to each other.
  • the address storage unit 360 is described below with reference to FIG. 7 .
  • the first counting information generation unit 710 may perform counting in response to a first counting signal CNT 1 and generate first counting information CNT_INF1 corresponding to a result of the counting.
  • the first counting information generation unit 710 may make the first counting information CNT_INF1 have an offset value or make some of a plurality of bits of the first counting information CNT_INF1 have a fixed value. If the first counting information CNT_INF1 reaches a set value, the first counting information generation unit 710 may reset the first counting information CNT_INF1 to an initial value and count the first counting signal CNT 1 from the beginning.
  • the first counting information CNT_INF1 when the first counting information CNT_INF1 is a signal of 7 bits and is increased by 1 whenever the first counting signal CNT 1 is activated, the first counting information CNT_INF1 may have an offset value by setting an initial value as ‘0001000’, not ‘0000000’. Furthermore, some bits of the first counting information CNT_INF1 have a fixed value and the remaining bits may be changed. For example, when the first counting information CNT_INF1 is a signal of 7 bits and the third bit of the 7 bits is fixed to a value ‘1’, the remaining bits are changed through counting such as ‘0010000’, ‘0010001’, ‘0010010’, . . . ) the underlined bit is always ‘1’, and the remaining bits are changed by counting).
  • the second counting information generation unit 720 may perform counting in response to a second counting signal CNT 2 and generate second counting information CNT_INF2 corresponding to the result.
  • the second counting information generation unit 720 may reset a value of the second counting information CNT_INF2 to an initial value and count the second counting signal CNT 2 from the beginning. For reference, to count a specific signal may indicate an operation of counting the number of times that signal is activated (or deactivated).
  • the storage unit 730 receives the first counting information CNT_INF1 and the second counting information CNT_INF2.
  • the storage unit 730 may store an address iADD corresponding to the active command ACT.
  • the storage unit 730 may activate the storage signal ST and output a stored address STO_ADD.
  • a case where the first counting information CNT_INF1 and the second counting information CNT_INF2 have corresponding values may refer to a case where they have values having a specific relation according to a set rule.
  • all bits of the first counting information CNT_INF1 and the second counting information CNT_INF2 may have the same value, or some of or all the bits of the first counting information CNT_INF1 may have the same value as some of or all the bits of the second counting information CNT_INF2, respectively.
  • the counting signals CNT 1 and CNT 2 may include different signals that belong to the active command ACT, the precharge command PRE, the write command WT, the read command RD, the refresh command REF, the address ADDs, the data DATA, and a period signal having a set period. If the counting signal CNT 1 , CNT 2 is the address ADDs or the data DATA, the counting signal CNT 1 , CNT 2 may be one of a plurality of bits included in the address ADDs and the data DATA.
  • the first counting signal CNT 1 may be the refresh command REF (or the first refresh signal REF 1 ), and the second counting signal CNT 2 may be the active command ACT.
  • the first counting information CNT_INF1 may be generated using the address counting unit 350 .
  • the second counting signal generation unit 720 may generate the second counting information CNT_INF2 by performing counting whenever the active command ACT is activated.
  • the first counting signal CNT 1 is the first refresh signal REF 1
  • the second counting signal CNT 2 is the active signal ACT
  • each of the counting signals CNT 1 and CNT 2 is a signal of 9 bits
  • the fifth bit of the first counting information CNT_INF1 is fixed to ‘1’
  • the first counting information CNT_INF1 is initialized when all bits become ‘1’
  • the address storage unit 360 stores an address when all bits of the first counting information CNT_INF1 are the same as the respective bits of the second counting information CNT_INF2.
  • the address storage unit 360 may store an address because the second counting information CNT_INF2 is ‘000010000’. Thereafter, the second counting information CNT_INF2 may be reset to ‘000000000’. It is described as an example that while the active command ACT is received, the first refresh signal REF 1 is activated three times and the first counting information CNT_INF1 becomes ‘0000010011’. In such a case, the address storage unit 360 may store an address when the active command ACT is received 35 times from when an address was previously stored.
  • the first counting information CNT_INF1 is ‘111111111’, only when the active command ACT is received 1023 times, an address is stored. Thereafter, when the first refresh signal REF 1 is activated, the first counting information CNT_INF1 may be reset to ‘000010000’. As described above, since a value of the first counting information CNT_INF1 continues to be changed while a value of the second counting information CNT 2 is increased, the frequency in which the address storage unit 360 stores an address continues to be changed. Accordingly, the memory may store an address of an active word line at a random time that may not be predicted externally.
  • the frequency in which an address is stored may continue to be changed by performing counting whenever the period signal has a specific level and storing an address when the first counting information CNT_INF1 and the second counting information CNT_INF2 have corresponding values. That is, an address may be stored at a random time or a time that may not be predicted externally.
  • the frequency in which the address storage unit 360 stores an address may be increased as the interval in which the second counting signal CNT 2 is activated becomes narrow, and the frequency in which the address storage unit 360 stores an address may be decreased as the interval in which the second counting signal CNT 2 is activated becomes wide.
  • FIG. 8 is a diagram showing the construction of the address storage unit 360 according to yet another embodiment of the present invention.
  • the address storage unit 360 may include a random number generation unit 810 and a storage unit 820 .
  • the random number generation unit 810 may be a random number generation circuit that generates a random number RAN_NUM when the active command ACT is activated.
  • the random number generation circuit may randomly generate one of a set number of integers.
  • random numbers may not be periodically generated, but may be independently generated from previously generated random numbers.
  • the storage unit 820 may store an input address iADD in response to the active command ACT. When an address is stored, the storage unit 820 may activate the storage signal ST and output the stored address STO_ADD. Since the random number RAN_NUM generated from the random number generation unit 810 has a random value, a time at which the random number RAN_NUM becomes identical with the set value SET_NUM may also be random. Accordingly, the memory may store an address of an active word line at a random time that cannot be predicted externally.
  • the frequency in which the address storage unit 360 stores an address may be increased as the random number RAN_NUM to be generated is decreased, and the frequency in which the address storage unit 360 stores an address may be decreased as the random number RAN_NUM to be generated is increased.
  • FIG. 9 is a diagram showing the construction of a memory system according to an embodiment of the present invention.
  • the memory system may include a memory 910 and a memory controller 920 .
  • the memory controller 920 controls an operation of the memory 910 by applying the command signals CMDs and the addresses ADDs to the memory 910 and exchanges data DATA with the memory 910 in read and write operations.
  • the memory controller 920 may input the active command ACT, the precharge command PRE, the read command RD, the write command WT, or the refresh command REF to the memory 910 by sending command signals CMDs to the memory 910 . If the active command ACT is sought to be inputted to the memory 910 , the memory controller 920 may send the addresses ADDs for selecting a cell block and a word line to be activated in the memory 910 .
  • the memory controller 920 may periodically send the refresh command REF to the memory 910 .
  • the memory 910 may be one described in reference to FIG. 3 or FIG. 4 . If the memory 910 is the memory of FIG. 3 , the memory 910 may store an address of a word line corresponding to the active command ACT at a random time and may perform a target refresh operation in response to the refresh command REF. If the memory 910 is the memory of FIG. 4 , the memory 910 may store an address of a word line corresponding to the active command ACT at a random time and may perform a target refresh operation in response to the target refresh command TRR.
  • the memory 910 may transfer information, indicating that an address has been stored in the address storage unit 460 , to the memory controller 920 through the data I/O unit 430 so that the memory controller 920 may apply the target refresh command TRR to the memory 910 .
  • the memory of FIG. 3 performs a normal refresh operation in response to the refresh command REF, but may perform a target refresh operation using an address stored in the address storage unit 360 when the refresh command REF is received a set number of times or when the refresh command REF is received after the address is stored in the address storage unit 360 .
  • the construction and operation that are necessary for the memory 910 to perform the above refresh operations is the same as described with reference to FIGS. 3 to 7 .
  • the memory system may reduce the possibility that word line disturbance may occur by storing an address of an active word line and performing a target refresh operation.
  • the size of the memory 910 may be reduced because an element for detecting a highly active word line is not necessary.
  • FIG. 10 is a configuration diagram of a memory according to an embodiment of the present invention.
  • the memory may include a command input unit 1010 , an address input unit 1020 , a data I/O unit 1030 , a command decoder 1040 , an address counting unit 1050 , an address storage unit 1060 , a control unit 1070 , and a cell array 1080 .
  • the cell array 1080 may include a plurality of word lines WL 0 to WLN, each of which are coupled to one or more memory cells MC.
  • the cell array 1080 may include a plurality of bit lines BL, each of which are coupled to one or more memory cells MC.
  • the command input unit 1010 may receive commands CMDs, and the address input unit 1020 may receive addresses ADDs.
  • the data I/O unit 1030 may receive data DATA from outside the memory, and output internal data iDATA of the memory.
  • the commands CMDs, the addresses ADDs, and the data DATA may include multi-bit signals.
  • the command decoder 1040 may decode the command signals CMDs inputted through the command input unit 1010 and generate an active command ACT, a refresh command REF, a precharge command PRE, a write command WT, and a read command RD.
  • the command decoder 1040 may activate a command indicated by a combination of the input command signals CMDs among the active command ACT, the refresh command REF, the precharge command PRE, the write command WT, and the read command RD.
  • the address counting unit 1050 may generate a counting address CNT_ADD of which the value is changed whenever the word lines WL 0 to WLN are refreshed.
  • the address counting unit 1050 may increase the value of the counting address CNT_ADD by 1 whenever a first refresh signal REF 1 is activated.
  • the counting address CNT_ADD may be used as an address for selecting a word line which is to be refreshed during a normal refresh operation.
  • the value of the counting address CNT_ADD is increased by 1, it may indicate that the counting address CNT_ADD is changed to select a (K+1) th word line WLK+1 in case where a K th word line was selected before.
  • the address storage unit 1060 may store addresses of word lines which are activated in first and second sections. When the second section is started, an address which is stored last in the first section may be stored as a first address ADD1. And the first address ADD1 may be updated into the address of the activated word line at each active operation during the second section. The first and second sections may be alternately repeated.
  • a period signal OSC (refer to FIG. 12 ) may be a first level during the first section, and the period signal OSC may be a second level during the second section.
  • the address storage unit 1060 may store an input address iADD when the active command ACT is activated, and update the address stored therein into a current input address iADD whenever the active command ACT is activated.
  • the address storage unit 1060 may store the address stored therein as a first address ADD1 in the second section. Thus, when the second section is started, the input address iADD which is last stored in the first section may be stored as the first address ADD1. Whenever the active command ACT is activated at the second section, the first address ADD1 may be updated into the current input address iADD.
  • the address storage unit 1060 may output the first address ADD1 stored at present, when the second refresh signal REF 2 is activated.
  • the control unit 1070 may receive the commands ACT, PRE, REF, RD, and WT and the input address iADD and access the cell array 1080 .
  • the control unit 1070 may activate a word line corresponding to the input address iADD in response to the active command ACT.
  • the control unit 1070 may read data of memory cells MC corresponding to the input address iADD among memory cells MC coupled to a word line activated in response to the read command RD, or write data to memory cells MC corresponding to the input address iADD among the memory cells MC coupled to a word line activated in response to the write command WT.
  • the control unit 1070 may precharge the activated word line in response to the precharge command PRE.
  • the control unit 1070 may perform a normal refresh operation or target refresh operation in response to the refresh command REF.
  • the control unit 1070 may include a refresh control unit 1071 , a target address generation unit 1072 , a row control unit 1072 , and a column control unit 1073 .
  • the refresh control unit 1071 may activate a first refresh signal REF 1 for a normal refresh operation in response to the refresh command REF, and activate a second refresh signal REF 2 for a target refresh operation in response to the refresh command REF.
  • the refresh control unit 1071 may activate the second refresh signal REF 2 when the refresh command REF is inputted a predetermined number of times.
  • the memory may perform a target refresh operation whenever the refresh command REF is inputted the predetermined number of times.
  • the memory may perform a target refresh operation whenever the refresh command REF is activated four times.
  • the memory may perform a target refresh operation in various manners in response to the refresh command REF, depending on design of the refresh control unit 1071 .
  • the target address generation unit 1072 may generate a second address ADD2 using the first address ADD1, when the second refresh signal REF 2 is activated.
  • the second address ADD2 may include an address or addresses of one or more target word lines which are refreshed during a target refresh operation.
  • the target address generation unit 1072 may generate a second address ADD2 by adding or subtracting a predetermined value (for example, 1) to or from the first address ADD1.
  • the second address ADD2 generated by subtracting 1 from the first address ADD1 may correspond to a (K ⁇ 1) th word line WLK ⁇ 1
  • the second address ADD2 generated by adding 1 to the first address ADD1 may correspond to a (K+1) th word line WLK+1.
  • the row control unit 1073 may activate a word line corresponding to the input address iADD when the active command ACT is activated, and precharge the activated word line when the precharge command PRE is activated.
  • the row control unit 1073 may refresh a word line corresponding to the counting address CNT_ADD when the first refresh signal REF 1 is activated, and refresh a word line corresponding to the second address ADD2 when the second refresh signal REF 2 is activated.
  • the column control unit 1074 may output data of memory cells MC corresponding to the input address iADD among memory cells MC coupled to an activated word line, as internal data iDATA, when the read command RD is activated, and input the internal data iDATA to memory cells MC corresponding to the input address iADD among the memory cells MC coupled to the activated word line, when the write command WT is activated.
  • the column control unit 1074 may parallel-to-serial convert data transmitted in parallel through bit lines BL corresponding to the input address iADD, and output the converted data as the internal data iDATA, during a read operation. Furthermore, the column control unit 1074 may serial-to-parallel convert the internal data iDATA inputted in series, and transmit the converted data to the bit lines BL corresponding to the input address iADD, during a write operation.
  • the memory may perform a target refresh operation using an address of an activated word line.
  • a target refresh operation using an address of an activated word line.
  • FIG. 11 is a configuration diagram of a memory according to an embodiment of the present invention.
  • the memory may include a command input unit 1110 , an address input unit 1120 , a data I/O unit 1130 , a command decoder 1140 , an address counting unit 1150 , an address storage unit 1160 , a control unit 1170 , and a cell array 1180 .
  • the memory of FIG. 11 may receive a command from outside and perform a target refresh operation, unlike the memory of FIG. 10 .
  • the command decoder 1140 may activate a target refresh command TRR when commands CMDs inputted through the command input unit 1110 indicate the target refresh command TRR, in addition to the commands ACT, PRE, REF, WT, and RD described in FIG. 10 .
  • the target refresh command TRR may be a newly defined command.
  • the target refresh command TRR may be periodically inputted to the memory from an external device (for example, a memory controller) which controls the memory.
  • the control unit 1170 may include a refresh control unit 1171 , a target address generation unit 1172 , a row control unit 1173 , and a column control unit 1174 .
  • the refresh control unit 1171 may activate a first refresh signal REF 1 in response to the refresh command REF, and activate a second refresh signal REF 2 in response to the target refresh command TRR.
  • the memory may sequentially refresh the plurality of word lines WL 0 to WLN in response to the refresh command REF which is periodically inputted, during a normal refresh operation. Furthermore, the memory may perform a target refresh operation in response to the target refresh command TRR.
  • the configurations and operations of the memory which are not described with reference to FIG. 11 , are the same as described in FIG. 10 .
  • FIG. 12 is a configuration diagram of the address storage unit 1060 of FIG. 10 .
  • the configuration and operation of the address storage unit 1160 of FIG. 11 are the same as the configuration and operation of the address storage unit 1060 of FIG. 10 .
  • the address storage unit 1060 may include a period signal generation unit 1210 , a first storage unit 1220 , and a second storage unit 1230 .
  • the period signal generation unit 1210 may generate a period signal OSC which is toggled at a predetermined period.
  • the period of the period signal OSC may be set at various values ranging from several ns to several hundreds ⁇ s, for example, depending on the circuit design.
  • the frequency at which the address storage unit 1060 stores the address iADD may be adjusted according to the period of the period signal OSC. That is, the frequency at which the address storage unit 1060 stores the address iADD may increase as the period of the period signal OSC is decreased, and decrease as the period of the period signal OSC is increased.
  • the period signal generation unit 1210 may include an oscillator which generates an oscillating signal.
  • a period signal OSC may be a low level during the first section, and the period signal OSC may be a high level during the second section.
  • the first storage unit 1220 may store addresses of word lines which are activated at the first and second sections. More specifically, the first storage unit 1220 may store the input address iADD when the active command ACT is activated. Since the first storage unit 1220 can store only one address, the address stored in the first storage unit 1220 may be updated into a current input address iADD whenever the active command ACT is activated. Thus, the address sADD stored in the first storage unit 1220 may always correspond to the address of the word line which has been most recently activated.
  • the first storage unit 1220 may include a plurality of pass gates PA1 and a plurality of latches LAT1.
  • the number of the pass gates PA1 and the latches LAT1 may be equal to the bit number of the input address iADD which is to be stored. For example, when the bit number of the input address iADD is A where A is a natural number, the number of the pass gates PA1 and the latches LAT1 may be set to A.
  • the pass gate PA1 may pass the input address iADD at a section in which the active command ACT is activated, and the latch LAT1 may store the address passing through the pass gate PA1 and output the stored address as the address sADD.
  • the address storage section 1230 may store the address sADD of the first storage unit 1220 as a first address ADD1 at a second section.
  • the second storage unit 1230 may not receive an address at the first section in which the period signal OSC is at a low level, but receive and store the address sADD of the first storage unit 1220 at the second section in which the period signal OSC is at a high level.
  • the second storage unit 1230 may update the first address ADD1 into the current address sADD, whenever the address sADD is updated.
  • the second storage unit 1230 may output the first address ADD1 stored therein when the second refresh signal REF 2 is activated.
  • the second storage unit 1230 may not receive the address sADD at the first section. However, when the second section is started, the second storage unit 1230 may receive the address sADD and store the received address as the first address ADD1. Thus, the address sADD, which is inputted to the second storage unit 1230 when the second section is started, is an address of a word line which is activated last in the first section. Then, the second storage unit 1230 may receive the address sADD and store the received address as the first address ADD1, at the second section. However, since the second storage unit 1230 can store only one address, the first address ADD1 may be updated into the current address sADD, that is, the current input address iADD, whenever the active command ACT is activated at the second section.
  • the second storage unit 1230 may include a plurality of pass gates PA2 and PA3 and a plurality of latches LAT2.
  • the number of the pass gates PA2 and PA3 and the latches LAT2 may be equal to the bit number of the input address iADD which is to be stored. For example, when the bit number of the input address iADD is A where A is a natural number, the number of the pass gates PA2 and PA3 and the latches LAT2 may be set to A.
  • the pass gate PA2 may pass the input address iADD at a section in which the period signal OSC is at a high level, and the latch LAT2 may store the address passing through the pass gate PA2 and output the stored address as the first address ADD1.
  • the pass gate PA3 may output the first address ADD1 at a section in which the second refresh signal REF 2 is activated.
  • FIG. 13 is a diagram for explaining the operation of the address storage unit 1060 .
  • OSC represents the waveform of a period signal
  • ACT represents the waveform of an active command
  • RACT represents a section in which a selected word line is activated
  • iADD represents an input address
  • sADD represents an address stored in the first storage unit 1220
  • ADD1 represent the first address.
  • the address A1 may be stored in the first and second storage units 1220 and 1230 . Then, when an active command ACT2 and an address A2 are inputted, the values sADD and ADD1 stored in the first and second storage units 1220 and 1230 may be updated into the address A2.
  • the address A3 When an active command ACT3 and an address A3 are inputted at a section L1 where the period signal OSC is at a low level, the address A3 may be stored in the first storage unit 1220 , but not stored in the second storage unit 1230 . Then, when an active command ACT4 and an address A4 are inputted, the address sADD stored in the first storage unit 1220 may be updated into the address A4, but the address A4 may not be stored in the second storage unit 1230 . At this time, suppose that an active section of a word line corresponding to the address A4 is longer than the high-level section H2 of the period signal OSC.
  • the address A4 corresponding to the address sADD stored in the first storage unit 1220 may be inputted and stored into the second storage unit 1230 .
  • no active command may be inputted, and the address A4 may be maintained in an active state.
  • the address A4 stored in the second storage unit 1230 may be maintained until the time at which the next high-level section H3 is started after the next low-level section L2.
  • active commands ACT5 and ACT6 may be sequentially inputted, and addresses A5 and A6 may be sequentially inputted.
  • the first storage unit 1220 may sequentially update the addresses stored therein into the addresses A5 and A6.
  • the second storage unit 1230 may not update but maintain the first address ADD1 at the low-level section L2. Then, the second storage unit 1230 may update the first address ADD1 into the address A6 stored in the first storage unit 1220 at the time at which the high-level section H3 is started.
  • the address A7 may be stored in the first and second storage units 1220 and 1230 .
  • a target refresh operation may be periodically or randomly performed.
  • the target refresh operation may be performed using the first address ADD1 stored in the second storage unit 1230 at the current time. For example, since the value of the first address ADD1 corresponds to the value of the address A2 during a first target refresh operation TRR1, a word line adjacent to a word line corresponding to the address A2 may be target-refreshed. Since the value of the second address ADD1 corresponds to the value of the address A4 during a second target refresh operation TRR2, a word line adjacent to a word line corresponding to the address A4 may be target-refreshed.
  • an address of an activated word line is stored at a random time and word lines adjacent to a word line corresponding to the stored address are refreshed. Accordingly, loss of data stored in memory cells coupled to such word lines may be prevented.
  • data stored in memory cells coupled to word lines adjacent to highly active word lines may be prevented from being lost due to word line disturbance.

Abstract

A memory including a plurality of word lines to which one or more memory cells are coupled, an address storage unit suitable for storing an input address corresponding to a first external signal that is inputted at a random time, and a control unit suitable for activating a word line corresponding to the input address of the plurality of word lines in response to an active command and refreshing one or more target word lines selected using an address stored in the address storage unit when performing a refresh operation.

Description

CROSS-REFERENCE TO RELATED APPLICATION(S)
The present application is a continuation-in-part of U.S. patent application Ser. No. 14/297,311, filed on Jun. 5, 2014, which claims priority of Korean Patent Application No. 10-2013-0154058, filed on Dec. 11, 2013. Each of these applications is incorporated herein by reference in its entirety.
BACKGROUND
1. Field
Exemplary embodiments of the present invention relate to a semiconductor memory device, and more particularly, to memory and a memory system including an address storage circuit.
2. Description of the Related Art
A memory cell of a memory includes a transistor configured to act as a switch and a capacitor configured to store a charge (data). The data is distinguished between ‘High’ (logic 1) and ‘Low’ (logic 0) depending on whether a charge is present in the capacitor, that is, whether the capacitor has a high terminal voltage.
In principle, the charge should remain in the capacitor and retention of data should not consume power. However, data may be lost because the initial charge stored in the capacitor is reduced due to the current leakage attributable to the PN junction of a MOS transistor. In order to prevent the loss of data, data within a memory cell is read before it is lost and the capacitor is recharged to a normal level based on the read information. This operation is periodically repeated in order to maintain the data. The process of recharging cells to retain data is called a refresh operation.
FIG. 1 is a diagram showing part of a cell array in order to describe word line disturbance. In FIG. 1, ‘BL’ denotes a bit line.
In FIG. 1, ‘WLK−1’, ‘WLK’, and ‘WLK+1’ denote word lines arranged in parallel in the cell array. The word line WLK indicated by ‘HIGH_ACT’ is a word line that has been activated a large number of times or has had a high frequency of activation, and the word lines WLK−1 and WLK+1 are adjacent to the word line WLK. ‘CELL_K−1’, ‘CELL_K’, and ‘CELL_K+1’ denote memory cells coupled to the respective word lines WLK−1, WLK, and WLK+1. The memory cells CELL_K−1, CELL_K, and CELL_K+1 include respective cell transistors TR_K−1, TR_K, and TR_K+1 and respective cell capacitors CAP_K−1, CAP_K, and CAP_K+1.
In FIG. 1, when the word line WLK becomes activated and precharged (or deactivated), voltages of the word lines WLK−1 and WLK+1 rise and fall attributable to a coupling phenomenon generated between the word line WLK and the word lines WLK−1 and WLK+1. The amount of charge stored in the cell capacitors CAP_K−1 and CAP_K+1 is influenced. Accordingly, if the word line WLK is greatly activated-precharged and thus the word line WLK oscillates between an active state and a precharge state, data stored in the memory cells CELL_K−1 and CELL_K+1 may be damaged or lost due to changes in the amount of charge stored in the cell capacitors CAP_K−1 and CAP_K+1.
Furthermore, due to an electromagnetic wave that is generated when a word line oscillates between an active state and a precharge state, electrons may move to and from a cell capacitor coupled to an adjacent word line and data stored in the memory cell may be damaged or lost.
SUMMARY
Various embodiments of the present invention are directed to providing a memory and a memory system in which addresses of activated word lines are randomly stored and adjacent word lines are refreshed, thereby preventing damage or loss of data stored in memory cells coupled to such word lines.
In an embodiment, a memory may include a plurality of word lines to which one or more memory cells are coupled, an address storage unit suitable for storing an input address corresponding to a first external signal that is received at a random time, and a control unit suitable for activating a word line corresponding to the input address of the plurality of word lines in response to an active command and refreshing one or more target word lines selected using an address stored in the address storage unit when performing a refresh operation.
The memory may further include an address counting unit suitable for generating a counting address varied in response to a refresh command.
The address storage unit may include a random number generation unit suitable for generating a random number in response to the active command and a storage unit suitable for storing the input address in response to the active command if the random number generated from the random number generation unit is identical with a set value.
In another embodiment, an address storage circuit for storing an address inputted to a memory may include a period signal generation unit suitable for generating a period signal that oscillates in a set cycle, an enable signal generation unit suitable for activating an enable signal when an external signal is received from the outside of the memory by a first set number of times or more in the state in which the period signal is a first level and deactivating the enable signal when the external signal is received by a second set number of times or more in the state in which the period signal is a second level, and a storage unit suitable for storing an address corresponding to an active command when the active command is inputted to the memory in a state in which the enable signal is activated.
The enable signal generation unit may include a first signal generation unit suitable for generating a pre-enable signal in response to the period signal and the external signal and a second signal generation unit suitable for generating the enable signal by shifting the pre-enable signal in response to the external signal.
In a further embodiment, an address storage circuit for storing an address inputted to a memory may include a first counting information generation unit suitable for generating a first counting information by performing a counting operation in response to a first counting signal, a second counting information generation unit suitable for generating a second counting information by performing a counting operation in response to a second counting signal, and a storage unit suitable for storing an address corresponding to an active command when the active command is received if the first counting information and the second counting information have corresponding values, wherein each of the first counting signal and the second counting signal comprises one or more of the active command, a precharge command, a write command, a read command, a refresh command, an address, data, and a period signal that oscillates in a set cycle.
In another embodiment, a memory system may include a memory having a plurality of word lines to which one or more memory cells are coupled and an address storage unit for storing an input address corresponding to an active command at a random time and suitable for activating a word line corresponding to the input address of the plurality of word lines in response to the active command and refreshing one or more target word lines selected using an address stored in the address storage unit when performing a refresh operation, and a memory controller suitable for applying a plurality of control signals for controlling an operation of the memory, the control signals comprising the active command, a precharge command, a write command, a read command, a refresh command, the input address, and data.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 is a diagram showing part of a cell array included in a memory in order to describe word line disturbance.
FIG. 2 is a diagram showing part of a memory in order to describe a target refresh operation.
FIG. 3 is a diagram showing the construction of a memory according to an embodiment of the present invention.
FIG. 4 is a diagram showing the construction of a memory according to another embodiment of the present invention.
FIG. 5 is a diagram showing the construction of an address storage unit 360 according to an embodiment of the present invention.
FIG. 6 shows a waveform illustrating the operation of the address storage unit 360 of FIG. 5.
FIG. 7 is a diagram showing the construction of an address storage unit 360 according to another embodiment of the present invention.
FIG. 8 is a diagram showing the construction of an address storage unit 360 according to yet another embodiment of the present invention.
FIG. 9 is a diagram showing the construction of a memory system according to an embodiment of the present invention.
FIG. 10 is a configuration diagram of a memory according to an embodiment of the present invention.
FIG. 11 is a configuration diagram of a memory according to an embodiment of the present invention.
FIG. 12 is a configuration diagram of an address storage unit 1060 of FIG. 10.
FIG. 13 is a diagram for explaining an operation of the address storage unit 1060.
DETAILED DESCRIPTION
Various embodiments of the present invention will be described below in more detail with reference to the accompanying drawings. The present invention may, however, be embodied in different forms and should not be construed as limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the present invention to those skilled in the art. Throughout the disclosure, like reference numerals refer to like parts throughout the various figures and embodiments of the present invention.
FIG. 2 is a diagram showing part of a memory in order to describe a target refresh operation. Unlike a normal refresh operation of refreshing a plurality of word lines WL0 to WLN sequentially and repeatedly, a target refresh operation may indicate an operation of refreshing a specific one of a plurality of word lines. The aforementioned word line disturbance phenomenon may be prevented by such a target refresh operation.
As shown in FIG. 2, the memory may include an address counting unit 210, an address detection unit 220, a target address generation unit 230, a refresh control unit 240, a row control unit 250, and a cell array 260. The cell array 260 may include a plurality of word lines WL0 to WLN with each word line being coupled to one or more memory cells MC.
The refresh control unit 240 may activate a first refresh signal REF1 when a refresh command REF is received and may activate a second refresh signal REF2 whenever the refresh command REF is received a set number of times. For example, the refresh control unit 240 may activate the first refresh signal REF1 when the refresh command REF is received, count the number of times that the refresh command REF has been received, and activate the second refresh signal REF2 whenever the refresh command REF is received four times.
The address counting unit 210 generates a counting address CNT_ADD and may change a value of the counting address CNT_ADD whenever the first refresh signal REF1 is activated. For example, the address counting unit 210 may increase a value of the counting address CNT_ADD by 1 whenever the first refresh signal REF1 is activated. Increasing a value of the address by 1 means that the address is changed so that a (K+1)th word line WLK+1 is selected next if a Kth word line WLK was previously selected.
The address detection unit 220 may detect a highly active word line by counting the number of times that each of the plurality of word lines WL0 to WLN has been activated or by referring to the active history of the memory, output an address HIGH_ADD (hereinafter referred to as a highly active address) of the highly active word line, and activate a detection signal DET. The highly active word line may indicate a word line that satisfies one or more conditions. The conditions may be that the number of activations is greater than or equal to a reference number and/or the condition may be that the frequency of activation is greater than or equal to a reference frequency. The address detection unit 220 may detect a highly active word line in response to an active command ACT and an input address iADD or it may detect a highly active word line based on information about the activation of each word line received from the cell array 260. For reference, the active history may be information indicating which word line has been activated in each active operation of the memory.
The target address generation unit 230 may store a highly active address HIGH_ADD when the detection signal DET is activated and generate a target address TAR_ADD using the stored address when the second refresh signal REF2 is activated. The target address TAR_ADD is an address corresponding to a word line adjacent to a highly active word line. The target address TAR_ADD may have a value obtained by adding or subtracting 1 to or from the highly active address HIGH_ADD.
The row control unit 250 may refresh a word line corresponding to the counting address CNT_ADD when the first refresh signal REF1 is activated and may refresh a word line corresponding to the target address TAR_ADD when the second refresh signal REF2 is activated.
The memory sequentially refreshes the plurality of word lines WL0 to WLN (i.e., a normal refresh operation) when the refresh command REF is received, but may refresh a word line corresponding to the target address TAR_ADD (i.e., a target refresh operation) whenever the refresh command REF is received a set number of times. In order to detect a highly active word line, the address detection unit 220 has to count the number of times that each word line has been activated and store the counting value in the active history of the memory. To this end, counters corresponding to several thousands of word lines or more have to be used, or a circuit for storing addresses of activated word lines in the several thousands to several hundreds of thousands of active operations has to be used. That is, the size of a circuit necessary to detect a highly active word line needs to be large.
FIG. 3 is a diagram showing the construction of a memory according to an embodiment of the present invention.
As shown in FIG. 3, the memory may include a command input unit 310, an address input unit 320, a data input/output (I/O) unit 330, a command decoder 340, an address counting unit 350, an address storage unit 360, a control unit 370, and a cell array 380. The cell array 380 may include a plurality of word lines WL0 to WLN, each coupled to one or more memory cells MC. The cell array 380 may further include a plurality of bit lines BL coupled to the one or more memory cells MC.
The memory is described below with reference to FIG. 3.
The command input unit 310 may receive command signals CMDs, and the address input unit 320 may receive addresses ADDs. The data I/O unit 330 may receive data DATA from outside of the memory and output data iDATA from within the memory. Each of the command signals CMDs, the addresses ADDs, and the data DATA may include signals of multiple bits.
The command decoder 340 may generate an active command ACT, a refresh command REF, a precharge command PRE, a write command WT, and a read command RD by decoding the command signals CMDs received from the command input unit 310. The command decoder 330 may activate a command that is indicated by a combination of received command signals CMDs among the active command ACT, the refresh command REF, the precharge command PRE, the write command WT, and the read command RD.
The address counting unit 350 may generate a counting address CNT_ADD having a value changed whenever the word lines WL0 to WLN are refreshed. The address counting unit 350 may increase a value of the counting address CNT_ADD by 1 whenever a first refresh signal REF1 is activated. The counting address CNT_ADD may be used as an address for selecting a word line to be refreshed in a normal refresh operation. Increasing the value of the counting address CNT_ADD by 1 means the counting address CNT_ADD is changed so that a (K+1)th word line WLK+1 is selected next if a Kth word line WLK was previously selected.
The address storage unit 360 may store an input address iADD corresponding to the active command ACT at a random time. The input address iADD corresponding to the active command ACT may indicate an address of a word line that has already been activated in response to the active command ACT or an address of a word line to be activated in response to the active command ACT (hereinafter called an active word line). That is, the address storage unit 360 may store an address of an active word line at a random time. The address storage unit 360 may activate a storage signal ST when an address is stored and outputs the stored address STO_ADD.
When an address of an active word line is stored at a random time and a word line corresponding to the stored address and adjacent word lines are subject to a target refresh operation, the number of times that each of the word lines has been activated does not need to be counted. Accordingly, the size of the memory may be reduced due to the omission of counters, and the word line disturbance phenomenon may be prevented by a specific probability.
The control unit 370 may receive the commands ACT, PRE, REF, RD, and WT and the input address iADD and access the cell array 380. The control unit 370 may activate a word line corresponding to the input address iADD in response to the active command ACT. Among memory cells MC coupled to the activated word line, the control unit 370 may read data of memory cells MC corresponding to the input address iADD in response to the read command RD or may write data into the memory cells MC corresponding to the input address iADD in response to the write command WT. The control unit 370 may precharge the activated word line in response to the precharge command PRE. The control unit 370 may perform a normal refresh operation or a target refresh operation in response to the refresh command REF.
For such operations, the control unit 370 may include a refresh control unit 371, a target address generation unit 372, a row control unit 373, and a column control unit 374. The refresh control unit 371 may activate a first refresh signal REF1 in response to the refresh command REF for a normal refresh operation and may activate a second refresh signal REF2 in response to the refresh command REF for a target refresh operation.
When the refresh command REF is received a set number of times, the refresh control unit 371 may activate the second refresh signal REF2. In such a case, the memory may perform a target refresh operation whenever the refresh command REF is received a set number of times. For example, the memory may perform a target refresh operation by activating the second refresh signal REF2 whenever the refresh command REF is received four times. Alternatively, the refresh control unit 371 may activate the second refresh signal REF2 when the refresh command REF is received after an address is stored in the address storage unit 360 (i.e., when the storage signal ST is activated). In such a case, the memory may perform a target refresh operation when the refresh command REF is received after the storage signal ST is activated. In addition, the memory may perform a target refresh operation in various ways in response to the refresh command REF depending on the circuit design of the refresh control unit 371.
When the second refresh signal REF2 is activated, the target address generation unit 372 may generate a target address TAR_ADD using the address STO_ADD stored in the address storage unit 360. The target address TAR_ADD may be addresses of one or more target word lines to be refreshed in a target refresh operation. A target word line may be a word line corresponding to the address STO_ADD stored in the address storage unit 360 or may be a word line adjacent to a word line corresponding to the address STO_ADD stored in the address storage unit 360. The target address generation unit 372 may output the address STO_ADD stored in the address storage unit 360 as the target address TAR_ADD or may generate the target address TAR_ADD by adding or subtracting 1 to or from the address STO_ADD stored in the address storage unit 360.
The row control unit 373 may activate a word line corresponding to the input address iADD when the active command ACT is activated and may precharge the activated word line when the precharge command PRE is activated. The row control unit 373 may refresh a word line corresponding to the counting address CNT_ADD when the first refresh signal REF1 is activated and may refresh a word line corresponding to the target address TAR_ADD when the second refresh signal REF2 is activated.
The column control unit 374 may output data of memory cells MC corresponding to an input address iADD of memory cells MC coupled to an activated word line as internal data iDATA when the read command RD is activated and may input received internal data iDATA to the memory cells MC corresponding to the input address iADD of the memory cells MC coupled to the activated word line when the write command WT is activated. In a read operation, the column control unit 374 may convert parallel data received through bit lines BL corresponding to an input address iADD into serial data and output the serial data as internal data iDATA. In a write operation, the column control unit 374 may convert serially received internal data iDATA into parallel data and transfer the parallel data to bit lines BL corresponding to an input address iADD.
The memory may reduce the possibility that word line disturbance may occur and also minimize the size of the memory by storing an address of an active word line at a random time and performing a target refresh using the stored address. Furthermore, the memory may perform a target refresh operation internally in response to the refresh command REF.
FIG. 4 is a diagram showing the construction of a memory according to another embodiment of the present invention.
As shown in FIG. 4, the memory may include a command input unit 410, an address input unit 420, a data I/O unit 430, a command decoder 440, an address counting unit 450, an address storage unit 460, a control unit 470, and a cell array 480. The cell array 480 may include a plurality of word lines WL0 to WLN, each of which are coupled to one or more memory cells MC. The cell array 480 may further include a plurality of bit lines BL to which the one or more memory cells MC are coupled.
Unlike the memory of FIG. 3, the memory of FIG. 4 may perform a target refresh operation in response to an external command. The memory of FIG. 4 is described below based on differences between the memory of FIG. 4 and the memory of FIG. 3.
The command decoder 440 may activate a target refresh command TRR in addition to the commands ACT, PRE, REF, WT, and RD described with reference to FIG. 3 if command signals CMDs received through the command input unit 410 indicate the target refresh command TRR. Here, the target refresh command TRR may be a newly defined command. The target refresh command TRR may be periodically transmitted from an external device (e.g., a memory controller) for controlling the memory to the memory or may be inputted to the memory when a storage signal ST is outputted through the data I/O unit 430 and transferred to the external device after an address is stored in the address storage unit 460.
A refresh control unit 471 may activate a first refresh signal REF1 in response to the refresh command REF and may activate a second refresh signal REF2 in response to the target refresh command TRR.
In such a case, the memory sequentially refreshes a plurality of word lines WL0 to WLN (i.e., normal refresh operation) in response to the refresh command REF that is periodically received, but may perform a target refresh operation in response to the target refresh command TRR. The other elements and operations of the memory are the same as those of FIG. 3.
Like the memory of FIG. 3, the memory of FIG. 4 may reduce the possibility that word line disturbance may occur and also minimize the size of the memory by storing an address of an active word line at a random time and performing a target refresh operation using the stored address. Furthermore, the memory may perform a target refresh operation in response to an external command.
FIG. 5 is a diagram showing the construction of the address storage unit 360 according to an embodiment of the present invention.
As shown in FIG. 5, the address storage unit 360 may include a period signal generation unit 510, an enable signal generation unit 520, and a storage unit 530. The address storage unit 360 of FIG. 5 may determine a time at which the input address iADD is stored using a period signal OSC that oscillates in a set cycle and an external signal received from the outside of the memory.
The address storage unit 360 is described below with reference to FIG. 5.
The period signal generation unit 510 may generate a period signal OSC that oscillates in a set cycle. The period of the period signal OSC may be set at various values (e.g., from several ns to several hundreds μs) depending on the circuit design. The frequency in which the address storage unit 360 stores the address iADD may be controlled depending on the period of the period signal OSC. That is, the frequency in which the address storage unit 360 stores the address iADD may be increased as the period of the period signal OSC is reduced, and may be decreased as the period of the period signal OSC is increased. The period signal generation unit 510 may be an oscillator for generating an oscillating signal.
The enable signal generation unit 520 may activate an enable signal ST_EN when an external signal EXS is received by a first set number of times or more in the state in which the period signal OSC is a first level (e.g., ‘High’) and may deactivate the enable signal ST_EN when the external signal EXS is received by a second set number of times or more in the state in which the period signal OSC is a second level (e.g., ‘Low’). The first set number of times and the second set number of times may be the same. For such an operation, the enable signal generation unit 520 may include a first signal generation unit 521 for generating a pre-enable signal PRE_EN using the period signal OSC and the external signal EXS and a second signal generation unit 522 for generating the enable signal ST_EN by shifting the pre-enable signal PRE_EN when the external signal EXS is received.
The first signal generation unit 521 may activate the pre-enable signal PRE_EN when the external signal EXS is received in the state in which the period signal OSC is the first level and may deactivate the pre-enable signal PRE_EN when the external signal EXS is received in the state in which the period signal OSC is the second level. The second signal generation unit 522 shifts the pre-enable signal PRE_EN whenever the external signal EXS is received. When the external signal EXS is received by the first set number of times in the state in which the period signal OSC is the first level, the second signal generation unit 522 may activate the enable signal ST_EN by transferring the activated pre-enable signal PRE_EN as the enable signal ST_EN. When the external signal EXS is received by the second set number of times in the state in which the period signal OSC is the second level, the second signal generation unit 522 may deactivate the enable signal ST_EN by transferring the deactivated pre-enable signal PRE_EN as the enable signal ST_EN.
When the active command ACT is inputted to the memory in the state in which the enable signal ST_EN has been activated, the storage unit 530 may store an address iADD corresponding to the active command ACT. Here, the storage unit 530 may store all addresses iADD received whenever the active command ACT is activated in the state in which the enable signal ST_EN has been activated or store some of the addresses iADD. For example, if the storage unit 530 is able to store only one address, the storage unit 530 may store an address iADD only when the active command ACT is first activated in the state in which the enable signal ST_EN has been activated, without storing a subsequent address, or may store only an address iADD corresponding to the active command ACT that is finally received in the state in which the enable signal ST_EN has been activated by updating a previously stored address into a currently received address iADD. When an address is stored, the storage unit 530 may activate the storage signal ST and output a stored address STO_ADD.
Here, the external signal EXS is received from an external device (e.g., a memory controller or test equipment) for controlling the memory. When the external signal EXS is inputted to the memory, the frequency which the external signal EXS is inputted to the memory and a pulse width of the external signal EXS may not be related to the period of the period signal OSC. The external signal EXS may include one or more of the active command ACT, the precharge command PRE, the write command WT, the read command RD, the refresh command REF, the addresses ADDs, and data DATA. The memory may perform an operation using the commands CMDs, the addresses ADDs, and the data DATA irrespective of the period signal OSC.
That is, the period of the period signal OSC is not related to the time or frequency that the external signal EXS is applied. Furthermore, since the period, the point in time, and frequency may not be predicted when seen externally, an address of an active word may be stored at a random time by storing the address when the period signal OSC and the external signal EXS meet on a set condition.
FIG. 6 shows a waveform illustrating the operation of the address storage unit 360 of FIG. 5. In FIG. 6, the external signal EXS is a read command RD and a first set number and a second set number are 2.
First, after the period signal OSC shifts to a high level, commands ACT, RD, and PRE are received for a read operation. When the read command RD is received in the state in which the period signal OSC is a high level, the pre-enable signal PRE_EN is activated. When the read command RD is received twice, the enable signal ST_EN is activated. When the active command ACT is received in the state in which the enable signal ST_EN has been activated, an address iADD is stored (A). When the read command RD is received after the period signal OSC shifts to a low level, the pre-enable signal PRE_EN is deactivated. When the read command RD is received twice, the enable signal ST_EN is deactivated.
FIG. 6 illustrates only parts where the read command RD is met several times with the high or low level of the period signal OSC in order to describe a situation in which an address is stored. However, when the memory operates the enable signal ST_EN is activated and deactivated at unpredictable times because the read command RD is applied irrespective of the period signal OSC.
FIG. 5 illustrates a case where the address storage unit 360 internally generates the period signal OSC, but the period signal OSC may be received from outside the memory. Here, the period signal OSC may not be related to when other external signals are inputted or the frequency in which other external signals are inputted. FIG. 6 illustrates a case where the external signal EXS is the read command RD. However, as described above, the external signal EXS may be 1 bit of another command (e.g., ACT, PRE, REF, or WT), the address ADDs, and the data DATA and may be a signal obtained by delaying the above signals by a specific value. The address storage unit 360 may store an address of an active word line at a random time by combining the signals that are not related to each other as described above, but storing the address in response to the active command ACT.
In FIGS. 5 and 6, an example in which the enable signal ST_EN is activated when a specific external signal (e.g., a read command RD) is activated a specific number of times (e.g., twice) has been illustrated. However, the number of external signals that need to be inputted in order for the enable signal ST_EN to be activated may be changed depending on the circuit design. For example, the enable signal ST_EN may be activated when the write command WT is activated three times after the precharge command PRE is activated twice.
FIG. 7 is a diagram showing the construction of the address storage unit 360 according to another embodiment of the present invention.
As shown in FIG. 7, the address storage unit 360 may include a first counting information generation unit 710, a second counting information generation unit 720, and a storage unit 730. The address storage unit 360 of FIG. 7 may determine a time at which the input address iADD is stored using a value obtained by counting two signals that are not related to each other.
The address storage unit 360 is described below with reference to FIG. 7.
The first counting information generation unit 710 may perform counting in response to a first counting signal CNT1 and generate first counting information CNT_INF1 corresponding to a result of the counting. The first counting information generation unit 710 may make the first counting information CNT_INF1 have an offset value or make some of a plurality of bits of the first counting information CNT_INF1 have a fixed value. If the first counting information CNT_INF1 reaches a set value, the first counting information generation unit 710 may reset the first counting information CNT_INF1 to an initial value and count the first counting signal CNT1 from the beginning. For example, when the first counting information CNT_INF1 is a signal of 7 bits and is increased by 1 whenever the first counting signal CNT1 is activated, the first counting information CNT_INF1 may have an offset value by setting an initial value as ‘0001000’, not ‘0000000’. Furthermore, some bits of the first counting information CNT_INF1 have a fixed value and the remaining bits may be changed. For example, when the first counting information CNT_INF1 is a signal of 7 bits and the third bit of the 7 bits is fixed to a value ‘1’, the remaining bits are changed through counting such as ‘0010000’, ‘0010001’, ‘0010010’, . . . ) the underlined bit is always ‘1’, and the remaining bits are changed by counting).
The second counting information generation unit 720 may perform counting in response to a second counting signal CNT2 and generate second counting information CNT_INF2 corresponding to the result. When the address iADD is stored in the storage unit 730 (i.e., the storage signal ST is activated), the second counting information generation unit 720 may reset a value of the second counting information CNT_INF2 to an initial value and count the second counting signal CNT2 from the beginning. For reference, to count a specific signal may indicate an operation of counting the number of times that signal is activated (or deactivated).
The storage unit 730 receives the first counting information CNT_INF1 and the second counting information CNT_INF2. When the first and second counting information CNT_RNF1 and CNT_INF2 has corresponding values and the active command ACT is received, the storage unit 730 may store an address iADD corresponding to the active command ACT. When an address is stored, the storage unit 730 may activate the storage signal ST and output a stored address STO_ADD. A case where the first counting information CNT_INF1 and the second counting information CNT_INF2 have corresponding values may refer to a case where they have values having a specific relation according to a set rule. For example, all bits of the first counting information CNT_INF1 and the second counting information CNT_INF2 may have the same value, or some of or all the bits of the first counting information CNT_INF1 may have the same value as some of or all the bits of the second counting information CNT_INF2, respectively.
The counting signals CNT1 and CNT2 may include different signals that belong to the active command ACT, the precharge command PRE, the write command WT, the read command RD, the refresh command REF, the address ADDs, the data DATA, and a period signal having a set period. If the counting signal CNT1, CNT2 is the address ADDs or the data DATA, the counting signal CNT1, CNT2 may be one of a plurality of bits included in the address ADDs and the data DATA.
For example, the first counting signal CNT1 may be the refresh command REF (or the first refresh signal REF1), and the second counting signal CNT2 may be the active command ACT. In such a case, the first counting information CNT_INF1 may be generated using the address counting unit 350. The second counting signal generation unit 720 may generate the second counting information CNT_INF2 by performing counting whenever the active command ACT is activated.
It is hereinafter described as an example that the first counting signal CNT1 is the first refresh signal REF1, the second counting signal CNT2 is the active signal ACT, each of the counting signals CNT1 and CNT2 is a signal of 9 bits, the fifth bit of the first counting information CNT_INF1 is fixed to ‘1’, the first counting information CNT_INF1 is initialized when all bits become ‘1’, and the address storage unit 360 stores an address when all bits of the first counting information CNT_INF1 are the same as the respective bits of the second counting information CNT_INF2.
When the active command ACT is received 32 times in the state in which the first counting information CNT_INF1 is ‘000010000’, the address storage unit 360 may store an address because the second counting information CNT_INF2 is ‘000010000’. Thereafter, the second counting information CNT_INF2 may be reset to ‘000000000’. It is described as an example that while the active command ACT is received, the first refresh signal REF1 is activated three times and the first counting information CNT_INF1 becomes ‘0000010011’. In such a case, the address storage unit 360 may store an address when the active command ACT is received 35 times from when an address was previously stored. If the first counting information CNT_INF1 is ‘111111111’, only when the active command ACT is received 1023 times, an address is stored. Thereafter, when the first refresh signal REF1 is activated, the first counting information CNT_INF1 may be reset to ‘000010000’. As described above, since a value of the first counting information CNT_INF1 continues to be changed while a value of the second counting information CNT2 is increased, the frequency in which the address storage unit 360 stores an address continues to be changed. Accordingly, the memory may store an address of an active word line at a random time that may not be predicted externally.
Although the second counting signal CNT2 is a period signal, the frequency in which an address is stored may continue to be changed by performing counting whenever the period signal has a specific level and storing an address when the first counting information CNT_INF1 and the second counting information CNT_INF2 have corresponding values. That is, an address may be stored at a random time or a time that may not be predicted externally. Here, the frequency in which the address storage unit 360 stores an address may be increased as the interval in which the second counting signal CNT2 is activated becomes narrow, and the frequency in which the address storage unit 360 stores an address may be decreased as the interval in which the second counting signal CNT2 is activated becomes wide.
FIG. 8 is a diagram showing the construction of the address storage unit 360 according to yet another embodiment of the present invention.
As shown in FIG. 8, the address storage unit 360 may include a random number generation unit 810 and a storage unit 820. The random number generation unit 810 may be a random number generation circuit that generates a random number RAN_NUM when the active command ACT is activated. The random number generation circuit may randomly generate one of a set number of integers. Here, random numbers may not be periodically generated, but may be independently generated from previously generated random numbers.
If a random number RAN_NUM generated from the random number generation unit 810 is identical with a set value SET_NUM, the storage unit 820 may store an input address iADD in response to the active command ACT. When an address is stored, the storage unit 820 may activate the storage signal ST and output the stored address STO_ADD. Since the random number RAN_NUM generated from the random number generation unit 810 has a random value, a time at which the random number RAN_NUM becomes identical with the set value SET_NUM may also be random. Accordingly, the memory may store an address of an active word line at a random time that cannot be predicted externally. Here, the frequency in which the address storage unit 360 stores an address may be increased as the random number RAN_NUM to be generated is decreased, and the frequency in which the address storage unit 360 stores an address may be decreased as the random number RAN_NUM to be generated is increased.
FIG. 9 is a diagram showing the construction of a memory system according to an embodiment of the present invention.
As shown in FIG. 9, the memory system may include a memory 910 and a memory controller 920.
The memory controller 920 controls an operation of the memory 910 by applying the command signals CMDs and the addresses ADDs to the memory 910 and exchanges data DATA with the memory 910 in read and write operations. The memory controller 920 may input the active command ACT, the precharge command PRE, the read command RD, the write command WT, or the refresh command REF to the memory 910 by sending command signals CMDs to the memory 910. If the active command ACT is sought to be inputted to the memory 910, the memory controller 920 may send the addresses ADDs for selecting a cell block and a word line to be activated in the memory 910. The memory controller 920 may periodically send the refresh command REF to the memory 910.
The memory 910 may be one described in reference to FIG. 3 or FIG. 4. If the memory 910 is the memory of FIG. 3, the memory 910 may store an address of a word line corresponding to the active command ACT at a random time and may perform a target refresh operation in response to the refresh command REF. If the memory 910 is the memory of FIG. 4, the memory 910 may store an address of a word line corresponding to the active command ACT at a random time and may perform a target refresh operation in response to the target refresh command TRR. In the latter case, the memory 910 may transfer information, indicating that an address has been stored in the address storage unit 460, to the memory controller 920 through the data I/O unit 430 so that the memory controller 920 may apply the target refresh command TRR to the memory 910.
The memory of FIG. 3 performs a normal refresh operation in response to the refresh command REF, but may perform a target refresh operation using an address stored in the address storage unit 360 when the refresh command REF is received a set number of times or when the refresh command REF is received after the address is stored in the address storage unit 360. For reference, the construction and operation that are necessary for the memory 910 to perform the above refresh operations is the same as described with reference to FIGS. 3 to 7.
The memory system may reduce the possibility that word line disturbance may occur by storing an address of an active word line and performing a target refresh operation. Here, the size of the memory 910 may be reduced because an element for detecting a highly active word line is not necessary.
FIG. 10 is a configuration diagram of a memory according to an embodiment of the present invention.
Referring to FIG. 10, the memory may include a command input unit 1010, an address input unit 1020, a data I/O unit 1030, a command decoder 1040, an address counting unit 1050, an address storage unit 1060, a control unit 1070, and a cell array 1080. The cell array 1080 may include a plurality of word lines WL0 to WLN, each of which are coupled to one or more memory cells MC. The cell array 1080 may include a plurality of bit lines BL, each of which are coupled to one or more memory cells MC.
The command input unit 1010 may receive commands CMDs, and the address input unit 1020 may receive addresses ADDs. The data I/O unit 1030 may receive data DATA from outside the memory, and output internal data iDATA of the memory. The commands CMDs, the addresses ADDs, and the data DATA may include multi-bit signals.
The command decoder 1040 may decode the command signals CMDs inputted through the command input unit 1010 and generate an active command ACT, a refresh command REF, a precharge command PRE, a write command WT, and a read command RD. The command decoder 1040 may activate a command indicated by a combination of the input command signals CMDs among the active command ACT, the refresh command REF, the precharge command PRE, the write command WT, and the read command RD.
The address counting unit 1050 may generate a counting address CNT_ADD of which the value is changed whenever the word lines WL0 to WLN are refreshed. The address counting unit 1050 may increase the value of the counting address CNT_ADD by 1 whenever a first refresh signal REF1 is activated. The counting address CNT_ADD may be used as an address for selecting a word line which is to be refreshed during a normal refresh operation. When the value of the counting address CNT_ADD is increased by 1, it may indicate that the counting address CNT_ADD is changed to select a (K+1)th word line WLK+1 in case where a Kth word line was selected before.
The address storage unit 1060 may store addresses of word lines which are activated in first and second sections. When the second section is started, an address which is stored last in the first section may be stored as a first address ADD1. And the first address ADD1 may be updated into the address of the activated word line at each active operation during the second section. The first and second sections may be alternately repeated. A period signal OSC (refer to FIG. 12) may be a first level during the first section, and the period signal OSC may be a second level during the second section.
The address storage unit 1060 may store an input address iADD when the active command ACT is activated, and update the address stored therein into a current input address iADD whenever the active command ACT is activated. The address storage unit 1060 may store the address stored therein as a first address ADD1 in the second section. Thus, when the second section is started, the input address iADD which is last stored in the first section may be stored as the first address ADD1. Whenever the active command ACT is activated at the second section, the first address ADD1 may be updated into the current input address iADD.
The address storage unit 1060 may output the first address ADD1 stored at present, when the second refresh signal REF2 is activated.
The control unit 1070 may receive the commands ACT, PRE, REF, RD, and WT and the input address iADD and access the cell array 1080. The control unit 1070 may activate a word line corresponding to the input address iADD in response to the active command ACT.
The control unit 1070 may read data of memory cells MC corresponding to the input address iADD among memory cells MC coupled to a word line activated in response to the read command RD, or write data to memory cells MC corresponding to the input address iADD among the memory cells MC coupled to a word line activated in response to the write command WT.
The control unit 1070 may precharge the activated word line in response to the precharge command PRE. The control unit 1070 may perform a normal refresh operation or target refresh operation in response to the refresh command REF.
The control unit 1070 may include a refresh control unit 1071, a target address generation unit 1072, a row control unit 1072, and a column control unit 1073. The refresh control unit 1071 may activate a first refresh signal REF1 for a normal refresh operation in response to the refresh command REF, and activate a second refresh signal REF2 for a target refresh operation in response to the refresh command REF.
The refresh control unit 1071 may activate the second refresh signal REF2 when the refresh command REF is inputted a predetermined number of times. In this case, the memory may perform a target refresh operation whenever the refresh command REF is inputted the predetermined number of times.
For example, as the second refresh signal is activated whenever the refresh command REF is inputted four times, the memory may perform a target refresh operation whenever the refresh command REF is activated four times. In addition to the above-described method, the memory may perform a target refresh operation in various manners in response to the refresh command REF, depending on design of the refresh control unit 1071.
The target address generation unit 1072 may generate a second address ADD2 using the first address ADD1, when the second refresh signal REF2 is activated. The second address ADD2 may include an address or addresses of one or more target word lines which are refreshed during a target refresh operation. The target address generation unit 1072 may generate a second address ADD2 by adding or subtracting a predetermined value (for example, 1) to or from the first address ADD1. For example, when the first address ADD1 corresponds to a Kth word line WLK, the second address ADD2 generated by subtracting 1 from the first address ADD1 may correspond to a (K−1)th word line WLK−1, and the second address ADD2 generated by adding 1 to the first address ADD1 may correspond to a (K+1)th word line WLK+1.
The row control unit 1073 may activate a word line corresponding to the input address iADD when the active command ACT is activated, and precharge the activated word line when the precharge command PRE is activated. The row control unit 1073 may refresh a word line corresponding to the counting address CNT_ADD when the first refresh signal REF1 is activated, and refresh a word line corresponding to the second address ADD2 when the second refresh signal REF2 is activated.
The column control unit 1074 may output data of memory cells MC corresponding to the input address iADD among memory cells MC coupled to an activated word line, as internal data iDATA, when the read command RD is activated, and input the internal data iDATA to memory cells MC corresponding to the input address iADD among the memory cells MC coupled to the activated word line, when the write command WT is activated.
The column control unit 1074 may parallel-to-serial convert data transmitted in parallel through bit lines BL corresponding to the input address iADD, and output the converted data as the internal data iDATA, during a read operation. Furthermore, the column control unit 1074 may serial-to-parallel convert the internal data iDATA inputted in series, and transmit the converted data to the bit lines BL corresponding to the input address iADD, during a write operation.
The memory may perform a target refresh operation using an address of an activated word line. Thus, it is possible to minimize the size of the memory, while reducing the possibility that word line disturbance will occur.
FIG. 11 is a configuration diagram of a memory according to an embodiment of the present invention.
Referring to FIG. 11, the memory may include a command input unit 1110, an address input unit 1120, a data I/O unit 1130, a command decoder 1140, an address counting unit 1150, an address storage unit 1160, a control unit 1170, and a cell array 1180. The memory of FIG. 11 may receive a command from outside and perform a target refresh operation, unlike the memory of FIG. 10.
The command decoder 1140 may activate a target refresh command TRR when commands CMDs inputted through the command input unit 1110 indicate the target refresh command TRR, in addition to the commands ACT, PRE, REF, WT, and RD described in FIG. 10. At this time, the target refresh command TRR may be a newly defined command. The target refresh command TRR may be periodically inputted to the memory from an external device (for example, a memory controller) which controls the memory.
The control unit 1170 may include a refresh control unit 1171, a target address generation unit 1172, a row control unit 1173, and a column control unit 1174. The refresh control unit 1171 may activate a first refresh signal REF1 in response to the refresh command REF, and activate a second refresh signal REF2 in response to the target refresh command TRR.
In this case, the memory may sequentially refresh the plurality of word lines WL0 to WLN in response to the refresh command REF which is periodically inputted, during a normal refresh operation. Furthermore, the memory may perform a target refresh operation in response to the target refresh command TRR. The configurations and operations of the memory, which are not described with reference to FIG. 11, are the same as described in FIG. 10.
FIG. 12 is a configuration diagram of the address storage unit 1060 of FIG. 10. The configuration and operation of the address storage unit 1160 of FIG. 11 are the same as the configuration and operation of the address storage unit 1060 of FIG. 10.
Referring to FIG. 12, the address storage unit 1060 may include a period signal generation unit 1210, a first storage unit 1220, and a second storage unit 1230.
The period signal generation unit 1210 may generate a period signal OSC which is toggled at a predetermined period. The period of the period signal OSC may be set at various values ranging from several ns to several hundreds μs, for example, depending on the circuit design. The frequency at which the address storage unit 1060 stores the address iADD may be adjusted according to the period of the period signal OSC. That is, the frequency at which the address storage unit 1060 stores the address iADD may increase as the period of the period signal OSC is decreased, and decrease as the period of the period signal OSC is increased. The period signal generation unit 1210 may include an oscillator which generates an oscillating signal. Hereafter, a period signal OSC may be a low level during the first section, and the period signal OSC may be a high level during the second section.
The first storage unit 1220 may store addresses of word lines which are activated at the first and second sections. More specifically, the first storage unit 1220 may store the input address iADD when the active command ACT is activated. Since the first storage unit 1220 can store only one address, the address stored in the first storage unit 1220 may be updated into a current input address iADD whenever the active command ACT is activated. Thus, the address sADD stored in the first storage unit 1220 may always correspond to the address of the word line which has been most recently activated.
The first storage unit 1220 may include a plurality of pass gates PA1 and a plurality of latches LAT1. The number of the pass gates PA1 and the latches LAT1 may be equal to the bit number of the input address iADD which is to be stored. For example, when the bit number of the input address iADD is A where A is a natural number, the number of the pass gates PA1 and the latches LAT1 may be set to A. The pass gate PA1 may pass the input address iADD at a section in which the active command ACT is activated, and the latch LAT1 may store the address passing through the pass gate PA1 and output the stored address as the address sADD.
The address storage section 1230 may store the address sADD of the first storage unit 1220 as a first address ADD1 at a second section. The second storage unit 1230 may not receive an address at the first section in which the period signal OSC is at a low level, but receive and store the address sADD of the first storage unit 1220 at the second section in which the period signal OSC is at a high level. At the second section, the second storage unit 1230 may update the first address ADD1 into the current address sADD, whenever the address sADD is updated. Furthermore, the second storage unit 1230 may output the first address ADD1 stored therein when the second refresh signal REF2 is activated.
The second storage unit 1230 may not receive the address sADD at the first section. However, when the second section is started, the second storage unit 1230 may receive the address sADD and store the received address as the first address ADD1. Thus, the address sADD, which is inputted to the second storage unit 1230 when the second section is started, is an address of a word line which is activated last in the first section. Then, the second storage unit 1230 may receive the address sADD and store the received address as the first address ADD1, at the second section. However, since the second storage unit 1230 can store only one address, the first address ADD1 may be updated into the current address sADD, that is, the current input address iADD, whenever the active command ACT is activated at the second section.
The second storage unit 1230 may include a plurality of pass gates PA2 and PA3 and a plurality of latches LAT2. The number of the pass gates PA2 and PA3 and the latches LAT2 may be equal to the bit number of the input address iADD which is to be stored. For example, when the bit number of the input address iADD is A where A is a natural number, the number of the pass gates PA2 and PA3 and the latches LAT2 may be set to A. The pass gate PA2 may pass the input address iADD at a section in which the period signal OSC is at a high level, and the latch LAT2 may store the address passing through the pass gate PA2 and output the stored address as the first address ADD1. The pass gate PA3 may output the first address ADD1 at a section in which the second refresh signal REF2 is activated.
FIG. 13 is a diagram for explaining the operation of the address storage unit 1060.
In FIG. 13, OSC represents the waveform of a period signal, ACT represents the waveform of an active command, RACT represents a section in which a selected word line is activated, iADD represents an input address, sADD represents an address stored in the first storage unit 1220, and ADD1 represent the first address.
When an active command ACT1 and an address A1 are inputted at a section H1 where the period signal OSC is at a high level, the address A1 may be stored in the first and second storage units 1220 and 1230. Then, when an active command ACT2 and an address A2 are inputted, the values sADD and ADD1 stored in the first and second storage units 1220 and 1230 may be updated into the address A2.
When an active command ACT3 and an address A3 are inputted at a section L1 where the period signal OSC is at a low level, the address A3 may be stored in the first storage unit 1220, but not stored in the second storage unit 1230. Then, when an active command ACT4 and an address A4 are inputted, the address sADD stored in the first storage unit 1220 may be updated into the address A4, but the address A4 may not be stored in the second storage unit 1230. At this time, suppose that an active section of a word line corresponding to the address A4 is longer than the high-level section H2 of the period signal OSC.
When the period signal OSC enters the high-level section H2, the address A4 corresponding to the address sADD stored in the first storage unit 1220 may be inputted and stored into the second storage unit 1230. At the section H2, no active command may be inputted, and the address A4 may be maintained in an active state. Thus, the address A4 stored in the second storage unit 1230 may be maintained until the time at which the next high-level section H3 is started after the next low-level section L2.
At the low-level section L2, active commands ACT5 and ACT6 may be sequentially inputted, and addresses A5 and A6 may be sequentially inputted. Then, the first storage unit 1220 may sequentially update the addresses stored therein into the addresses A5 and A6. The second storage unit 1230 may not update but maintain the first address ADD1 at the low-level section L2. Then, the second storage unit 1230 may update the first address ADD1 into the address A6 stored in the first storage unit 1220 at the time at which the high-level section H3 is started.
When an active command ACT7 and an address A7 are inputted at the high-level section H3, the address A7 may be stored in the first and second storage units 1220 and 1230.
At this time, a target refresh operation may be periodically or randomly performed. The target refresh operation may be performed using the first address ADD1 stored in the second storage unit 1230 at the current time. For example, since the value of the first address ADD1 corresponds to the value of the address A2 during a first target refresh operation TRR1, a word line adjacent to a word line corresponding to the address A2 may be target-refreshed. Since the value of the second address ADD1 corresponds to the value of the address A4 during a second target refresh operation TRR2, a word line adjacent to a word line corresponding to the address A4 may be target-refreshed.
In accordance with this technology, an address of an activated word line is stored at a random time and word lines adjacent to a word line corresponding to the stored address are refreshed. Accordingly, loss of data stored in memory cells coupled to such word lines may be prevented.
Furthermore, data stored in memory cells coupled to word lines adjacent to highly active word lines (having a large number of activations or high activation frequency) may be prevented from being lost due to word line disturbance.
Although various embodiments have been described for illustrative purposes, it will be apparent to those skilled in the art that various changes and modifications may be made without departing from the spirit and scope of the invention as defined in the following claims.

Claims (33)

What is claimed is:
1. A memory, comprising:
a plurality of word lines wherein one or more memory cells are coupled to individual word lines;
an address storage unit suitable for storing an input address corresponding to a first external signal that is received at a random time; and
a control unit suitable for activating a word line corresponding to the input address of the plurality of word lines in response to an active command and refreshing one or more target word lines selected using an address stored in the address storage unit when performing a refresh operation,
wherein:
the first external signal is the active command; and
the address storage unit determines a lime at which the input address is stored using a period signal that oscillates in a set cycle and a second external signal that is externally received,
wherein the address storage unit comprises:
an enable signal generation unit suitable for activating an enable signal when the second external signal is received by a first set number of times or more in a slate in which the period signal is a first level, and deactivating the enable signal when the second external signal is received by a second set number of times or more in a stale in which the period signal is a second level; and
a storage unit suitable for storing the input address when the active command is received if the enable signal is activated.
2. The memory of claim 1, wherein the one or more target word lines comprise one or more word lines corresponding to the address stored in the address storage unit and one or more word lines adjacent to the word line corresponding to the address stored in the address storage unit.
3. The memory of claim 1, wherein the second external signal comprises one or more of the active command, a precharge command, a write command, a read command, a refresh command, the input address, and data.
4. The memory of claim 1, wherein the control unit generates addresses of one or more word lines adjacent to a word line corresponding to the address stored in the address storage unit.
5. The memory of claim 1, wherein the control unit sequentially refreshes the plurality of word lines in response to a refresh command that is periodically received, but refreshes the one or more target word lines when the refresh command is received a set number of times.
6. The memory of claim 1, wherein the control unit sequentially refreshes the plurality of word lines in response to a refresh command that is periodically received, but refreshes the one or more target word lines when the refresh command is received after the input address is stored in the address storage unit.
7. The memory of claim 1, wherein the control unit sequentially refreshes the plurality of word lines in response to a refresh command that is periodically received, but refreshes the one or more target word lines when a target refresh command is received.
8. A memory, comprising:
a plurality of word lines wherein one or more memory cells arc coupled to individual word lines;
an address storage unit suitable for storing an input address corresponding to a first external signal that is received at a random time; and
a control unit suitable tor activating a word line corresponding to the input address of the plurality of word lines in response to an active command and refreshing one or more target word lines selected using an address stored in the address storage unit when performing a refresh operation,
wherein:
the first external signal is the active command; and
the address storage unit determines a time at which the input address is stored, using first and second counting signals,
wherein the first and second counting signals comprise one or more of the active command, a precharge command, a write command, a read command, a refresh command, the input address, data, and a period signal oscillating in a set cycle,
wherein the address storage unit comprises:
a first counting information generation unit suitable for generating a first counting information by counting the first counting signal;
a second counting information generation unit suitable for generating a second counting information by counting the second counting signal; and
a storage unit suitable for storing the input address when the active command is received if the first counting information and the second counting information have corresponding values.
9. The memory of claim 8, wherein the first counting information has an offset value or includes a plurality of bits, a part of which is fixed, and the second counting information is reset to an initial value when the input address is stored.
10. The memory of claim 8, further comprising:
an address counting unit suitable for generating a counting address varied in response to the refresh command,
wherein the address storage unit generates a counting information in response to the active command and stores the input address when the active command is received if the counting address and the counting information have corresponding values; and
the control unit refreshes a word line corresponding to the counting address in response to the refresh command.
11. An address storage circuit for storing an address inputted to a memory, comprising:
a period signal generation unit suitable for generating a period signal that oscillates in a set cycle;
an enable signal generation unit suitable for activating an enable signal, when an external signal is received from an outside of the memory by a first set number of times or more in a state in which the period signal is a first level, and deactivating the enable signal, when the external signal is received by a second set number of times or more in a state in which the period signal is a second level; and
a storage unit suitable for storing an address corresponding to an active command when the active command is inputted to the memory in a state in which the enable signal is activated.
12. The address storage circuit of claim 11, wherein the external signal comprises one or more of the active command, a precharge command, a write command, a read command, a refresh command, the address, and data.
13. The address storage circuit of claim 11, wherein the period signal generation unit comprises an oscillator.
14. The address storage circuit of claim 11, wherein the enable signal generation unit comprises:
a first signal generation unit suitable for generating a pre-enable signal in response to the period signal and the external signal; and
a second signal generation unit suitable for generating the enable signal by shifting the pre-enable signal in response to the external signal.
15. An address storage circuit for storing an address inputted to a memory, comprising:
a first counting information generation unit suitable for generating a first counting information by performing a counting operation in response to a first counting signal;
a second counting information generation unit suitable for generating a second counting information by performing a counting operation in response to a second counting signal; and
a storage unit suitable for storing an address corresponding to an active command when the active command is received if the first counting information and the second counting information have corresponding values,
wherein each of the first counting signal and the second counting signal comprise one or more of the active command, a precharge command, a write command, a read command, a refresh command, an address, data, and a period signal that oscillates in a set cycle.
16. The address storage circuit of claim 15, wherein the first counting information generation unit makes the first counting information have an offset value or makes a part of a plurality of bits of the first counting information have a fixed value.
17. The address storage circuit of claim 15, wherein:
the first counting information generation unit resets the first counting information to an initial value when the first counting information has a set value; and
the second counting information generation unit resets the second counting information to an initial value when the input address is stored.
18. The address storage circuit of claim 15, wherein:
the first counting signal is the refresh command; and
the second counting signal is the active command.
19. A memory system, comprising:
a memory having a plurality of word lines to which one or more memory cells are coupled and an address storage unit for storing an input address corresponding to an active command at a random time and suitable for activating a word line corresponding to the input address of the plurality of word lines in response to the active command and refreshing one or more target word lines selected using an address stored in the address storage unit when performing a refresh operation; and
a memory controller suitable for applying a plurality of control signals for controlling an operation of the memory, the control signals comprising the active command, a precharge command, a write command, a read command, a refresh command, the input address, and data.
20. The memory system of claim 19, wherein the address storage unit determines a point of time, at which the input address is stored, using one or more of a period signal that oscillates in a set cycle and the plurality of control signals received from the memory controller.
21. The memory system of claim 19, wherein the address storage unit stores the input address when the active command is received if a first counting information and a second counting information have corresponding values,
wherein the first counting information corresponding to a result of a counting operation performed in response to a first counting signal, comprising one or more of the plurality of control signals and a first period signal that oscillates in a first set cycle, and
wherein the second counting information corresponding to a result of a counting operation performed in response to a second counting signal, comprising one or more of the plurality of control signals and a second period signal that oscillates in a second set cycle.
22. The memory system of claim 19, wherein the memory sequentially refreshes the plurality of word lines in response to the refresh command that is periodically received, but refreshes the one or more target word lines when the refresh command is received by a set number of times.
23. The memory system of claim 19, wherein the memory sequentially refreshes the plurality of word lines in response to the refresh command that is periodically received, but refreshes the one or more target word lines when the refresh command is received after the address is stored in the address storage unit.
24. The memory system of claim 19, wherein:
the memory controller inputs a target refresh command to the memory; and
the memory sequentially refreshes the plurality of word lines in response to the refresh command that is periodically received, but refreshes the one or more target word lines in response to the target refresh command.
25. The memory system of claim 19, wherein the one or more target word lines comprise one or more word lines corresponding to the address stored in the address storage unit and one or more word lines adjacent to the word line corresponding to the address stored in the address storage unit.
26. A memory comprising:
a plurality of word lines;
an address storage unit suitable for storing addresses of word lines activated at first and second sections which are alternately repeated, storing an address which is stored last in the first section as a first address when the second section is started, and updating the first address into an address of a currently activated word line at each active operation in the second section; and
a control unit suitable for sequentially refreshing the plurality of word lines during a refresh operation, and refreshing one or more target word lines adjacent to a word line corresponding to the first address during a target refresh operation,
wherein the address storage unit comprises:
a first storage unit suitable for storing an address of a word line activated at the first and second sections, and updating the stored address into the address of the currently activated word line at each active operation; and
a second storage unit suitable for storing the address of the first storage unit as the first address at the second section.
27. The memory of claim 26, wherein a period signal is at a first level during the first section, and the period signal is at a second level during the second section.
28. The memory of claim 27, wherein the address storage unit comprises a period signal generation unit suitable for generating the period signal.
29. The memory of claim 26, wherein the second storage unit updates the first address into the address of the first storage unit whenever the address of the first storage unit is updated at the second section.
30. The memory of claim 26, wherein the control unit generates one or more second addresses corresponding to the one or more target word lines using the first address.
31. The memory of claim 30, wherein the control unit generates the one or more second addresses by adding or subtracting a predetermined value from the first address.
32. The memory of claim 26, wherein the control unit performs the refresh operation in response to a refresh command which is periodically inputted, and performs the target refresh operation when the refresh command is inputted a predetermined number of times.
33. The memory of claim 26, wherein the control unit performs the refresh operation in response to a refresh command which is periodically inputted, and performs the target refresh operation when a target refresh command is inputted.
US14/616,458 2013-12-11 2015-02-06 Address storage circuit and memory and memory system including the same Active US9734888B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US14/616,458 US9734888B2 (en) 2013-12-11 2015-02-06 Address storage circuit and memory and memory system including the same

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
KR10-2013-0154058 2013-12-11
KR1020130154058A KR102182381B1 (en) 2013-12-11 2013-12-11 Circuit for storing address, memory and memory system including the same
US14/297,311 US9514798B2 (en) 2013-12-11 2014-06-05 Address storage circuit and memory and memory system including the same
US14/616,458 US9734888B2 (en) 2013-12-11 2015-02-06 Address storage circuit and memory and memory system including the same

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US14/297,311 Continuation-In-Part US9514798B2 (en) 2013-12-11 2014-06-05 Address storage circuit and memory and memory system including the same

Publications (2)

Publication Number Publication Date
US20150162071A1 US20150162071A1 (en) 2015-06-11
US9734888B2 true US9734888B2 (en) 2017-08-15

Family

ID=53271845

Family Applications (1)

Application Number Title Priority Date Filing Date
US14/616,458 Active US9734888B2 (en) 2013-12-11 2015-02-06 Address storage circuit and memory and memory system including the same

Country Status (1)

Country Link
US (1) US9734888B2 (en)

Families Citing this family (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR20140082173A (en) * 2012-12-24 2014-07-02 에스케이하이닉스 주식회사 Address Counting Circuit and Semiconductor Apparatus Using the same
KR102089532B1 (en) * 2013-02-06 2020-03-16 삼성전자주식회사 Memory controller, memory system and operating method of memory controller
KR102182381B1 (en) * 2013-12-11 2020-11-24 에스케이하이닉스 주식회사 Circuit for storing address, memory and memory system including the same
KR102318561B1 (en) 2014-08-19 2021-11-01 삼성전자주식회사 Storage device and operating method of storage device
KR20170024307A (en) 2015-08-25 2017-03-07 삼성전자주식회사 Embedded refresh controller and memory device including the same
KR102399475B1 (en) 2015-12-28 2022-05-18 삼성전자주식회사 Refresh controller and memory device including the same
US9576637B1 (en) * 2016-05-25 2017-02-21 Advanced Micro Devices, Inc. Fine granularity refresh
KR20180114712A (en) * 2017-04-11 2018-10-19 에스케이하이닉스 주식회사 Refresh controller and semiconductor memory device including the same
KR102312178B1 (en) * 2017-10-30 2021-10-14 에스케이하이닉스 주식회사 Memory device having twin cell mode and refresh method thereof
KR102468710B1 (en) * 2018-03-26 2022-11-21 에스케이하이닉스 주식회사 Memory system including memory device and memory controller, and operation method thereof
KR20210158582A (en) * 2020-06-24 2021-12-31 에스케이하이닉스 주식회사 Semiconductor memory device and operating method thereof
US11881246B2 (en) * 2020-12-14 2024-01-23 SK Hynix Inc. Memory device for performing smart refresh operation and memory system including the same

Citations (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020001246A1 (en) 2000-06-21 2002-01-03 Mitsubishi Denki Kabushiki Kaisha Semiconductor memory device
US20020191467A1 (en) * 2001-06-15 2002-12-19 Mitsubishi Denki Kabushiki Kaisha Semiconductor memory device
US20040196719A1 (en) 2003-04-04 2004-10-07 Renesas Technology Corp. Semiconductor memory device having reduced current dissipation in data holding mode
KR20120052565A (en) 2010-11-16 2012-05-24 에스케이하이닉스 주식회사 Code address latch circuit
KR20120086951A (en) 2011-01-27 2012-08-06 에스케이하이닉스 주식회사 Represh circuit
US8310893B2 (en) 2009-12-16 2012-11-13 Micron Technology, Inc. Techniques for reducing impact of array disturbs in a semiconductor memory device
US20120327734A1 (en) 2011-06-27 2012-12-27 Fujitsu Semiconductor Limited Semiconductor memory, system, and method of operating semiconductor memory
KR20130009591A (en) 2011-07-15 2013-01-23 삼성전자주식회사 Semiconductor memory device with improved refresh characteristics
KR20150033949A (en) 2013-09-25 2015-04-02 에스케이하이닉스 주식회사 Memory and memory system including the same
US20150162066A1 (en) * 2013-12-11 2015-06-11 SK Hynix Inc. Address storage circuit and memory and memory system including the same

Patent Citations (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020001246A1 (en) 2000-06-21 2002-01-03 Mitsubishi Denki Kabushiki Kaisha Semiconductor memory device
US20020191467A1 (en) * 2001-06-15 2002-12-19 Mitsubishi Denki Kabushiki Kaisha Semiconductor memory device
US20040196719A1 (en) 2003-04-04 2004-10-07 Renesas Technology Corp. Semiconductor memory device having reduced current dissipation in data holding mode
US8310893B2 (en) 2009-12-16 2012-11-13 Micron Technology, Inc. Techniques for reducing impact of array disturbs in a semiconductor memory device
KR20120052565A (en) 2010-11-16 2012-05-24 에스케이하이닉스 주식회사 Code address latch circuit
KR20120086951A (en) 2011-01-27 2012-08-06 에스케이하이닉스 주식회사 Represh circuit
US20120327734A1 (en) 2011-06-27 2012-12-27 Fujitsu Semiconductor Limited Semiconductor memory, system, and method of operating semiconductor memory
KR20130009591A (en) 2011-07-15 2013-01-23 삼성전자주식회사 Semiconductor memory device with improved refresh characteristics
KR20150033949A (en) 2013-09-25 2015-04-02 에스케이하이닉스 주식회사 Memory and memory system including the same
US20150162066A1 (en) * 2013-12-11 2015-06-11 SK Hynix Inc. Address storage circuit and memory and memory system including the same

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
Office Action issued by the United States Patent and Trademark Office for a parent U.S. Appl. No. 14/297,311 on Jul. 23, 2015.
Office Action issued by the United States Patent and Trademark Office for a parent U.S. Appl. No. 14/297,311 on May 16, 2016.

Also Published As

Publication number Publication date
US20150162071A1 (en) 2015-06-11

Similar Documents

Publication Publication Date Title
US9734888B2 (en) Address storage circuit and memory and memory system including the same
US10049718B2 (en) Refresh control circuit and memory device including same
US9514798B2 (en) Address storage circuit and memory and memory system including the same
US11361808B2 (en) Apparatuses and methods for selective row refreshes
US9691466B1 (en) Memory device including refresh controller
US9336852B2 (en) Memory and memory system including the same
US9311985B2 (en) Memory and memory system for periodic targeted refresh
CN105845170B (en) Memory device and memory system including the same
US9190137B2 (en) Memory performing target refresh operation and memory system including the same
US9548099B2 (en) Memory device with advanced refresh scheme
US10249359B2 (en) Address generation circuit and memory device including the same
KR20180114712A (en) Refresh controller and semiconductor memory device including the same
KR102182368B1 (en) Circuit for detecting address and memory including the same
KR20150048429A (en) Memory system and method for operating the same
US11373697B2 (en) Semiconductor memory device having plurality of address storing circuits for storing sampling address as latch addresses and a duplication decision circuit, and method of refreshing operation
US11107517B2 (en) Semiconductor memory device and method for refreshing memory with refresh counter

Legal Events

Date Code Title Description
AS Assignment

Owner name: SK HYNIX INC., KOREA, REPUBLIC OF

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:YOON, SEOK-CHEOL;KIM, BO-YEUN;KIM, JAE-IL;AND OTHERS;SIGNING DATES FROM 20150106 TO 20150129;REEL/FRAME:034911/0426

STCF Information on status: patent grant

Free format text: PATENTED CASE

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 4