US8779881B2 - Varying inductance - Google Patents
Varying inductance Download PDFInfo
- Publication number
- US8779881B2 US8779881B2 US13/624,843 US201213624843A US8779881B2 US 8779881 B2 US8779881 B2 US 8779881B2 US 201213624843 A US201213624843 A US 201213624843A US 8779881 B2 US8779881 B2 US 8779881B2
- Authority
- US
- United States
- Prior art keywords
- switches
- inductor
- pair
- current
- inductors
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
- 239000004020 conductor Substances 0.000 claims description 2
- 230000008878 coupling Effects 0.000 description 7
- 238000010168 coupling process Methods 0.000 description 7
- 238000005859 coupling reaction Methods 0.000 description 7
- 238000004891 communication Methods 0.000 description 5
- 238000005516 engineering process Methods 0.000 description 3
- 238000004088 simulation Methods 0.000 description 2
- 230000002301 combined effect Effects 0.000 description 1
- 238000005094 computer simulation Methods 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 230000007774 longterm Effects 0.000 description 1
- 238000004519 manufacturing process Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 239000013598 vector Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01F—MAGNETS; INDUCTANCES; TRANSFORMERS; SELECTION OF MATERIALS FOR THEIR MAGNETIC PROPERTIES
- H01F21/00—Variable inductances or transformers of the signal type
- H01F21/12—Variable inductances or transformers of the signal type discontinuously variable, e.g. tapped
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01F—MAGNETS; INDUCTANCES; TRANSFORMERS; SELECTION OF MATERIALS FOR THEIR MAGNETIC PROPERTIES
- H01F29/00—Variable transformers or inductances not covered by group H01F21/00
- H01F29/02—Variable transformers or inductances not covered by group H01F21/00 with tappings on coil or winding; with provision for rearrangement or interconnection of windings
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Definitions
- the present application relates to varying inductance in a system.
- Electronic communication devices such as mobile telephones, smart phones, laptop computers, tablet computers and personal digital assistants (PDAs) typically include means for communicating via one or more communications technologies, such as Bluetooth, Wireless Fidelity (WiFi), 3G, and 3GPP Long Term Evolution (LTE).
- Bluetooth Wireless Fidelity
- 3G Third Generation
- LTE 3GPP Long Term Evolution
- many devices include circuitry and components enabling them to communicate via WiFi, using the IEEE 802.11 set of standards. Communications under one of the IEEE 802.11 standards are made in the 2.4 to 2.5 GHz frequency band. Another of the standards operates in the 5 GHz frequency band. Previously, for a device to communicate under both of these standards, that device would require separate circuitry for each communications standard. The separate circuits are likely to take up valuable space in the device, and require additional components, which adds to the cost and complexity involved in manufacturing the device.
- circuitry comprises a plurality of inductors, each inductor having a first end and a second end; and a switching arrangement connected to the first end and to the second end of each of the plurality of inductors for routing a current via the inductors; wherein the switching arrangement is arranged to at least one of selectively prevent current from flowing through a subset of the plurality of inductors and select a current flow direction through one of the inductors relative to a current flow direction through at least one other of the inductors so as to vary an effective inductance that the plurality of inductors represents to the current.
- Two of the inductors in the plurality may be conductors shaped as arches and the arches are nested one inside the other.
- Each arch may have two parallel straight sides joined by a straight section.
- the switching arrangement may comprise a plurality of transistors that are configurable to select how the plurality of inductors connect to a source of the current.
- the plurality of inductors may comprise a first inductor and a second inductor.
- the switching arrangement may comprises a first pair of switches having a first switch connected to the first end of the first inductor and a second switch connected to the second end of the first inductor; a second pair of switches having a third switch connected to the first end of the second inductor and a fourth switch connected to the second end of the second inductor; a third pair of switches having a fifth switch connected to the first end of the first inductor and a sixth switch connected to the second end of the first inductor; and a fourth pair of switches having a seventh switch connected to the first end of the second inductor and an eighth switch connected to the second end of the second inductor.
- the circuitry may be arrange such that, when the first pair of switches and the second pair of switches are closed, and the third pair of switches and the fourth pair of switches are open, a current is able to flow through the first inductor in a first direction and through the second inductor in said first direction.
- the circuitry may be arrange such that, when the first pair of switches and the fourth pair of switches are closed, and the second pair of switches and the third pair of switches are open, a current is able to flow through the first inductor in a first direction and through the second inductor in a second direction opposite to the first direction.
- the circuitry may be arrange such that, when the first pair of switches are closed, and the second pair of switches, the third pair of switches and the fourth pair of switches are open, a current is able to flow through the first inductor in a first direction and no current is able to flow through the second inductor.
- the circuitry may be arrange such that, when the second pair of switches are closed, and the first pair of switches, the third pair of switches and the fourth pair of switches are open, a current is able to flow through the second inductor in a first direction and no current is able to flow through the first inductor.
- the first, second, third, fourth, fifth, sixth, seventh and eighth switches may be transistors.
- an integrated circuit comprises the circuitry described herein.
- FIG. 1 is a schematic view of an arrangement of two inductors in a first configuration
- FIG. 2 is a schematic view of an arrangement of two inductors in a second configuration
- FIG. 3 is a schematic view of an arrangement of two inductors in a third configuration
- FIG. 4 is a schematic view of an arrangement of two inductors in a fourth configuration
- FIG. 5 is a circuit diagram of a circuit for implementing the present invention.
- FIG. 6 shows a configuration of the circuit of FIG. 5 that implements the configuration shown in FIG. 1 ;
- FIG. 7 shows a configuration of the circuit of FIG. 5 that implements the configuration shown in FIG. 2 ;
- FIG. 8 shows a configuration of the circuit of FIG. 5 that implements the configuration shown in FIG. 3 ;
- FIG. 9 shows a configuration of the circuit of FIG. 5 that implements the configuration shown in FIG. 4 ;
- FIG. 10 is a graphical plot of results obtained through simulation for the configurations shown in FIGS. 6 to 9 ; plot (a) shows equivalent inductance as a function of frequency, and plot (b) shows quality factor as a function of frequency.
- FIGS. 1 to 4 show various arrangements of a pair of inductors used to implement the present invention.
- a first (primary) inductor L P is shown coupled electromagnetically to a second (secondary) inductor L S with a coupling factor k.
- I in denotes an input current provided to the inductors
- I out denotes a current output from the inductors.
- the primary inductor L P and the secondary inductor L S are connected in parallel, such that, when the inductors are connected to a current source (not shown), a current I P flows through the primary inductor in the same direction as a current I S flowing through the secondary inductor.
- the directions of the flow of current in each of the inductors is shown by arrows. In this arrangement, the mutual inductance between the inductors is positive.
- the primary inductor L P and the secondary inductor L S are again connected in parallel, but this time such that a current I P flows through the primary inductor in an opposite direction to a current I S flowing through the secondary inductor.
- the mutual inductance between the inductors is equal in magnitude to that of the arrangement of FIG. 1 , but is negative.
- the primary inductor L P is connected to a current source (not shown), and the secondary inductor L S is unconnected (denoted by the dashed arrow). Therefore, a current I P flows through the primary inductor L P , and no current flows through the secondary inductor L S . Since, in this arrangement, no current flows in the secondary inductor L S , the mutual inductance does not affect the performance of the primary inductor L P .
- the secondary inductor L S is connected to a current source (not shown), and the primary inductor L P is unconnected (denoted by the dashed arrow). Therefore, a current I S flows through the secondary inductor L S , and no current flows through the primary inductor L P . Since, in this arrangement, no current flows in the primary inductor L P , the mutual inductance does not affect the performance of the secondary inductor L S .
- an equivalent inductance, L eq can be used to represent the combined effect of the two interacting inductors L P and L S .
- the equivalent inductance L eq differs from case to case as a function of the inductance of the inductors L P , L S , and as a function of the coupling factor k between them.
- V P V S s ⁇ [ L P M M L S ] ⁇ ( I P I S ) [ 1 ]
- describes the extent to which the inductors L s and L p affect each other and that the sign of k reflects the sense in which the currents travel; that is to say, k is positive when the currents are in the same direction and k is negative when the currents are in opposite directions.
- FIGS. 5 to 9 show how a particular circuit arrangement according to one embodiment of the invention can be used to create the flow of current through the inductors in the arrangements discussed above in connection with FIGS. 1 to 4 .
- FIG. 5 shows a circuit arrangement 100 having the primary and secondary inductors L P , L S connected in parallel to one another and connected to a switching arrangement.
- the primary inductor L P is connected to a pair of switches 102 a , 102 b and to a pair of switches 104 a , 104 b .
- the secondary inductor L S is connected to a pair of switches 106 a , 106 b and to a pair of switches 108 a , 108 b .
- the switches 102 a , 102 b , 104 a , 104 b , 106 a , 106 b , 108 a , 108 b are provided to permit (when closed) and/or to restrict or prevent (when open) the flow of current through a desired one or both of the inductors L P , L S .
- Switch 110 Current flow to the switches 102 a and 104 a is permitted and/or restricted or prevented by a switch 110 .
- current flow to the switches 106 a and 108 a is permitted and/or restricted or prevented by a switch 112
- current flow to the switches 106 b and 108 b is permitted and/or restricted or prevented by a switch 114
- current flow to the switches 102 b and 104 b is permitted and/or restricted or prevented by a switch 116 .
- the switches 110 and 114 allow current to flow in a first direction ‘into’ the inductors
- the switches 112 and 116 allow current to flow in a second direction ‘out of’ the inductors.
- the switches 102 a , 102 b , 104 a , 104 b , 106 a , 106 b , 108 a , 108 b , 110 , 112 , 114 , 116 are implemented by transistors in a manner known to those skilled in the art. Those skilled in the art will appreciate that the switches may alternatively be implemented in a different way. The switches may be controlled manually, electronically using hardware, or by software executed by a processor (not shown). When implemented using transistors, the switches 110 , 112 , 114 , 116 are also capable of functioning as transconductance stages. At the same time, transistors 102 a , 104 a , 106 a , 108 a , 102 b , 104 b , 106 b , 108 b can be operated as cascade transistors.
- FIGS. 6 to 9 show the combinations of switches necessary to obtain the configurations discussed above with reference to FIGS. 1 to 4 .
- switches 102 a , 104 a , 102 b , 104 b , 110 and 116 are closed, and switches 106 a , 108 a , 106 b , 108 b , 112 and 114 are open.
- the open switches and the connections to the open switches are shown as dotted lines.
- Current is able to flow through the closed switch 110 , and through the closed switches 102 a and 104 a into both the primary inductor L P and the secondary inductor L S . From the inductors L P , L S , the current flows through the closed switches 102 b and 104 b , and through the closed switch 116 .
- switches 102 a , 108 a , 102 b , 108 b , 110 , 112 , 114 and 116 are closed, and switches 104 a , 106 a , 104 b and 106 b are open.
- the open switches and the connections to the open switches are shown as dotted lines.
- Current is able to flow through the closed switch 110 , and through the closed switch 102 a into the primary inductor L P . From the primary inductor L P , the current flows through the closed switch 102 b , and through the closed switch 116 .
- current is able to flow through the closed switch 114 , and through the closed switch 108 b into the secondary inductor L S .
- the current flows through the closed switch 108 a , and through the closed switch 112 .
- the current flows through the primary inductor L P in an opposite direction to the current flowing through the secondary inductor L S and, therefore, the configuration described above with regard to FIG. 2 is achieved.
- the same configuration could be achieved by instead closing the switches 110 , 112 , 104 a , 106 a , 104 b , 106 b , 114 and 116 , and opening the other switches. In that arrangement, the current would flow through the primary inductor L P in a direction opposite to that of the current flowing through them secondary inductor L S , but in directions opposite to the arrows shown in FIG. 7 .
- switches 102 a , 102 b , 110 and 116 are closed, and switches 104 a , 106 a , 108 a , 104 b , 106 b , 108 b , 112 and 114 are open.
- the open switches and the connections to the open switches are shown as dotted lines.
- Current is able to flow through the closed switch 110 , and through the closed switch 102 a into the primary inductor L P . From the primary inductor L P , the current flows through the closed switch 102 b , and through the closed switch 116 . With this arrangement of closed switches, the current flows only through the primary inductor L P and, therefore, the configuration described above with regard to FIG. 3 is achieved.
- switches 104 a , 104 b , 110 and 116 are closed, and switches 102 a , 106 a , 108 a , 102 b , 106 b , 108 b , 112 and 114 are open.
- the open switches and the connections to the open switches are shown as dotted lines.
- Current is able to flow through the closed switch 110 , and through the closed switch 104 a into the secondary inductor L S . From the secondary inductor L S , the current flows through the closed switch 104 b , and through the closed switch 116 . With this arrangement of closed switches, the current flows only through the secondary inductor L S and, therefore, the configuration described above with regard to FIG. 4 is achieved.
- FIG. 10 shows, graphically, results of such a simulation using the following parameters:
- Plot (a) shows the equivalent inductance, L eq , as a function of the frequency, f 0
- plot (b) shows the quality factor, Q, as a function of the frequency f 0
- the lines labeled 120 represent the configuration shown in FIG. 1 , where the currents flow in a parallel direction.
- the configuration shown by line 120 has an equivalent inductance, L eq , of 209.4 pH at a frequency of 10 10 Hz (point 128 ).
- plot (b) the configuration shown by line 120 has a quality factor, Q, of 32 at a frequency of 10 10 Hz (point 136 ).
- the lines labeled 122 represent the configuration shown in FIG.
- the configuration shown by line 122 has an equivalent inductance, L eq , of 66.3 pH at a frequency of 10 10 Hz (point 130 ).
- the configuration shown by line 122 has a quality factor, Q, of 10 at a frequency of 10 10 Hz (point 138 ).
- the lines labeled 124 represent the configuration shown in FIG. 3 , where a current flows only through the primary inductor L P .
- the configuration shown by line 124 has an equivalent inductance, L eq , of 295.9 pH at a frequency of 10 10 Hz (point 132 ).
- the configuration shown by line 124 has a quality factor, Q, of 23 at a frequency of 10 10 Hz (point 140 ).
- the lines labeled 126 represent the configuration shown in FIG. 4 , where a current flows only through the secondary inductor L S .
- the configuration shown by line 126 has an equivalent inductance, L eq , of 259 pH at a frequency of 10 10 Hz (point 134 ).
- the configuration shown by line 126 has a quality factor, Q, of 19 at a frequency of 10 10 Hz (point 142 ).
- the following table shows the simulated values for the equivalent inductance L eq at a frequency of 1 ⁇ 10 10 Hz for each of the configurations shown in FIGS. 1 to 4 , alongside calculated values for the equivalent inductance L eq at a frequency of 1 ⁇ 10 10 Hz for each of those configurations.
- the invention may be implemented by various means which will be apparent to those skilled in the art.
- the invention is implemented using an integrated circuit on a chip.
- Some of the components may be controlled using software.
- the invention may be implemented without the switches 110 , 112 , 114 , 116 .
- the circuit 100 includes more than two inductors. Accordingly, in those embodiments, the circuit includes more switches to allow or restrict current flow to the inductors.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Semiconductor Integrated Circuits (AREA)
- Coils Or Transformers For Communication (AREA)
Abstract
Description
where:
-
- s is the Laplace variable and is equal to jω, where j is √(−1) and ω is the frequency of the current that is applied to the inductors LP, LS.
- the coupling factor is given by:
L eq =L P(1−k)/2 [4]
L eq =L P [5]
L eq=0 [6]
Calculated | Simulated | ||
Equivalent | Equivalent | Simulated | |
Inductance | Inductance | Quality | |
(pH) | (pH) | Factor, Q | |
Primary and secondary inductors | 209.4 | 209.4 | 31 |
driven with current flowing in | |||
same direction through | |||
each (120 in FIG. 10) | |||
Primary and secondary | 66.3 | 66.3 | 10 |
inductors driven with | |||
current flowing in opposite | |||
directions (122 in FIG. 10) | |||
Primary inductor driven | 290 | 295.9 | 23 |
only (124 in FIG. 10) | |||
Secondary inductor driven | 250 | 259 | 19 |
only (126 in FIG. 10) | |||
Claims (10)
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/624,843 US8779881B2 (en) | 2012-09-21 | 2012-09-21 | Varying inductance |
GB1311779.1A GB2507375A (en) | 2012-09-21 | 2013-07-01 | Variable inductance comprising a plurality of inductors with transistor switches |
DE102013012071.3A DE102013012071A1 (en) | 2012-09-21 | 2013-07-19 | Vary the inductance |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/624,843 US8779881B2 (en) | 2012-09-21 | 2012-09-21 | Varying inductance |
Publications (2)
Publication Number | Publication Date |
---|---|
US20140085027A1 US20140085027A1 (en) | 2014-03-27 |
US8779881B2 true US8779881B2 (en) | 2014-07-15 |
Family
ID=48999336
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/624,843 Active US8779881B2 (en) | 2012-09-21 | 2012-09-21 | Varying inductance |
Country Status (3)
Country | Link |
---|---|
US (1) | US8779881B2 (en) |
DE (1) | DE102013012071A1 (en) |
GB (1) | GB2507375A (en) |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10270293B2 (en) * | 2014-07-29 | 2019-04-23 | Qualcomm Technologies International, Ltd. | Wireless charger with resonator |
Citations (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
GB102148A (en) | 1915-11-11 | Radio Electr Soc Fr | Improvements in or relating to Electric Circuit Controlling Devices. | |
GB257334A (en) | ||||
GB304891A (en) | 1927-12-22 | 1929-01-31 | John Hereward Reyner | Improvements in tuning inductances |
US3452311A (en) | 1968-01-18 | 1969-06-24 | Westinghouse Electric Corp | Interleaved winding having a tapped section and switch |
EP0773449A2 (en) | 1995-11-09 | 1997-05-14 | Research Development Corporation Of Japan | Magnetic field sensor |
US5650726A (en) * | 1994-09-22 | 1997-07-22 | Oyo Corporation | Emitter for an electromagnetic tomography measurement system which connects a greater number of windings to a magnetic core at low frequencies than at high frequencies |
US20040140528A1 (en) | 2002-11-13 | 2004-07-22 | Kim Cheon Soo | Stacked variable inductor |
US20050068146A1 (en) | 2003-09-25 | 2005-03-31 | Darryl Jessie | Variable inductor for integrated circuit and printed circuit board |
US20060066431A1 (en) | 2004-09-14 | 2006-03-30 | Anand Seema B | Adjustable differential inductor |
US7129784B2 (en) * | 2004-10-28 | 2006-10-31 | Broadcom Corporation | Multilevel power amplifier architecture using multi-tap transformer |
US20070052512A1 (en) | 2005-09-08 | 2007-03-08 | Samsung Electronics Co., Ltd. | Variable inductor |
EP1770849A2 (en) | 2005-09-30 | 2007-04-04 | TDK Corporation | Switching power supply unit |
US20100148866A1 (en) * | 2007-01-10 | 2010-06-17 | Samsung Electro-Mechanics Company | Systems and Methods for Power Amplifiers with Voltage Boosting Multi-Primary Transformers |
CN102306642A (en) | 2011-09-22 | 2012-01-04 | 华东师范大学 | On-chip integrated inductor with adjustable inductance value |
-
2012
- 2012-09-21 US US13/624,843 patent/US8779881B2/en active Active
-
2013
- 2013-07-01 GB GB1311779.1A patent/GB2507375A/en not_active Withdrawn
- 2013-07-19 DE DE102013012071.3A patent/DE102013012071A1/en active Pending
Patent Citations (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
GB257334A (en) | ||||
GB102148A (en) | 1915-11-11 | Radio Electr Soc Fr | Improvements in or relating to Electric Circuit Controlling Devices. | |
GB304891A (en) | 1927-12-22 | 1929-01-31 | John Hereward Reyner | Improvements in tuning inductances |
US3452311A (en) | 1968-01-18 | 1969-06-24 | Westinghouse Electric Corp | Interleaved winding having a tapped section and switch |
US5650726A (en) * | 1994-09-22 | 1997-07-22 | Oyo Corporation | Emitter for an electromagnetic tomography measurement system which connects a greater number of windings to a magnetic core at low frequencies than at high frequencies |
EP0773449A2 (en) | 1995-11-09 | 1997-05-14 | Research Development Corporation Of Japan | Magnetic field sensor |
US20040140528A1 (en) | 2002-11-13 | 2004-07-22 | Kim Cheon Soo | Stacked variable inductor |
US20050068146A1 (en) | 2003-09-25 | 2005-03-31 | Darryl Jessie | Variable inductor for integrated circuit and printed circuit board |
US20060066431A1 (en) | 2004-09-14 | 2006-03-30 | Anand Seema B | Adjustable differential inductor |
US7129784B2 (en) * | 2004-10-28 | 2006-10-31 | Broadcom Corporation | Multilevel power amplifier architecture using multi-tap transformer |
US20070052512A1 (en) | 2005-09-08 | 2007-03-08 | Samsung Electronics Co., Ltd. | Variable inductor |
EP1770849A2 (en) | 2005-09-30 | 2007-04-04 | TDK Corporation | Switching power supply unit |
US20100148866A1 (en) * | 2007-01-10 | 2010-06-17 | Samsung Electro-Mechanics Company | Systems and Methods for Power Amplifiers with Voltage Boosting Multi-Primary Transformers |
CN102306642A (en) | 2011-09-22 | 2012-01-04 | 华东师范大学 | On-chip integrated inductor with adjustable inductance value |
Also Published As
Publication number | Publication date |
---|---|
GB2507375A (en) | 2014-04-30 |
US20140085027A1 (en) | 2014-03-27 |
DE102013012071A1 (en) | 2014-03-27 |
GB201311779D0 (en) | 2013-08-14 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN103973291B (en) | Radio frequency antenna switch | |
KR101234957B1 (en) | Apparatus for controlling power with an output network | |
EP2770634B1 (en) | Distributed power amplifier circuit | |
TWI774595B (en) | Main-auxiliary field-effect transistor configurations for radio frequency applications | |
US11146259B2 (en) | Voltage equalization method for use in radiofrequency switch having multiple transistors connected in series and radiofrequency switch | |
JP2014093610A (en) | High frequency switch circuit | |
US10476486B2 (en) | Direct coupled biasing circuit for high frequency applications | |
JP2015122628A (en) | Switching circuit and semiconductor module | |
US20170359058A1 (en) | Apparatus for Reducing RF Crossover Coupling | |
CN107275311A (en) | A kind of RF transistors, chip and mobile terminal for improving RF switch performance | |
CN111404577B (en) | Multi-mode configurable transceiver with low voltage switch | |
US8779881B2 (en) | Varying inductance | |
EP3035527B1 (en) | Electronic devices and methods having a compact multi-way transformer combiner | |
US20160308506A1 (en) | High Performance Integrated Tunable Impedance Matching Network with Coupled Merged Inductors | |
US10825597B2 (en) | Helical stacked integrated transformer and inductor | |
CN109196783B (en) | Multi-mode configurable transceiver with low voltage switch and method of configuring the same | |
EP3742611A1 (en) | Impedance matching circuit, radio frequency circuit and method | |
US10720892B1 (en) | Active wilkinson combiner | |
Maktoomi et al. | Simplified analysis of symmetrical RF crossovers extended with arbitrary complex passive two-port networks | |
EP4362228A1 (en) | Tuning device, system and method | |
JP2012028977A (en) | Field-effect transistor with additional capacitance and semiconductor switch circuit | |
US9935354B2 (en) | Frequency tunable balun | |
EP3373455B1 (en) | High frequency switch | |
CN110494939B (en) | Integrated Transformer | |
CN106612108B (en) | Matching network circuit and related device sharing same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: CAMBRIDGE SILICON RADIO LIMITED, UNITED KINGDOM Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:GRAMEGNA, GIUSEPPE;REEL/FRAME:029007/0833 Effective date: 20120918 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: QUALCOMM TECHNOLOGIES INTERNATIONAL, LTD., UNITED Free format text: CHANGE OF NAME;ASSIGNOR:CAMBRIDGE SILICON RADIO LIMITED;REEL/FRAME:036663/0211 Effective date: 20150813 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551) Year of fee payment: 4 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |