US8345702B2 - Method and apparatus for flexible interface bypass options in switches - Google Patents
Method and apparatus for flexible interface bypass options in switches Download PDFInfo
- Publication number
- US8345702B2 US8345702B2 US12/025,387 US2538708A US8345702B2 US 8345702 B2 US8345702 B2 US 8345702B2 US 2538708 A US2538708 A US 2538708A US 8345702 B2 US8345702 B2 US 8345702B2
- Authority
- US
- United States
- Prior art keywords
- communication port
- module
- data packets
- port module
- bypass
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
Images
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L49/00—Packet switching elements
- H04L49/35—Switches specially adapted for specific applications
- H04L49/351—Switches specially adapted for specific applications for local area network [LAN], e.g. Ethernet switches
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L49/00—Packet switching elements
- H04L49/60—Software-defined switches
- H04L49/602—Multilayer or multiprotocol switching, e.g. IP switching
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L49/00—Packet switching elements
- H04L49/25—Routing or path finding in a switch fabric
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L49/00—Packet switching elements
- H04L49/30—Peripheral units, e.g. input or output ports
- H04L49/3009—Header conversion, routing tables or routing tags
Definitions
- the present disclosure relates to network switches.
- Router 10 includes a switch 12 .
- Switch 12 includes a plurality of communication port modules 14 - 0 . . . 14 - 6 , which are collectively referred to as port modules 14 . Although seven port modules 14 are shown, it should be appreciated that more or fewer port modules 14 may be used.
- Ports 14 - 0 through 14 - 4 communicate with associated physical layer devices 16 - 0 through 16 - 4 .
- Physical layer devices 16 - 0 . . . 16 - 3 are depicted as AC-coupled links such as 10/100-BASET, however it should be appreciated that other types of physical layers may also be employed.
- Physical layer devices 16 - 0 are depicted as AC-coupled links such as 10/100-BASET, however it should be appreciated that other types of physical layers may also be employed. Physical layer devices 16 - 0 .
- . . 16 - 3 include respective connectors 18 - 0 . . . 18 - 3 that couple with respective network channels, such as copper cables and or/antennas.
- Physical layer device 16 - 4 is depicted as a 100/1000 Mbit laser, however it should be appreciated that another type of physical layer may also be employed.
- Physical layer device 16 - 4 includes respective a respective connector 18 - 4 that couples with a respective network channel, such as fiber-optic cables.
- Switch 12 includes a switch core module 20 .
- Switch core module 20 routes data packets between port modules 14 based on link layer information that is included in the packets.
- Switch core module 20 includes an ingress processing module 22 , a queuing module 24 , and an egress processing module 26 .
- Ingress processing module 22 performs switching functionality on incoming packets.
- Queuing module 24 stores packets.
- Egress module 26 performs packet modification and transmits each packet to an appropriate destination port 14 .
- a clock (CLK) 27 establishes a frequency that egress module 26 transmits the data in each packet.
- CLK clock
- a central processing unit (CPU) 30 communicates with switch 12 .
- CPU 30 can include firmware which implements first and second media access control (MAC) modules 32 - 1 and 32 - 2 , collectively MACs 32 .
- MAC media access control
- CPU 30 may also communicate with a network layer via an input/output data bus 40 .
- CPU 30 includes a media data clock (MDC) and a media data input/output pin (MDIO) that provide synchronous communication with switch 12 .
- MDC media data clock
- MDIO media data input/output pin
- CPU 30 also includes a communication interface for each MAC 32 . The communication interfaces carry the packets between each MAC 32 and its associated one of port modules 14 .
- Examples of communication interfaces include media independent interface (MII) reduced MII (RMII), gigabit MII (GMII), reduced gigabit MII (RGMII), 10 gigabit MII (XGMII), and serial gigabit MII (SGMII), Ethernet, fiber optic, wide area network (WAN), and the like.
- MII media independent interface
- RMII reduced MII
- GMII gigabit MII
- RGMII reduced gigabit MII
- XGMII 10 gigabit MII
- SGMII serial gigabit MII
- Ethernet fiber optic, wide area network (WAN), and the like.
- a light emitting diode (LED) array 46 indicates a status and/or speed of associated port modules 14 .
- the LED array 46 can be controlled by switch 12 .
- An oscillator 48 drives a clock of switch 12 .
- Switch core module 20 passes the data packet to CPU 30 .
- CPU 30 inspects network address information contained in the packets to determine which one of port modules 14 each packet should be routed to.
- CPU 30 then inserts routing data in each packet. The routing data corresponds with the one of port modules 14 that the packet will be routed to.
- CPU 30 then passes the packets back to switch core module 20 .
- Switch core module 20 stores and forwards the packet in accordance with the inserted routing data.
- a network switching module includes N communication port modules that send and receive data packets that include physical layer addresses.
- a switch core module routes the data packets between N-2 of the communication port modules based on the physical layer addresses.
- a bypass module selectively routes the data packets between two of the communication port modules such that the data packets bypass the switch core module.
- N is an integer greater than or equal to 4.
- the data packets include internet protocol addresses.
- the network switching module includes an address update module that updates the physical layer addresses based on the internet protocol addresses.
- a multiplexer selectively provides communication between the N-2 port modules and the switch core module.
- a bypass switch selectively bypasses the data packets around the multiplexer.
- a mode switch selects one of the N-2 port modules from a group of M port modules. M is an integer greater than or equal to 2. The M port modules implement different communication interfaces.
- the communication interfaces include at least two of a media independent interface (MII) a reduced MII (RMII), a gigabit MII (GMII), a reduced gigabit MII (RGMII), a 10 gigabit MII (XGMII), and a serial gigabit MII (SGMII).
- MII media independent interface
- RMII reduced MII
- GMII gigabit MII
- RGMII reduced gigabit MII
- XGMII 10 gigabit MII
- SGMII serial gigabit MII
- a network switching method sends and receives data packets via N communication port modules, routes data packets between N-2 of the communication port modules based on physical layer addresses included in the data packets, and routes the data packets directly between two of the communication port modules irrespective of their associated physical layer addresses.
- N is an integer greater than or equal to 4.
- the data packets include internet protocol addresses and the method updates the physical layer addresses based on the internet protocol addresses.
- the method selectively provides communication between the N-2 port modules and a switch core module.
- the method selectively bypasses the data packets around the switch core module.
- the method selects one of the N-2 port modules from a group of M port modules. M is an integer greater than or equal to 2.
- the M port modules implement different communication interfaces.
- the communication interfaces include at least two of a media independent interface (MII) a reduced MII (RMII), a gigabit MII (GMII), a reduced gigabit MII (RGMII), a 10 gigabit MII (XGMII), and a serial gigabit MII (SGMII).
- the method indicates at least one of a selected port of the M port modules and a selected one of the communication interfaces that is implemented by the selected port.
- a network switching module includes N communication port means for sending and receiving data packets that include physical layer addresses.
- Switch core means route the data packets between N-2 of the communication port means based on the physical layer addresses.
- Bypass means selectively route the data packets between two of the communication port means such that the data packets bypass the switch core means.
- N is an integer greater than or equal to 4.
- the data packets include internet protocol addresses.
- the network switching module includes address update means for updating the physical layer addresses based on the internet protocol addresses.
- Multiplexing means selectively provide communication between the N-2 port means and the switch core means.
- Bypass switch means selectively bypass the data packets around the multiplexing means.
- Mode switch means select one of the N-2 port means from a group of M port means. M is an integer greater than or equal to 2.
- the M port means implement different communication interfaces.
- the communication interfaces include at least two of a media independent interface (MII) a reduced MII (RMII), a gigabit MII (GMII), a reduced gigabit MII (RGMII), a 10 gigabit MII (XGMII), and a serial gigabit MII (SGMII).
- MII media independent interface
- RMII reduced MII
- GMII gigabit MII
- RGMII reduced gigabit MII
- XGMII 10 gigabit MII
- SGMII serial gigabit MII
- a computer program performs network switching and is executed by one or more processors.
- the computer program resides on a computer readable medium such as but not limited to memory, non-volatile data storage and/or other suitable tangible storage mediums.
- the computer program sends and receives data packets via N communication port modules, routes data packets between N-2 of the communication port modules based on physical layer addresses included in the data packets, and routes the data packets directly between two of the communication port modules irrespective of their associated physical layer addresses.
- N is an integer greater than or equal to 4.
- FIG. 1 is a functional block diagram of a network router in accordance with the prior art
- FIG. 2 is a functional block diagram of a first network router that includes a bypass switch
- FIG. 3 is a functional block diagram of a second network router that includes a bypass switch
- FIG. 4 is a flowchart of a method that configures the bypass switch of FIGS. 2-3 ;
- FIG. 5A is a functional block diagram of a high definition television
- FIG. 5B is a functional block diagram of a vehicle control system
- FIG. 5C is a functional block diagram of a cellular phone
- FIG. 5D is a functional block diagram of a set top box
- FIG. 5E is a functional block diagram of a mobile device.
- module refers to an Application Specific Integrated Circuit (ASIC), an electronic circuit, a processor (shared, dedicated, or group) and memory that execute one or more software or firmware programs, a combinational logic circuit, and/or other suitable components that provide the described functionality.
- ASIC Application Specific Integrated Circuit
- processor shared, dedicated, or group
- memory that execute one or more software or firmware programs, a combinational logic circuit, and/or other suitable components that provide the described functionality.
- FIG. 2 a functional block diagram is shown of a network router 100 .
- Some elements of network router 100 are the same or similar to elements of router 10 of the prior art. The same or similar elements share the same reference designator as those elements in FIG. 1 .
- Router 100 includes a novel network switch 102 .
- Network switch 102 includes a plurality of port modules 104 - 0 , 104 - 1 , 104 - 2 , 104 - 3 , 104 - 4 A, 104 - 4 B 0 , 104 - 4 B 1 , and 104 - 4 B 2 , and 104 - 5 , collectively referred to as port modules 104 .
- FIG. 2 shows a number of port modules, it should be appreciated that as few as four port modules and as many as N port modules may be used, where N is an integer greater than or equal to 4.
- One or more of port modules 104 can be configured to implement or employ one of M communication interfaces, where M is an integer greater than or equal to 2.
- Examples of communication interfaces include media independent interface (MII) reduced MII (RMII), gigabit MII (GMII), reduced gigabit MII (RGMII), 10 gigabit MII (XGMII), serial gigabit MII (SGMII), Ethernet, fiber optic, wide area network (WAN), and the like.
- MII media independent interface
- RMII reduced MII
- GMII gigabit MII
- RGMII reduced gigabit MII
- SGMII serial gigabit MII
- Ethernet fiber optic
- WAN wide area network
- Switch core module 20 When two port modules 104 are configured to use the same or similar types of communication interfaces, it may be inefficient for switch core module 20 to be involved in routing packets between those two port modules 104 .
- Same or similar types of communication interfaces are interfaces with associated packets that share a common header format with regard to link layer information. For example, if port module 104 - 4 A implements a 1000BASE-X communication interface and port module 104 - 4 B 2 implements a GMII interface, then those two port modules share a common header format.
- switch core module 20 may not need to be involved in routing the routing those packets. For example, if it is known that all of the packets that are received at port module 104 - 4 A will be routed to port module 104 - 4 B 2 and vice-versa, then switch core module 20 does not need to be involved in routing those packets. Bypassing those packets around switch core module 20 can improve an overall bandwidth of router 100 and reduce a processing burden on switch core module 20 .
- Network switch 102 includes a bypass module 110 .
- Bypass module 110 selectively bypasses packets between two of port modules 104 and around switch core module 20 .
- Bypass module 110 includes a multiplexer (MUX) 112 , bypass control input 114 , and a bypass switch 116 .
- bypass module 110 includes a mode switch 118 and an interface control input 120 .
- Inputs of MUX 112 communicate with respective ones of port modules 104 .
- a first input of MUX 112 communicates with port module 104 - 4 A and second input of MUX 112 communicates with port module 104 - 4 B 1 via mode switch 118 .
- An output of MUX 112 communicates with switch core module 20 . Packets that enter MUX 112 are communicated to switch core module 20 .
- Bypass control input 114 determines whether bypass switch 116 is open or closed and whether MUX 112 is active. When bypass control input 114 is in a first logic state then bypass switch 116 is open and MUX 112 is active. When bypass control input 114 is in a second logic state then bypass switch 116 is closed and MUX 112 is inactive.
- bypass control input 114 When bypass control input 114 is in the first logic state then port module 104 - 4 A and the one of port modules 104 -B 0 . . . 104 -B 2 that routes though mode switch 118 communicate with switch core module 20 through MUX 112 .
- port module 104 - 4 A and one of port modules 104 -B 0 . . . 104 -B 2 communicate with switch core module 20 through MUX 112 .
- port module 104 - 4 A When bypass control input 114 is in the second logic state then port module 104 - 4 A communicates through bypass switch 116 with the one of port modules 104 - 4 B 0 . . . 104 - 4 B 2 that routes though mode switch 118 . When mode switch 118 is not implemented and bypass control input 114 is in the second logic state, then port module 104 - 4 A communicates with one of port modules 104 - 4 B 0 . . . 104 - 4 B 2 .
- Mode switch 118 includes a plurality of nodes that communicate with associated ones of port modules 104 - 4 B 0 . . . 104 - 4 B 2 based on a setting of interface control input 120 .
- Each of port modules 104 - 4 B 0 . . . 104 - 4 B 2 implements a different one of the communication interfaces.
- network switch 102 first powers up and/or comes out of reset, settings or states of bypass control input 114 and interface control input 120 can be determined based on voltages that are applied to mode inputs 122 .
- Each of mode inputs 122 can individually be tied to a supply voltage or ground.
- Network switch 102 will then manipulate bypass control input 114 and/or interface control input 120 such that mode switch 118 selects the desired communication interface.
- network switch 102 includes a mode control register 124 .
- CPU 30 reads and writes mode control register 124 to determine and set the state of interface control input 120 .
- Bypass module 110 effectively increases a communication bandwidth of network switch 102 over the prior art. Bypass module 110 improves the bandwidth by bypassing some packets around switch core module 20 .
- the bypassing packets include link layer information that does not need to be changed by switch core module 20 . Those packets instead bypass switch core module 20 and are routed directly to a respective media access controller 32 .
- FIG. 3 a functional block diagram is shown of a router 100 that is configured with port module 104 - 4 A connected to a 1000Base-T physical layer device 16 - 4 and connector 18 - 4 .
- Router 100 is otherwise identical to router 100 shown in FIG. 2 .
- Method 200 may be employed to manipulate control input 114 and/or interface control input 120 into desired states. Method 200 can be executed by network switch 102 when it comes out of reset.
- control reads the states of mode inputs 122 and configures CLK 27 , MUX 112 , bypass switch 116 , and/or mode switch 118 based on the states. Table 1 below shows examples of states of mode inputs 122 and corresponding settings for CLK 27 , MUX 112 , bypass switch 116 , and/or mode switch 118 .
- Control then branches to decision block 206 and monitors mode control register 124 to determine if a configuration instruction has been sent from CPU 30 . If not, then control continues to monitor mode control register 124 . When CPU 30 writes to mode control register 124 then control branches to block 208 .
- control reconfigures CLK 27 , MUX 112 , bypass switch 116 , and/or mode switch 118 in accordance with the configuration instruction that was written to mode control register 124 .
- the configurations instructions correspond with the states of mode inputs 122 as shown in Table 1.
- control may exit via block 210 . In some embodiments control may branch from block 208 back to decision block 206 and await a new configuration instruction.
- the teachings of the disclosure can be implemented in a network interface 343 of a high definition television (HDTV) 337 .
- the HDTV 337 includes an HDTV control module 338 , a display 339 , a power supply 340 , memory 341 , a storage device 342 , the network interface 343 , and an external interface 345 .
- the network interface 343 includes a wireless local area network interface, an antenna (not shown) may be included.
- the HDTV 337 can receive input signals from the network interface 343 and/or the external interface 345 , which can send and receive data via cable, broadband Internet, and/or satellite.
- the HDTV control module 338 may process the input signals, including encoding, decoding, filtering, and/or formatting, and generate output signals.
- the output signals may be communicated to one or more of the display 339 , memory 341 , the storage device 342 , the network interface 343 , and the external interface 345 .
- Memory 341 may include random access memory (RAM) and/or nonvolatile memory such as flash memory, phase change memory, or multi-state memory, in which each memory cell has more than two states.
- the storage device 342 may include an optical storage drive, such as a DVD drive, and/or a hard disk drive (HDD).
- the HDTV control module 338 communicates externally via the network interface 343 and/or the external interface 345 .
- the power supply 340 provides power to the components of the HDTV 337 .
- the teachings of the disclosure may be implemented in a network interface 352 of a vehicle 346 .
- the vehicle 346 may include a vehicle control system 347 , a power supply 348 , memory 349 , a storage device 350 , and the network interface 352 . If the network interface 352 includes a wireless local area network interface, an antenna (not shown) may be included.
- the vehicle control system 347 may be a powertrain control system, a body control system, an entertainment control system, an anti-lock braking system (ABS), a navigation system, a telematics system, a lane departure system, an adaptive cruise control system, etc.
- the vehicle control system 347 may communicate with one or more sensors 354 and generate one or more output signals 356 .
- the sensors 354 may include temperature sensors, acceleration sensors, pressure sensors, rotational sensors, airflow sensors, etc.
- the output signals 356 may control engine operating parameters, transmission operating parameters, suspension parameters, etc.
- the power supply 348 provides power to the components of the vehicle 346 .
- the vehicle control system 347 may store data in memory 349 and/or the storage device 350 .
- Memory 349 may include random access memory (RAM) and/or nonvolatile memory such as flash memory, phase change memory, or multi-state memory, in which each memory cell has more than two states.
- the storage device 350 may include an optical storage drive, such as a DVD drive, and/or a hard disk drive (HDD).
- the vehicle control system 347 may communicate externally using the network interface 352 .
- the teachings of the disclosure can be implemented in a network interface 368 of a cellular phone 358 .
- the cellular phone 358 includes a phone control module 360 , a power supply 362 , memory 364 , a storage device 366 , and a cellular network interface 367 .
- the cellular phone 358 may include the network interface 368 , a microphone 370 , an audio output 372 such as a speaker and/or output jack, a display 374 , and a user input device 376 such as a keypad and/or pointing device.
- the network interface 368 includes a wireless local area network interface, an antenna (not shown) may be included.
- the phone control module 360 may receive input signals from the cellular network interface 367 , the network interface 368 , the microphone 370 , and/or the user input device 376 .
- the phone control module 360 may process signals, including encoding, decoding, filtering, and/or formatting, and generate output signals.
- the output signals may be communicated to one or more of memory 364 , the storage device 366 , the cellular network interface 367 , the network interface 368 , and the audio output 372 .
- Memory 364 may include random access memory (RAM) and/or nonvolatile memory such as flash memory, phase change memory, or multi-state memory, in which each memory cell has more than two states.
- the storage device 366 may include an optical storage drive, such as a DVD drive, and/or a hard disk drive (HDD).
- the power supply 362 provides power to the components of the cellular phone 358 .
- the teachings of the disclosure can be implemented in a network interface 385 of a set top box 378 .
- the set top box 378 includes a set top control module 380 , a display 381 , a power supply 382 , memory 383 , a storage device 384 , and the network interface 385 .
- the network interface 385 includes a wireless local area network interface, an antenna (not shown) may be included.
- the set top control module 380 may receive input signals from the network interface 385 and an external interface 387 , which can send and receive data via cable, broadband Internet, and/or satellite.
- the set top control module 380 may process signals, including encoding, decoding, filtering, and/or formatting, and generate output signals.
- the output signals may include audio and/or video signals in standard and/or high definition formats.
- the output signals may be communicated to the network interface 385 and/or to the display 381 .
- the display 381 may include a television, a projector, and/or a monitor.
- the power supply 382 provides power to the components of the set top box 378 .
- Memory 383 may include random access memory (RAM) and/or nonvolatile memory such as flash memory, phase change memory, or multi-state memory, in which each memory cell has more than two states.
- the storage device 384 may include an optical storage drive, such as a DVD drive, and/or a hard disk drive (HDD).
- the teachings of the disclosure can be implemented in a network interface 394 of a mobile device 389 .
- the mobile device 389 may include a mobile device control module 390 , a power supply 391 , memory 392 , a storage device 393 , the network interface 394 , and an external interface 399 .
- the network interface 394 includes a wireless local area network interface, an antenna (not shown) may be included.
- the mobile device control module 390 may receive input signals from the network interface 394 and/or the external interface 399 .
- the external interface 399 may include USB, infrared, and/or Ethernet.
- the input signals may include compressed audio and/or video, and may be compliant with the MP3 format.
- the mobile device control module 390 may receive input from a user input 396 such as a keypad, touchpad, or individual buttons.
- the mobile device control module 390 may process input signals, including encoding, decoding, filtering, and/or formatting, and generate output signals.
- the mobile device control module 390 may output audio signals to an audio output 397 and video signals to a display 398 .
- the audio output 397 may include a speaker and/or an output jack.
- the display 398 may present a graphical user interface, which may include menus, icons, etc.
- the power supply 391 provides power to the components of the mobile device 389 .
- Memory 392 may include random access memory (RAM) and/or nonvolatile memory such as flash memory, phase change memory, or multi-state memory, in which each memory cell has more than two states.
- the storage device 393 may include an optical storage drive, such as a DVD drive, and/or a hard disk drive (HDD).
- the mobile device may include a personal digital assistant, a media player, a laptop computer, a gaming console, or other mobile computing device.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Data Exchanges In Wide-Area Networks (AREA)
Abstract
Description
| TABLE 1 | ||||
| | MUX | 112/ | ||
| | Switch | 116 | |
|
| | Open | Freq | 1 | Enabled/Port4B-0 |
| | Open | Freq | 2 | Enabled/Port4B-1 |
| | Open | Freq | 1 | Enabled/Port4B-2 |
| | Open | Freq | 2 | Enabled/Port4B-2 |
| | Open | Freq | 3 | Enabled/Port4B-2 |
| 0x5 | Closed | X | Disabled/Port4B-0 | |
| 0x6 | Closed | X | Disabled/Port4B-0 | |
| 0x7 | Closed | X | Disabled/Port4B-0 | |
Claims (10)
Priority Applications (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US12/025,387 US8345702B2 (en) | 2007-02-07 | 2008-02-04 | Method and apparatus for flexible interface bypass options in switches |
| PCT/US2008/001617 WO2008097605A2 (en) | 2007-02-07 | 2008-02-07 | Method and apparatus for flexible interface bypass options in switches |
| TW097104820A TWI434554B (en) | 2007-02-07 | 2008-02-12 | Method and apparatus for flexible interface bypass options in switches |
| US13/730,478 US8885654B2 (en) | 2007-02-07 | 2012-12-28 | Method and apparatus for flexible interface bypass options in switches |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US86725007P | 2007-02-07 | 2007-02-07 | |
| US12/025,387 US8345702B2 (en) | 2007-02-07 | 2008-02-04 | Method and apparatus for flexible interface bypass options in switches |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/730,478 Continuation US8885654B2 (en) | 2007-02-07 | 2012-12-28 | Method and apparatus for flexible interface bypass options in switches |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20080186992A1 US20080186992A1 (en) | 2008-08-07 |
| US8345702B2 true US8345702B2 (en) | 2013-01-01 |
Family
ID=39676111
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US12/025,387 Active 2029-12-09 US8345702B2 (en) | 2007-02-07 | 2008-02-04 | Method and apparatus for flexible interface bypass options in switches |
| US13/730,478 Active 2028-06-23 US8885654B2 (en) | 2007-02-07 | 2012-12-28 | Method and apparatus for flexible interface bypass options in switches |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/730,478 Active 2028-06-23 US8885654B2 (en) | 2007-02-07 | 2012-12-28 | Method and apparatus for flexible interface bypass options in switches |
Country Status (3)
| Country | Link |
|---|---|
| US (2) | US8345702B2 (en) |
| TW (1) | TWI434554B (en) |
| WO (1) | WO2008097605A2 (en) |
Families Citing this family (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8194680B1 (en) | 2009-03-11 | 2012-06-05 | Amazon Technologies, Inc. | Managing communications for modified computer networks |
| CN103281262B (en) * | 2013-04-28 | 2016-03-02 | 汉柏科技有限公司 | Data message receive-transmit system and method |
| US9635056B2 (en) * | 2014-05-15 | 2017-04-25 | Dell Products L.P. | Cable management and security system |
| US9639497B2 (en) | 2014-11-05 | 2017-05-02 | International Business Machines Corporation | Physical layer network interface module (PHY-NIM) adaptation system |
| DE102015206483A1 (en) * | 2015-04-10 | 2016-10-13 | Robert Bosch Gmbh | Switching device and method of operation for this |
| US9843436B2 (en) | 2015-06-27 | 2017-12-12 | Intel Corporation | Flexible interconnect architecture |
| US10318179B1 (en) * | 2017-12-27 | 2019-06-11 | Nxp B.V. | Host device to embedded multi-media card device communication |
| US11502934B2 (en) * | 2018-08-21 | 2022-11-15 | The George Washington Univesity | EZ-pass: an energy performance-efficient power-gating router architecture for scalable on-chip interconnect architecture |
| CN111030831A (en) * | 2019-12-10 | 2020-04-17 | 深圳震有科技股份有限公司 | Network port linear speed packet capturing device and method |
| DE102021212896A1 (en) | 2021-11-17 | 2023-05-17 | Zf Friedrichshafen Ag | Electronic circuit, control device with such a circuit and method for communicating data |
Citations (12)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5179670A (en) * | 1989-12-01 | 1993-01-12 | Mips Computer Systems, Inc. | Slot determination mechanism using pulse counting |
| US5349683A (en) * | 1992-07-16 | 1994-09-20 | Mosel-Vitelic | Bidirectional FIFO with parity generator/checker |
| US5841990A (en) | 1992-05-12 | 1998-11-24 | Compaq Computer Corp. | Network connector operable in bridge mode and bypass mode |
| US6212165B1 (en) * | 1998-03-24 | 2001-04-03 | 3Com Corporation | Apparatus for and method of allocating a shared resource among multiple ports |
| US6359893B1 (en) * | 1997-07-28 | 2002-03-19 | Conexant Systems, Inc. | Multi-rate switching device for a mixed communication rate ethernet repeater |
| US20030097467A1 (en) * | 2001-11-20 | 2003-05-22 | Broadcom Corp. | System having configurable interfaces for flexible system configurations |
| US20040085910A1 (en) * | 2002-11-01 | 2004-05-06 | Zarlink Semiconductor V.N. Inc. | Media access control device for high efficiency ethernet backplane |
| US20040196859A1 (en) * | 2001-02-28 | 2004-10-07 | Alan Benner | Switching arrangement and method with separated output buffers |
| US20060165099A1 (en) | 2005-01-26 | 2006-07-27 | Emulex Design & Manufacturing Corporation | Dynamically controlling fair access to a system packet interface attached switch enclosure |
| US20060271720A1 (en) * | 2004-08-31 | 2006-11-30 | Ralph James | System and method for transmitting data packets in a computer system having a memory hub architecture |
| US7675849B2 (en) * | 2005-03-29 | 2010-03-09 | Panasonic Avionics Corporation | System and method for routing communication signals via a data distribution network |
| US7899929B1 (en) * | 2003-06-05 | 2011-03-01 | Juniper Networks, Inc. | Systems and methods to perform hybrid switching and routing functions |
-
2008
- 2008-02-04 US US12/025,387 patent/US8345702B2/en active Active
- 2008-02-07 WO PCT/US2008/001617 patent/WO2008097605A2/en not_active Ceased
- 2008-02-12 TW TW097104820A patent/TWI434554B/en active
-
2012
- 2012-12-28 US US13/730,478 patent/US8885654B2/en active Active
Patent Citations (12)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5179670A (en) * | 1989-12-01 | 1993-01-12 | Mips Computer Systems, Inc. | Slot determination mechanism using pulse counting |
| US5841990A (en) | 1992-05-12 | 1998-11-24 | Compaq Computer Corp. | Network connector operable in bridge mode and bypass mode |
| US5349683A (en) * | 1992-07-16 | 1994-09-20 | Mosel-Vitelic | Bidirectional FIFO with parity generator/checker |
| US6359893B1 (en) * | 1997-07-28 | 2002-03-19 | Conexant Systems, Inc. | Multi-rate switching device for a mixed communication rate ethernet repeater |
| US6212165B1 (en) * | 1998-03-24 | 2001-04-03 | 3Com Corporation | Apparatus for and method of allocating a shared resource among multiple ports |
| US20040196859A1 (en) * | 2001-02-28 | 2004-10-07 | Alan Benner | Switching arrangement and method with separated output buffers |
| US20030097467A1 (en) * | 2001-11-20 | 2003-05-22 | Broadcom Corp. | System having configurable interfaces for flexible system configurations |
| US20040085910A1 (en) * | 2002-11-01 | 2004-05-06 | Zarlink Semiconductor V.N. Inc. | Media access control device for high efficiency ethernet backplane |
| US7899929B1 (en) * | 2003-06-05 | 2011-03-01 | Juniper Networks, Inc. | Systems and methods to perform hybrid switching and routing functions |
| US20060271720A1 (en) * | 2004-08-31 | 2006-11-30 | Ralph James | System and method for transmitting data packets in a computer system having a memory hub architecture |
| US20060165099A1 (en) | 2005-01-26 | 2006-07-27 | Emulex Design & Manufacturing Corporation | Dynamically controlling fair access to a system packet interface attached switch enclosure |
| US7675849B2 (en) * | 2005-03-29 | 2010-03-09 | Panasonic Avionics Corporation | System and method for routing communication signals via a data distribution network |
Non-Patent Citations (19)
| Title |
|---|
| ANSI/IEEE Std 802.11, 1999 Edition; Information technology-Telecommunications and information exchange between systems-Local and metropolitan area networks-Specific requirements-Part 11: Wireless LAN Medium Access Control (MAC) and Physical Layer (PHY) Specifications; LAN/MAN Standards Committee of the IEEE Computer Society; Aug. 20, 1999; 531 pages. |
| ANSI/IEEE Std 802.11, 1999 Edition; Information technology—Telecommunications and information exchange between systems—Local and metropolitan area networks—Specific requirements—Part 11: Wireless LAN Medium Access Control (MAC) and Physical Layer (PHY) Specifications; LAN/MAN Standards Committee of the IEEE Computer Society; Aug. 20, 1999; 531 pages. |
| IEEE 802.11n; IEEE 802.11-04/0889r6; IEEE P802.11 Wireless LANs; TGn Sync Proposal Technical Specification; Syed Aon Mujtaba; Agere Systems Inc.; May 18, 2005; 131 pages. |
| IEEE 802.20-PD-06; IEEE P 802.20(TM) V14; Jul. 16, 2004; Draft 802.20 Permanent Document; System Requirements for IEEE 802.20 Mobile Broadband Wireless Access Systems-Version 14; 24 pages. |
| IEEE 802.20-PD-06; IEEE P 802.20™ V14; Jul. 16, 2004; Draft 802.20 Permanent Document; System Requirements for IEEE 802.20 Mobile Broadband Wireless Access Systems—Version 14; 24 pages. |
| IEEE P802.11g/D8.2, Apr. 2003 (Supplement to ANSI/IEEE Std 802.11-1999(Reaff 2003)); Draft Supplement to Standard [for] Information Technology-Telecommunications and information exchange between systems-Local and metropolitan area networks-Specific requirements-Part 11: Wireless LAN Medium Access Control (MAC) and Physical Layer (PHY) specifications: Further Higher Data Rate Extension in the 2.4 GHz Band; LAN/MAN Standards Committee of the IEEE Computer Society; 69 pages. |
| IEEE P802.11g/D8.2, Apr. 2003 (Supplement to ANSI/IEEE Std 802.11-1999(Reaff 2003)); Draft Supplement to Standard [for] Information Technology—Telecommunications and information exchange between systems—Local and metropolitan area networks—Specific requirements—Part 11: Wireless LAN Medium Access Control (MAC) and Physical Layer (PHY) specifications: Further Higher Data Rate Extension in the 2.4 GHz Band; LAN/MAN Standards Committee of the IEEE Computer Society; 69 pages. |
| IEEE Std 802.11a-1999 (Supplement to IEEE Std 802.11-1999); Supplement to IEEE Standard for Information technology-Telecommunications and information exchange between systems-Local and metropolitan area networks-Specific requirements-Part 11: Wireless LAN Medium Access Control (MAC) and Physical Layer (PHY) specifications: High-speed Physical Layer in the 5 GHz Band; LAN/MAN Standards Committee of the IEEE Computer Society; Sep. 16, 1999; 91 pages. |
| IEEE Std 802.11a-1999 (Supplement to IEEE Std 802.11-1999); Supplement to IEEE Standard for Information technology—Telecommunications and information exchange between systems—Local and metropolitan area networks—Specific requirements—Part 11: Wireless LAN Medium Access Control (MAC) and Physical Layer (PHY) specifications: High-speed Physical Layer in the 5 GHz Band; LAN/MAN Standards Committee of the IEEE Computer Society; Sep. 16, 1999; 91 pages. |
| IEEE Std 802.11b-1999 (Supplement to IEEE Std 802.11-1999 Edition); Supplement to IEEE Standard for Information technology-Telecommunications and information exchange between systems-Local and metropolitan area networks-Specific requirements-Part 11: Wireless LAN Medium Access Control (MAC) and Physical Layer (PHY) specifications: Higher-Speed Physical Layer Extension in the 2.4 GHz Band; LAN/MAN Standards Committee of the IEEE Computer Society; Sep. 16, 1999 IEEE-SA Standards Board; 96 pages. |
| IEEE Std 802.11b-1999 (Supplement to IEEE Std 802.11-1999 Edition); Supplement to IEEE Standard for Information technology—Telecommunications and information exchange between systems—Local and metropolitan area networks—Specific requirements—Part 11: Wireless LAN Medium Access Control (MAC) and Physical Layer (PHY) specifications: Higher-Speed Physical Layer Extension in the 2.4 GHz Band; LAN/MAN Standards Committee of the IEEE Computer Society; Sep. 16, 1999 IEEE-SA Standards Board; 96 pages. |
| IEEE Std 802.11g/D2.8, May 2002 (Supplement to ANSI/IEEE Std 802.11, 1999 Edition); Draft Supplement to Standard [for] Information Technology-Telecommunications and information exchange between systems-Local and metropolitan area networks-Specific requirements-Part 11: Wireless LAN Medium Access Contorl (MAC) and Physical Layer (PHY) specifications: Further Higher-Speed Physical Layer Extension in the 2.4 GHz Band; Sponsor LAN/MAN Standards Committee of the IEEE Computer Society; 47 pages. |
| IEEE Std 802.11g/D2.8, May 2002 (Supplement to ANSI/IEEE Std 802.11, 1999 Edition); Draft Supplement to Standard [for] Information Technology—Telecommunications and information exchange between systems—Local and metropolitan area networks—Specific requirements—Part 11: Wireless LAN Medium Access Contorl (MAC) and Physical Layer (PHY) specifications: Further Higher-Speed Physical Layer Extension in the 2.4 GHz Band; Sponsor LAN/MAN Standards Committee of the IEEE Computer Society; 47 pages. |
| IEEE Std 802.11h(TM)-2003 [Amendment to IEEE Std 802.11(TM), 1999 Edition (Reaff 2003) as amended by IEEE Stds 802.11a(TM)-1999, 802.11b(TM)-1999, 802.11(TM)-1999/Cor 1-2001, 802.11d(TM)-2001, 802.11g(TM)-2003]; IEEE Standard for Information technology-Telecommunications and information exchange between systems-Local and metropolitan area networks-Specific requirements; Part 11: Wireless LAN Medium Access Control (MAC) and Physical Layer (PHY) specifications; Amendment 5: Spectrum and Transmit Power Management Extensions in the 5 GHz band in Europe; IEEE Computer Society; LAN/MAN Standards Committee; Oct. 14, 2003; 75 pages. |
| IEEE Std 802.11h™-2003 [Amendment to IEEE Std 802.11™, 1999 Edition (Reaff 2003) as amended by IEEE Stds 802.11a™-1999, 802.11b™-1999, 802.11™-1999/Cor 1-2001, 802.11d™-2001, 802.11g™-2003]; IEEE Standard for Information technology—Telecommunications and information exchange between systems—Local and metropolitan area networks—Specific requirements; Part 11: Wireless LAN Medium Access Control (MAC) and Physical Layer (PHY) specifications; Amendment 5: Spectrum and Transmit Power Management Extensions in the 5 GHz band in Europe; IEEE Computer Society; LAN/MAN Standards Committee; Oct. 14, 2003; 75 pages. |
| IEEE Std 802.16/2004 (Revision of IEEE Std 802.16-2001) IEE Standard for Local and metropolitan area networks; Part 16: Air Interface for Fixed Broadband Wireless Access Systems; IEEE Computer Society and the IEEE Microwave Theory and Techniquest Society; Oct. 1, 2004; 893 pages. |
| IEEE Std 802.16-2001(TM); IEEE Standard for Local and metropolitan area networks; Part 16: Air Interface for Fixed Boradband Wireless Access Systems; IEEE Computer Society and the IEEE Microwave Theory and Techniques Society; Sponsored by the LAN/MAN Standards Committee; Apr. 8, 2002; 349 pages. |
| IEEE Std 802.16-2001™; IEEE Standard for Local and metropolitan area networks; Part 16: Air Interface for Fixed Boradband Wireless Access Systems; IEEE Computer Society and the IEEE Microwave Theory and Techniques Society; Sponsored by the LAN/MAN Standards Committee; Apr. 8, 2002; 349 pages. |
| Notification of Transmittal of the International Search Report and the Written Opinion of the International Searching Authority, or the Declaration dated Aug. 4, 2008 in reference to PCT /US2008/001617. |
Also Published As
| Publication number | Publication date |
|---|---|
| US8885654B2 (en) | 2014-11-11 |
| US20130163604A1 (en) | 2013-06-27 |
| WO2008097605B1 (en) | 2008-11-20 |
| WO2008097605A3 (en) | 2008-10-02 |
| WO2008097605A2 (en) | 2008-08-14 |
| TWI434554B (en) | 2014-04-11 |
| US20080186992A1 (en) | 2008-08-07 |
| TW200845661A (en) | 2008-11-16 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US8885654B2 (en) | Method and apparatus for flexible interface bypass options in switches | |
| CN101325551B (en) | Method and device for processing message | |
| EP2680513B1 (en) | Methods and apparatus for providing services in a distributed switch | |
| US8254255B2 (en) | Flow-control in a switch fabric | |
| US9565132B2 (en) | Multi-protocol I/O interconnect including a switching fabric | |
| US7307996B2 (en) | Infiniband router having an internal subnet architecture | |
| US8811183B1 (en) | Methods and apparatus for multi-path flow control within a multi-stage switch fabric | |
| US10097479B1 (en) | Methods and apparatus for randomly distributing traffic in a multi-path switch fabric | |
| CN102017542B (en) | A method for interfacing a fibre channel network with an Ethernet based network | |
| US7221676B2 (en) | Supporting local IB packet communication between separate subnets | |
| CN110138630B (en) | Built-in test service generator | |
| US7401157B2 (en) | Combining separate infiniband subnets into virtual subnets | |
| US8527674B2 (en) | Data packet switching | |
| EP2680536B1 (en) | Methods and apparatus for providing services in a distributed switch | |
| US9565112B2 (en) | Load balancing in a link aggregation | |
| US9491090B1 (en) | Methods and apparatus for using virtual local area networks in a switch fabric | |
| US6934471B1 (en) | Photonic switch using time-slot interchange | |
| US20060146808A1 (en) | Reconfigurable interconnect/switch for selectably coupling network devices, media, and switch fabric | |
| US7983192B2 (en) | Method, apparatus and system for a stackable ethernet switch | |
| US7920568B2 (en) | Frame transmission apparatus | |
| US7881193B2 (en) | Network system | |
| US20150071299A1 (en) | Methodology to increase buffer capacity of an ethernet switch | |
| JP2002368812A (en) | Packet exchange switching system |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: MARVELL SEMICONDUCTOR, INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KONDAPALLI, RAGHU;BERGEN, JOHN M.;REEL/FRAME:020460/0365 Effective date: 20080204 Owner name: MARVELL INTERNATIONAL LTD., BERMUDA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MARVELL SEMICONDUCTOR, INC.;REEL/FRAME:020460/0371 Effective date: 20080204 Owner name: MARVELL WORLD TRADE LTD., BARBADOS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MARVELL INTERNATIONAL LTD.;REEL/FRAME:020460/0438 Effective date: 20080204 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| CC | Certificate of correction | ||
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| AS | Assignment |
Owner name: MARVELL INTERNATIONAL LTD., BERMUDA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MARVELL WORLD TRADE LTD.;REEL/FRAME:051778/0537 Effective date: 20191231 |
|
| AS | Assignment |
Owner name: CAVIUM INTERNATIONAL, CAYMAN ISLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MARVELL INTERNATIONAL LTD.;REEL/FRAME:052918/0001 Effective date: 20191231 |
|
| AS | Assignment |
Owner name: MARVELL ASIA PTE, LTD., SINGAPORE Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CAVIUM INTERNATIONAL;REEL/FRAME:053475/0001 Effective date: 20191231 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |