US8320440B2 - Equalizer circuit - Google Patents
Equalizer circuit Download PDFInfo
- Publication number
- US8320440B2 US8320440B2 US12/808,359 US80835909A US8320440B2 US 8320440 B2 US8320440 B2 US 8320440B2 US 80835909 A US80835909 A US 80835909A US 8320440 B2 US8320440 B2 US 8320440B2
- Authority
- US
- United States
- Prior art keywords
- data
- expression
- exp
- represented
- function
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related, expires
Links
Images
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04B—TRANSMISSION
- H04B3/00—Line transmission systems
- H04B3/02—Details
- H04B3/04—Control of transmission; Equalising
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L25/00—Baseband systems
- H04L25/02—Details ; arrangements for supplying electrical power along data transmission lines
- H04L25/03—Shaping networks in transmitter or receiver, e.g. adaptive shaping networks
- H04L25/03006—Arrangements for removing intersymbol interference
- H04L25/03343—Arrangements at the transmitter end
Definitions
- the present invention relates to an equalizer circuit.
- an equalizer circuit is provided so as to correct the transmitted waveform by canceling out the waveform distortion that occurs due to transmission loss (which will also be referred to as “pre-emphasis” or “pre-distortion”).
- pre-emphasis processing is performed in which the high frequency component of the original signal to be transmitted is extracted so as to generate an emphasis component, and the emphasis component thus extracted is superimposed on the original signal, or the like.
- a discrete-time equalizer is effectively employed, which is configured to add the emphasis components in increments of UIs.
- a binary transmission signal is equalized, and in a case in which a bit stream is transmitted with a constant UI, such an equalizer can be implemented in the form of a simple circuit.
- An automatic test apparatus configured to test a semiconductor device includes a unit which is a so-called timing controller.
- a timing controller provides a function of changing, as desired, the timing of each edge of a signal to be applied to a device under test (DUT), i.e., the UI, in increments of bits in a real time manner.
- DUT device under test
- RTTC Real Time Timing Control
- the ATE has a jitter injection function as disclosed in Patent Document 1, for example.
- the jitter injection function is a function in which, in order to evaluate the jitter tolerance of the DUT, a signal containing a known jitter is supplied from the ATE to the DUT, and the ATE judges whether or not the DUT can receive the signal correctly. Based upon thinking similar to RTTC, the jitter injection can be performed by dynamically changing a delay applied to each edge of a signal.
- the present invention has been made in view of such a situation. Accordingly, it is an exemplary purpose of the present invention to provide an equalizer which is capable of supporting a UI that changes in a real time manner.
- An embodiment of the present invention relates to an equalizer circuit configured to receive amplitude data A[N] which represents the amplitude level of an N-th (N is a nonnegative integer) signal to be transmitted via a transmission line and timing data T[N] which represents the cycle of the signal, and to perform waveform shaping.
- the equalizer circuit comprises: M (M is an integer) calculation units; and a first adder configured to add output data D 1 [N] through D M [N] output from the M calculation units and the amplitude data A[N] so as to generate equalized amplitude data D[N].
- Such an embodiment provides suitable equalizing according to changes in the unit interval T[N] even if the unit interval T[N] changes in increments of cycles.
- Another embodiment of the present invention relates to a transmitter.
- the transmitter comprises: a pattern generator configured to generate amplitude data A[N] and timing data T[N]; the above-described equalizer circuit; a waveform shaping unit configured to perform retiming of the amplitude data D[N] equalized by the equalizer circuit, according to the timing data T[N]; and a driver configured to convert the output data of the waveform shaping unit into a multi-valued signal.
- Such an embodiment provides suitable equalizing of distortion of a waveform transmitted via a transmission line even if the distortion has a greater time constant than that of the transmission data UI.
- Such an arrangement has the advantage that the receiver side does not require a complex reception equalizer such as a decision feedback equalizer or the like.
- test apparatus configured to supply test data to a device under test.
- the test apparatus comprises: a pattern generator configured to generate amplitude data A[N] and timing data T[N]; a timing generator configured to receive the timing data T[N], and to generate an edge according to a timing that corresponds to the value of the timing data T[N]; the above-described equalizer circuit; a waveform shaping unit configured to perform retiming of the amplitude data D[N] equalized by the equalizer circuit, according to the edge generated by the timing generator; and a driver configured to convert the output data of the waveform shaping unit into a multi-valued signal.
- Such an embodiment provides suitable equalizing even if the signal has a unit interval UI that changes over time.
- such an arrangement is capable of providing an equalizing function that is compatible with an RTTC function or a jitter injection function.
- such an arrangement is capable of testing the performance of a DUT while changing the amount of equalizing as desired.
- FIG. 1 is a block diagram which shows a configuration of an equalizing circuit according to an embodiment
- FIG. 2 is an example of a time chart which shows the operation of the equalizer shown in FIG. 1 ;
- FIGS. 3A and 3B are simulation waveform diagrams which show the output waveform when a signal having an ideal step waveform is transmitted via a transmission line, and a waveform to be output from the equalizer, respectively;
- FIG. 4 is a diagram which shows resolving of a continuous data stream into the sum of step waveforms
- FIG. 5 is a waveform diagram which shows equalizing waveforms of the step waveform thus resolved
- FIG. 6 is a diagram which shows a waveform obtained by superimposing the waveforms shown in FIG. 5 ;
- FIG. 7 is a diagram which shows an equalizing waveform in a continuous-time system and an equalizing waveform in a discrete-time system;
- FIG. 8 is a circuit diagram which shows a first example configuration of a calculation unit
- FIG. 9 is a circuit diagram which shows a second example configuration of the calculation unit.
- FIG. 10 is a circuit diagram which shows the configuration of a calculation unit according to a first modification
- FIG. 11 is a circuit diagram which shows the configuration of a calculation unit according to a second modification
- FIG. 12 is a circuit diagram which shows the configuration of a calculation unit according to a third modification
- FIG. 13 is a circuit diagram which shows the configuration of a calculation unit according to a fourth modification.
- FIGS. 14A and 14B are block diagrams which show the configurations of equalizer circuits according to a sixth modification and a seventh modification, respectively.
- the state represented by the phrase “the member A is connected to the member B” includes a state in which the member A is indirectly connected to the member B via another member that does not affect the electric connection therebetween, in addition to a state in which the member A is physically and directly connected to the member B.
- the state represented by the phrase “the member C is provided between the member A and the member B” includes a state in which the member A is indirectly connected to the member C, or the member B is indirectly connected to the member C via another member that does not affect the electric connection therebetween, in addition to a state in which the member A is directly connected to the member C, or the member B is directly connected to the member C.
- FIG. 1 is a block diagram which shows a configuration of an equalizer 10 according to an embodiment.
- FIG. 1 shows an arrangement in which the equalizer 10 is included as a built-in component in an ATE or an interface circuit 100 for an ordinary semiconductor device.
- the interface circuit 100 is connected to an unshown receiver circuit, and transmits data via a transmission line 102 .
- the data may be transmitted in the form of binary data. Also, the data may be transmitted in the form of a multi-valued signal such as a four-valued signal or an eight-valued signal.
- a pattern generator (PG) 1 generates amplitude data A[N] which represents the amplitude of a signal to be transmitted, and timing data T[N] which represents the cycle. N is sequentially incremented beginning with 0. That is to say, the amplitude of the data is generated in the order A[0], A[1], A[2], . . . , from the beginning of the data, and the cycle of the data is generated in the order T[0], T[1], T[2], . . . , from the beginning of the data.
- the equalizer circuit 10 receives the amplitude data A[N] and the timing data T[N] for each cycle N, and performs waveform shaping of the waveform, i.e., corrects the amplitude data A[N], such that the waveform distortion due to transmission loss that occurs in the transmission line 102 is canceled out at the reception terminal, thereby generating equalized amplitude data D[N].
- a timing generator 2 receives the timing data T[N] for each cycle N, and generates an edge at a timing that corresponds to the value of the timing data T[N].
- a waveform shaper 3 performs retiming of the equalized amplitude data D[N] using each edge generated by the timing generator 2 .
- a driver 4 performs digital/analog conversion of the output data of the waveform shaper, thereby outputting a multi-valued signal.
- the equalizer circuit 10 includes M (M is an integer) calculation units ECU 1 through ECU M (Equalizing Calculation Units) and a first adder ADD 1 .
- the electrical properties (electrical length, transmission loss, impedance, etc.) of the transmission line 102 are measured or calculated beforehand by measurement or by simulation. Description will be made on the assumption that the step response waveform R STEP (t) is known.
- the function g j (T 1 , T 2 ) represents a representative value of the function f j (t) in a range between T 1 and T 2 .
- the first adder ADD 1 adds the original amplitude data A[n] and the output data D 1 [N] through D M [N] of the M calculation units ECU 1 through ECU M , thereby generating equalized amplitude data D[N].
- FIG. 2 is an example of a time chart which shows the operation of the equalizer 10 shown in FIG. 1 .
- the upper graph represents the original waveform that corresponds to A[N] and T[N].
- the lower graph represents the equalized signal waveform that corresponds to D[N] and T[N].
- Such an embodiment is capable of suitably canceling out distortion of the waveform even if the cycle T[N] changes in increments of cycle N.
- the ATE has an equalizing function that is compatible with the RTTC function and the jitter injection function.
- the equalizer circuit 10 is employed in a transmitter circuit of a semiconductor device, such an equalizing function is implemented for a transmission method in which the data rate is dynamically changed, or a transmission method in which the signal is modulated (so as to carry data) in both the amplitude direction and the time direction.
- step waveform S STEP (t) is a waveform having amplitude A, which is represented by Expression (1).
- S step ( t ) A ⁇ U ( t ) (1)
- U(t) is a unit step function.
- U(t) is zero, and when 0 ⁇ t, U(t) is 1.
- FIGS. 3A and 3B show simulation waveform curves which represent the output waveform R STEP (t) that is observed when an ideal step waveform S STEP (t) is transmitted via a given transmission line, and the waveform D EQ (t) which is to be output from the equalizer circuit.
- the electrical properties of the transmission line are fitted to those of a transmission line having a length of 1 m formed on an actual printed board.
- the waveform R STEP (t) is nothing but the step response.
- the waveform R STEP (t) is approximately expanded using M functions, i.e., f 1 (t) f 2 (t), . . . , f M (t). M is an integer.
- f 1 (t), f 2 (t), . . . , f M (t) can be defined in completely different forms, these functions are preferably defined in the same form. This is because such an arrangement provides a simple implementation by means of hardware.
- the J-th function f j (t) is defined by the following Expression, using parameters ⁇ j and ⁇ j .
- f j ( t ) ⁇ j ⁇ exp( ⁇ t/ ⁇ j ) (C)
- the following fitting parameters are employed, for example.
- the integer M should be determined giving consideration to the tradeoff between the circuit area and the fitting precision (equalizing precision), considering a realistic implementation, the integer is preferably determined in a range between 1 and 5.
- the equalizing processing for the step waveform described in the first step is expanded for a continuous data stream.
- the transmission line functions as a passive device, which does not behave in a non-linear manner. Accordingly, it can be assumed that the superposition principle for a linear circuit holds true.
- SA n (t) (A[n] ⁇ A[n ⁇ 1]) ⁇ U ( t ⁇ t n ) . . . (4a)
- FIG. 4 is a diagram which shows processing in which the continuous data string S(t) is resolved into the sum of step waveforms.
- FIG. 4 shows an example in which binary data is resolved into step waveforms. Also, data that is three-valued or more can be resolved in the same way.
- Step 1 The equalizing processing described in Step 1 is performed for each term of the right side of Expression (4), thereby obtaining each equalizing waveform DA n (t) for the continuous data sting.
- the term S STEP (t) of Expression (B) is replaced by SA n (t)
- time shift calculation is performed, in which the term t is replaced by (t ⁇ t n ), thereby obtaining each equalizing waveform DA n (t) as represented by the following Expression (D).
- FIG. 5 is a waveform diagram which shows an equalizing waveform for each of the step waveforms thus resolved.
- equalizing waveforms DA n (t) thus resolved are added together, thereby obtaining an equalizing waveform D CT (t) for the original wave S(t) in a range of t N ⁇ t ⁇ t N+1 .
- FIG. 6 is a diagram which shows a waveform obtained by superimposing the waveforms shown in FIG. 5 .
- Expression (5) is substituted into Expression (6), and Expression (4) is applied, thereby obtaining the following Expression (7).
- the Expression (8) is represented by the functions f j (t), thereby obtaining the following Expression (E).
- FIG. 7 shows an equalizing waveform D CT (t) for a continuous time system and an equalizing waveform D DT (t n ) for a discrete-time system.
- the waveform D CT (t) is quantized in increments of cycles.
- the value of the waveform D DT (t n ) is a representative value of the waveform D CT (t) for the time period ranging from t n to t n+1 .
- Expression (F) is rewritten as Expression (F).
- the Expression (F) represents the equalizing waveform to be generated by an equalizing circuit for the discrete-time system.
- each function f j (t) is defined by Expression (C)
- the function g j (T 1 , T 2 ) is represented by the following Expression (11).
- the Expression (11) is substituted into the Expression (F) for the discrete-time equalizer, thereby obtaining the following Expression (12).
- the equalizer circuit 10 performs signal processing represented by Expression (F), thereby enabling a waveform having almost no distortion to be observed at the reception terminal.
- Expression (F) the output data D[N] of the equalizer circuit 10 matches the data D DT [N] represented by Expression (F).
- the waveform distortion can be canceled out.
- the signal processing represented by the Expression (13) is executed, thereby canceling out distortion of the waveform.
- Expression (13) is transformed into the following Expression (14).
- each calculation unit ECU j should calculate the term [F T ( ⁇ j , ⁇ j , T[N]) ⁇ F A ( ⁇ j , A[N], T[n])].
- FIG. 8 is a circuit diagram which shows a first example configuration of the calculation unit ECU j .
- the calculation unit ECU j includes a first unit U 1 , a second unit U 2 , and a first multiplier M 1 .
- the first unit U 1 and the second unit U 2 perform the calculation of F A [N] represented by Expression (16) and the calculation of F T [N] represented by Expression (15), respectively.
- the first multiplier M 1 multiplies the output data F A [N] of the first unit U 1 and the output data F T [N] of the second unit U 2 , and outputs the multiplication thus calculated as D j [N].
- Expression (16) is expanded with the term A[n] ⁇ A[n ⁇ 1] as A′[n], and a computation method, which is the so-called Horner method, is used, thereby obtaining the following Expression (18).
- the first unit U 1 configured to calculate Expression (18) may be implemented as a recursive filter as shown in FIG. 8 .
- the validity of this implementation can be understood from the following Expression (19).
- the first unit U 1 includes a second multiplier M 2 , a third multiplier M 3 , a first function unit FUNC 1 , a second adder ADD 2 , a third adder ADD 3 , a first delay circuit DLY 1 , and a second delay circuit DLY 2 .
- the second multiplier M 2 multiplies T[N] by ( ⁇ 1/ ⁇ j ), which is a constant.
- the first function unit FUNC 1 receives the output data ( ⁇ T[N]/ ⁇ j ) of the second multiplier M 2 , and outputs the data represented by the expression exp( ⁇ T[N]/ ⁇ j ).
- the first delay circuit DLY 1 delays the data A[N] by one cycle that corresponds to the time sequence N, thereby generating A[N ⁇ 1].
- the second adder ADD 2 subtracts A[N ⁇ 1] from A[N].
- the third multiplier M 3 multiplies the first data F A [N] by the output data of the first function unit FUNC 1 , which is represented by Expression exp( ⁇ T[N]/ ⁇ j ).
- the second delay circuit DLY 2 delays the output data of the third multiplier M 3 by one cycle that corresponds to the time sequence N.
- the third adder ADD 3 adds the output data of the second delay circuit DLY 2 and the output data of the second adder ADD 2 together so as to generate the first data F A [N].
- the second unit U 2 includes an inverse generator INV 1 , a fourth multiplier M 4 through a sixth multiplier M 6 , a second function unit FUNC 2 , and a fourth adder ADD 4 .
- the inverse generator INV 1 generates the inverse of the data T[N], i.e., (1/T[N]).
- the fourth multiplier M 4 multiplies the output data (1/T[N]) of the inverse generator INV 1 by the constant ( ⁇ j ⁇ j ).
- the fifth multiplier M 5 multiples T[N] by ( ⁇ 1/ ⁇ j ), which is a constant.
- the second function unit C 2 receives the output data of the fifth multiplier M 5 , which is represented by Expression ( ⁇ T[N]/ ⁇ j ), and outputs the data represented by Expression exp( ⁇ T[N]/ ⁇ j ).
- the fourth adder ADD 4 subtracts the output data of the second function unit FUNC 2 from 1, which is a constant value.
- the sixth multiplier M 6 multiples the output data of the fourth multiplier M 4 by the output data of the fourth adder ADD 4 so as to generate the second data F T [N].
- At least one of the aforementioned multipliers may be provided in the form of a bit shifter.
- Each of the inverse generator INV 1 , the first function unit FUNC 1 , and the second function unit FUNC 2 may be provided in the form of a computing unit, or may be provided in the form of a lookup table.
- a combination of the second multiplier M 2 and the first function unit FUNC 1 of the first unit U 1 and a combination of the fifth multiplier M 5 and the second function unit FUNC 2 of the second unit U 2 each calculate the same term. Accordingly, the aforementioned component combinations preferably share the same circuit as shown in FIG. 8 . This reduces the circuit area and computation costs.
- FIG. 9 is a circuit diagram which shows a second example configuration of the calculation unit ECU j .
- Expression (16) can be expanded as follows.
- a ⁇ [ N ] A ′ ⁇ [ N ] + A ′ ⁇ [ N - 1 ] ⁇ exp ⁇ ( - 1 / ⁇ j ⁇ T ⁇ [ N - 1 ] ) + A ′ ⁇ [ N - 2 ] ⁇ exp ⁇ ( - 1 / ⁇ j ⁇ ( T ⁇ [ N - 1 ] + T ⁇ [ N - 2 ] ) ) + A ′ ⁇ [ N - 3 ] ⁇ exp ⁇ ( - 1 / ⁇ j ⁇ ( T ⁇ [ N - 1 ] + T ⁇ [ N - 2 ] + T ⁇ [ N - 3 ] ) ) + ... ( 16 ⁇ a )
- a first unit U 1 a shown in FIG. 9 is configured in the form of an L-order FIR filter which adds the terms of Expression (16 a ) until the L-th (L is an integer) term.
- the Expression (20) is applied to the Expression (F), thereby obtaining the following Expressions (21a) through (21c).
- FIG. 10 is a circuit diagram which shows a configuration of the calculation unit ECU j according to a first modification.
- a second unit U 2 b calculates the third data F T ′[N] represented by ⁇ j ⁇ exp( ⁇ T[N]/(2 ⁇ j )) which is a term of the Expression (21c).
- the second unit U 2 b includes a fifth multiplier M 5 , a seventh multiplier M 7 , a third function unit FUNC 3 , and an eighth multiplier M 8 , which are connected in series.
- the fifth multiplier M 5 multiplies T[N] by ( ⁇ 1/ ⁇ j ), which is a constant value.
- the second multiplier M 7 multiplies the output data of the fifth multiplier M 5 by (1 ⁇ 2), which is a constant value.
- the third function unit FUNC 3 receives the output data x of the seventh multiplier M 7 , and outputs data represented by Expression exp(x).
- the eighth multiplier M 8 multiplies the output data of the third function unit FUNC 3 by ⁇ j , which is a constant value.
- the first unit U 1 has the same configuration as that shown in FIG. 8 .
- the first multiplier M 1 multiplies the first data F A [N] by the third data F T ′[N].
- FIG. 11 is a circuit diagram which shows a configuration of a calculation unit ECU j according to a second modification.
- the circuit shown in FIG. 11 is a combination of the first unit U 1 a shown in FIG. 9 and the second unit U 2 b shown in FIG. 10 .
- Such a modification is effectively made as the present invention.
- FIG. 12 is a circuit diagram which shows a configuration of a calculation unit ECU′ j according to a third modification.
- a combination of the first delay circuit DLY 1 and the second adder ADD 2 shown in FIG. 8 is shared by the multiple calculation units ECU 1 through ECU M .
- Such a modification reduces the overall area of the interface circuit 100 d , as compared with that shown in FIG. 8 .
- FIG. 13 is a circuit diagram which shows a calculation unit ECU j according to a fourth modification.
- the calculation unit ECU j shown in FIG. 13 performs calculation according to the Expression (22). Specifically, the calculation unit ECU j includes adders ADD 2 , ADD 3 , ADD 5 , and ADD 6 , delay circuits DLY 1 and DLY 2 , function units FUNC 4 through FUNC 6 , and multipliers M 5 and M 7 .
- the fifth multiplier M 5 multiplies T[N] by the coefficient ( ⁇ 1/ ⁇ j ).
- the seventh multiplier M 7 multiplies the output data of the fifth multiplier M 5 by (1 ⁇ 2).
- the fourth function unit FUNC 4 takes the logarithm of the input data x, i.e., log e (x).
- the sixth adder ADD 6 adds the output data of the seventh multiplier M 7 , the output data of the fourth function unit FUNC 4 , and log e ( ⁇ j ), which is a constant value.
- the sixth function unit FUNC 6 receives the output data x of the sixth adder ADD 6 , and outputs data exp(x).
- the fifth adder ADD 5 adds the output data of the fifth multiplier M 5 and the output data of the fourth function unit FUNC 4 together.
- the fifth function unit FUNC 5 receives the output data x of the fifth adder ADD 5 , and outputs the data represented by Expression exp(x).
- the second delay circuit DLY 2 delays the output data of the fifth function unit FUNC 5 by one cycle that corresponds to the time sequence N.
- the third adder ADD 3 adds the output data of the second delay circuit DLY 2 and the output data of the second adder ADD 2 together, and outputs the data thus calculated to the fourth function unit FUNC 4 .
- g j ( T 1 ,T 2) ⁇ f j ( T 1)+ f j ( T 2) ⁇ /2
- FIGS. 14A and 14B are block diagrams which show the configurations of equalizer circuits 10 e and 10 f according to a sixth modification and a seventh modification, respectively.
- the equalizer circuit 10 e includes memory 11 instead of the multiple calculation units ECU.
- the first adder ADD 1 adds A[N] and the corresponding equalizing amount stored in the memory 11 .
- the equalizer circuit 10 f is provided in the form of memory. That is to say, the equalizing waveform represented by the Expression (F) is calculated beforehand, and the equalizing waveform thus calculated is stored in the memory.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Power Engineering (AREA)
- Dc Digital Transmission (AREA)
- Cable Transmission Systems, Equalization Of Radio And Reduction Of Echo (AREA)
- Tests Of Electronic Circuits (AREA)
Abstract
Description
D[N]=A[N]+Σ j=1:M(D j [N])
S step(t)=A·U(t) (1)
R STEP(t)=S STEP(t)·(1−Σj=1:M f j(t)) (A)
D EQ(t)=S STEP(t)·[1+Σj=1:M f j(t)] (B)
f j(t)=αj·exp(−t/τ j) (C)
-
- α1=0.90, τ1=65 ps
- α2=0.26, τ2=400 ps
- α3=0.10, τ3=2000 ps
- α4=0.14, τ4=100000 ps
S(t)=SA n(t)+SA n−1(t)+SA n−2(t)+ . . . +SA0(t) (4)
DA n(t)=SA n(t)·[1+Σj=1:M f j(t−t n)] (D)
D CT(t)=A[N]+Σ n=0:N [A[n]−A[n−1]]·Σj=1:M f j(t)] (E)
D DT [N]=A[N]+Σ n=0:N[(A[N]−A[n−1])·Σj=1:M g j(t N −t n , t N+1 −t n)) (F)
g j(T1,T2)={f j(T1)+f j(T2)}/2
Claims (17)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| PCT/JP2009/000988 WO2010100674A1 (en) | 2009-03-04 | 2009-03-04 | Equalizer circuit and testing apparatus using the same |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20110051798A1 US20110051798A1 (en) | 2011-03-03 |
| US8320440B2 true US8320440B2 (en) | 2012-11-27 |
Family
ID=42709254
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US12/808,359 Expired - Fee Related US8320440B2 (en) | 2009-03-04 | 2009-03-04 | Equalizer circuit |
Country Status (3)
| Country | Link |
|---|---|
| US (1) | US8320440B2 (en) |
| JP (1) | JP5274543B2 (en) |
| WO (1) | WO2010100674A1 (en) |
Families Citing this family (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2019169779A (en) * | 2018-03-22 | 2019-10-03 | 東芝メモリ株式会社 | Clock data reproducing apparatus, memory system, and data reproduction method |
| JP7668773B2 (en) * | 2022-09-02 | 2025-04-25 | アンリツ株式会社 | Signal generator and emphasis switching method using same |
Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2004518326A (en) | 2001-01-11 | 2004-06-17 | エイエスエムエル ユーエス, インコーポレイテッド | Method and system for efficient and accurate filtering and interpolation |
| WO2005121827A1 (en) | 2004-06-09 | 2005-12-22 | Advantest Corporation | Timing generator and semiconductor testing apparatus |
| US20080059091A1 (en) * | 2006-08-24 | 2008-03-06 | Advantest Corporation | Signal generator, test apparatus, and circuit device |
| JP2008271552A (en) | 2007-04-16 | 2008-11-06 | Tektronix Internatl Sales Gmbh | Method and device for generating digital preemphasis waveform data |
-
2009
- 2009-03-04 US US12/808,359 patent/US8320440B2/en not_active Expired - Fee Related
- 2009-03-04 WO PCT/JP2009/000988 patent/WO2010100674A1/en not_active Ceased
- 2009-03-04 JP JP2010501321A patent/JP5274543B2/en not_active Expired - Fee Related
Patent Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2004518326A (en) | 2001-01-11 | 2004-06-17 | エイエスエムエル ユーエス, インコーポレイテッド | Method and system for efficient and accurate filtering and interpolation |
| WO2005121827A1 (en) | 2004-06-09 | 2005-12-22 | Advantest Corporation | Timing generator and semiconductor testing apparatus |
| US20080059091A1 (en) * | 2006-08-24 | 2008-03-06 | Advantest Corporation | Signal generator, test apparatus, and circuit device |
| JP2008271552A (en) | 2007-04-16 | 2008-11-06 | Tektronix Internatl Sales Gmbh | Method and device for generating digital preemphasis waveform data |
Non-Patent Citations (3)
| Title |
|---|
| International Search Report (IPRP) dated Sep. 6, 2011 for the related PCT Application No. PCT/JP2009/000988. |
| PCT International Search Report for PCT Application No. PCT/JP2009/000988 mailed on Jun. 9, 2009. |
| PCT Written Opinion for PCT Application No. PCT/JP2009/000988 mailed on Jun. 9, 2009. |
Also Published As
| Publication number | Publication date |
|---|---|
| US20110051798A1 (en) | 2011-03-03 |
| WO2010100674A1 (en) | 2010-09-10 |
| JP5274543B2 (en) | 2013-08-28 |
| JPWO2010100674A1 (en) | 2012-09-06 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP4660794B2 (en) | Signal generation apparatus, test apparatus, and circuit device | |
| US8605566B2 (en) | Method and system for signal emulation | |
| JP6571133B2 (en) | Signal generating apparatus and signal generating method | |
| US8180609B2 (en) | Jittery signal generation with discrete-time filtering | |
| US8660820B2 (en) | Distortion cancellation using adaptive linearization | |
| US9641286B2 (en) | Transmitter noise injection | |
| CN101233714B (en) | Method and system for jitter compensation in communication system | |
| US20090185609A1 (en) | Equalizer test circuit and equalizer test signal generation circuit | |
| Park et al. | Statistical eye diagrams for high-speed interconnects of packages: A review | |
| US8320440B2 (en) | Equalizer circuit | |
| GB2446510A (en) | Simulation of analogue components of integrated circuits (ICs) in hardware description language (HDL) | |
| CN104734713A (en) | Method and converter device for converting an analog input signal into a digital output signal | |
| JP2012110031A (en) | Method and system for signal emulation | |
| US9178542B1 (en) | Methods and apparatus for accurate transmitter simulation for link optimization | |
| Viveros-Wacher et al. | Eye diagram optimization based on design of experiments (DoE) to accelerate industrial testing of high speed links | |
| Kim et al. | Time-driven Python-based simulator for verification of high-speed link circuits and systems | |
| JP2017199973A (en) | Compensation signal generating device, distortion compensator, semiconductor integrated circuit, compensation signal generating method, and computer program | |
| KR101076417B1 (en) | Threshold voltage control apparatus, testing apparatus and circuit device | |
| US8817862B2 (en) | Equalizer and equalizing method | |
| US9177087B1 (en) | Methods and apparatus for generating short length patterns that induce inter-symbol interference | |
| Garcia et al. | Effective equalization of a high speed differential channel with re-driver-screening and RSM DOE method applied to a real system | |
| Singla | Kalman Filter to Compensate for Temperature Effects and Other Impairments on High-speed PAM4-Signaling Channels | |
| Radhakrishnan | Stressed-eye analysis and jitter separation for high-speed serial links | |
| Cristofoli | Analysis and Design of High Speed Serial Interfaces for Automotive Applications | |
| Khilnani | An efficient implementation of link analysis algorithm in high-speed interfaces for NRZ in the presence of CMOS non-linearity in receivers |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: ADVANTEST CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:KOJIMA, SHOJI;REEL/FRAME:024541/0290 Effective date: 20100426 |
|
| FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| REMI | Maintenance fee reminder mailed | ||
| LAPS | Lapse for failure to pay maintenance fees | ||
| STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
| STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
| FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20161127 |