US7908310B2 - Multiplier-divider having error offset function - Google Patents
Multiplier-divider having error offset function Download PDFInfo
- Publication number
 - US7908310B2 US7908310B2 US11/714,764 US71476407A US7908310B2 US 7908310 B2 US7908310 B2 US 7908310B2 US 71476407 A US71476407 A US 71476407A US 7908310 B2 US7908310 B2 US 7908310B2
 - Authority
 - US
 - United States
 - Prior art keywords
 - signal
 - multiplier
 - divider
 - divisor
 - output
 - Prior art date
 - Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
 - Active, expires
 
Links
Images
Classifications
- 
        
- G—PHYSICS
 - G06—COMPUTING OR CALCULATING; COUNTING
 - G06G—ANALOGUE COMPUTERS
 - G06G7/00—Devices in which the computing operation is performed by varying electric or magnetic quantities
 - G06G7/12—Arrangements for performing computing operations, e.g. operational amplifiers
 - G06G7/16—Arrangements for performing computing operations, e.g. operational amplifiers for multiplication or division
 
 
Definitions
- the present invention relates to a multiplier-divider capable of offsetting errors and particularly to a multiplier-divider adopted for use on a power factor correction (PFC) circuit of power supplies.
 - PFC power factor correction
 - Multiplier-divider is widely used on modern electronic devices. It aims to generate an output signal proportional to two or more input signals.
 - the output signal may be voltage or current.
 - One of the common applications of the multiplier-divider is on a PFC circuit to generate a control signal through an input current, a feedback signal and an input voltage.
 - the active PFC circuit can be divided into a discontinuous current mode and a continuous current mode.
 - the continuous current mode is more suitable for the power supply with power output greater than 300 W, thus is the main R & D focus in the industry.
 - the PFC circuit adopted the continuous current mode generates a control signal through a multiplier-divider to set current ON so that the continuous current forms an average current close to the output voltage phase. Therefore the multiplier-divider is an important and necessary circuit in the continuous current mode.
 - U.S. Pat. No. 7,057,440 entitled “Multiplier-divider circuit for a PFC controller” has two multiplier-divider units coupled in series and a pulse generator to regulate operation of the multiplier-divider units.
 - Each multiplier-divider unit includes a charge time control circuit, a linear charge circuit and a sample circuit. It receives input of a first multiplier signal, a second multiplier signal and a divisor signal. It also has a current source to provide a selected current as the basis of gain. Output can be calculated according the following equation:
 - the multiplier-divider unit generates a charge signal V CHG through the first multiplier signal V E and a saw-tooth signal V SAW .
 - the saw-tooth signal V SAW is generated by the divisor signal V AC .
 - the saw-tooth signal V SAW is transformed by a current I 1 generated by the divisor signal V AC .
 - the current source of the divisor signal V AC that generates the current I 1 has resistance (marked by numeral 122 in the drawings of the cited reference). Since an error occurs between two the integrated circuits due to different manufacturing processes, a difference occurs between the resistor 122 of the current source and the external resistance that causes a manufacturing variation while the current I 1 is generated and passes through the resistor 122 .
 - the divisor signal V AC . is generated by the current I 1 , it also contains an error resulting from the manufacturing variation.
 - the error is proportional to the divisor signal V AC .
 - output generated by the cited reference has an error of 1/m 2 due to variations of temperature and manufacturing process.
 - Such an error causes the multiplier-divider used on the active PFC circuit in the continuous current mode to regulate the current phase cannot increase the efficiency to a designed value. There is still room for improvement.
 - the primary object of the present invention is to provide a multiplier-divider that can execute multiplication and division, and also can offset the aforesaid error to reduce the effect caused by the error so that the calculation result is closer to the desired value.
 - the invention provides a multiplier-divider capable of offsetting errors. It includes a buffer, a resistor, three sets of differential converters, two dividers, two multipliers and a pulse generator. Each multiplier has a peak detector and a voltage integrator with the period controlled by the divider. Each divider has two waveform generators which form independent dividers function wise, and have the structure passing through the multipliers at a next stage through the period.
 - the pulse generator has two bar gate units and a square wave generator to isolate waveform and reset the bar gate units.
 - V C I ⁇ t C
 - FIG. 1 is a circuit block diagram of the invention.
 - FIG. 2 is a circuit diagram of an embodiment of the invention.
 - FIG. 3 is a chart showing the waveform on selected nodes of the embodiment circuit.
 - the circuit includes a multiplier input terminal 11 , a first divisor input terminal 12 , a second divisor input terminal 13 and a third divisor input terminal 14 to receive respectively a first multiplier signal Vac, a first divisor signal Vav, a second divisor signal Vr and a third divisor signal Ve, and an output terminal 15 to output process result.
 - a first differential converter 31 which and the multiplier input terminal 11 are interposed by a buffer 2 .
 - the buffer 2 has an output end which and the first divisor input terminal 12 are bridged by a resistor 21 in a straddle manner.
 - the first divisor input terminal 12 further is connected to a capacitor.
 - the first multiplier signal Vac forms the first divisor signal Vav on the capacitor. Thereby the first multiplier signal Vac charges the capacitor to get the first divisor signal Vav, sampling loss can be reduced.
 - the multiplier-divider of the invention further includes the first differential converter 31 , a second differential converter 32 , a third differential converter 33 , a pulse generator 4 , a first multiplication unit 61 and a second multiplication unit 62 .
 - the first differential converter 31 receives the first divisor signal Vav and divides the current to output a plurality of divisor conversion signals Iav.
 - the second differential converter 32 receives the first multiplier signal Vac and outputs at least one multiplier conversion signal Iac.
 - the pulse generator 4 receives one of the divisor conversion signals Iav to generate a first pulse signal CLK 1 and a second pulse signal CLK 2 that are output through a first pulse output end and a second pulse output end.
 - the first division unit 51 receives one divisor conversion signal Iav, second divisor signal Vr and first pulse signal CLK 1 to execute division and output a first quotient signal SMP 1 .
 - the first multiplication unit 61 receives the first quotient signal SMP 1 and multiplier conversion signal Iac output from the second differential converter 32 and the first pulse signal CLK 1 to calculate the product of the first quotient signal SMP 1 and multiplier conversion signal Iac and output a first product signal Va.
 - the third differential converter 33 receives the first product signal Va and converts to output a product conversion signal Ia.
 - the second division unit 52 receives another divisor conversion signal Iav, third divisor signal Ve and second pulse signal CLK 2 and processes and outputs a second quotient signal SMP 2 .
 - the second multiplication unit 62 further receives the product conversion signal Ia output from the third differential converter 33 , the second quotient signal SMP 2 and the second pulse signal CLK 2 to form an output signal Vo resulting from multiplication of the product conversion signal Ia and the second quotient signal SMP 2 .
 - the first differential converter 31 , second differential converter 32 and third differential converter 33 convert voltage to current according to a selected ratio.
 - the first differential converter 31 , second differential converter 32 and third differential converter 33 are produced through a same manufacturing process, they have a same error coefficient.
 - the divisor conversion signals Iav generated by the first differential converter 31 go through two division processes through the first division unit 51 and second division unit 52 that accumulate two times of errors to form a division error.
 - the multiplier conversion signal Iac generated by the second differential converter 32 passes through the first multiplication unit 61 to generate the first product signal Va.
 - the first product signal Va is converted to the product conversion signal Ia through the third differential converter 33 .
 - the first multiplier signal Vac also goes through the second differential converter 32 and the third differential converter 33 to accumulate two times of errors to form one multiplication error.
 - the product conversion signal Ia and the second quotient signal SMP 2 are multiplied to offset the accumulated error coefficients resulting from two times of divisions and multiplications.
 - the output signal Vo is not affected by the error coefficients.
 - the first multiplier signal Vac passes through the buffer 2 and is sent to the second differential converter 32 to form the multiplier conversion signal Iac.
 - the buffer 2 has the rear end connecting to the resistor 21 in a straddle manner and the first divisor input terminal 12 .
 - the first divisor input terminal 12 is connected to a capacitor to form the first divisor signal Vav.
 - the first divisor signal Vav is input to the first differential converter 31 to form the divisor conversion signal Iav.
 - the divisor conversion signal Iav and the second divisor signal Vr are input to the first division unit 51 .
 - the first division unit 51 includes a linear charge circuit consisting of a circuit switch S 2 and a capacitor C 3 and a square wave generator consisting of a comparator U 7 .
 - the divisor conversion signal Iav charges the capacitor C 3 during the OFF period of the switch S 2 .
 - the comparator U 7 has two input ends connecting to the capacitor C 3 and the second divisor signal Vr. Through the linear charge circuit a saw-tooth voltage is formed and input to the square wave generator of the first division unit 51 to be compared with the second divisor signal Vr. When the peak voltage of the capacitor C 3 is higher than the second divisor signal Vr, the comparator U 7 outputs a high level.
 - Output of the first division unit 51 is substantially same as a time period obtained by division process of the second divisor signal Vr and the divisor conversion signal Iav.
 - the second division unit 52 includes an OR gate U 11 , an AND gate U 4 and a comparator U 10 .
 - the comparator U 10 receives a current component of the divisor conversion signal Iav and the third divisor signal Ve. Similarly, a time period is obtained by comparing the divisor conversion signal Iav and the third divisor signal Ve and performing a division process.
 - the pulse generator 4 includes a first bar gate unit 41 and a second bar gate unit 42 .
 - the first bar gate unit 41 and second bar gate unit 42 may consist of two SR-flip flop.
 - the input and output relationship of the first bar gate unit 41 and second bar gate unit 42 is a technique known in the art, thus details are omitted hereinafter.
 - the division unit 51 and second division unit 52 have output linking respectively to an input of the first bar gate unit 41 and second bar gate unit 42 .
 - the first bar gate unit 41 and second bar gate unit 42 have one output end delivering the first pulse signal CLK 1 and second pulse signal CLK 2 .
 - the first bar gate 41 and second bar unit 42 further are interposed by a period restriction circuit.
 - the period restriction circuit includes a linear charge circuit consisting of a switch S 6 and a capacitor C 4 , a comparator U 8 and a voltage source.
 - the period restriction circuit has the output linking to another input end of the first bar gate unit 41 and second bar gate unit 42 .
 - the charging time of the period restriction circuit is controlled by the first pulse signal CLK 1 .
 - the first pulse signal CLK 1 passes through a NOT gate U 5 to control the switch S 2 of the linear charge circuit of the first division unit 51 , thereby to control the operation sequence of the first division unit 51 .
 - the first pulse signal CLK 1 passes through the NOT gate U 5 and a NOR gate U 6 to be linked to the first multiplication unit 61 .
 - the first multiplication unit 61 includes a peak detector and a voltage integrator.
 - the voltage integrator includes a switch S 5 and a capacitor C 5 . ON/OFF of the switch S 5 is controlled by the first pulse signal CLK 1 .
 - the capacitor C 5 is connected to the second differential converter 32 .
 - the capacitor C 5 performs charging through the multiplier conversion signal Iac during the first pulse signal CLK 1 is at a low level.
 - the peak detector includes a sampling switch S 7 , a capacitor C 6 and a comparator X 3 .
 - the sampling switch S 7 of the peak detector When the first quotient signal SMP 1 output from the first division unit 51 is at a high level, the sampling switch S 7 of the peak detector is ON.
 - the first quotient signal SMP 1 is substantially same as a time period to be multiplied with the current.
 - the peak detector takes voltage samples of the integration performed by the voltage integrator to make the capacitor C 6 to be charged at the same voltage level of the capacitor C 5 .
 - the first bar gate unit 41 also outputs the first pulse signal CLK 1 to set the sampling switch S 7 OFF when charging of the capacitor C 6 is finished through the delay of the NOT gate U 5 and NOR gate U 6 . Thereafter the switch S 5 is ON to allow the capacitor C 5 to perform discharging.
 - the capacitor C 6 can maintain a voltage peak value for the multiplier conversion signal Iac to charge the capacitor C 5 during the first pulse signal CLK 1 at a low level to form a multiplication effect to output a first product signal Va.
 - the first product signal Va is linked to the third differential converter 33 to be converted to a product conversion signal Ia to be sent to the second multiplication unit 62 .
 - the second multiplication unit 62 also has a peak detector and a voltage integrator which consists of a switch S 1 and a capacitor C 1 .
 - the second pulse signal CLK 2 passes through three NOT gates U 1 , U 2 and U 3 and is linked to the switch S 1 to control ON and OFF of the switch S 1 .
 - the peak detector includes a sampling switch S 3 , a capacitor C 2 and a comparator X 1 .
 - the second quotient signal SMP 2 output by the second division unit 52 is at a high level, by cooperating with the second pulse signal CLK 2 which also is at a high level, the AND gate U 4 can output a high level to set the sampling switch S 3 ON.
 - the peak detector takes a voltage sample integrated by the voltage integrator so that the capacitor C 2 keeps the capacitor C 1 at a voltage peak value. Then the sampling switch S 3 is set OFF, and the switch S 1 is ON to make the capacitor C 1 to perform discharging.
 - the peak voltage of the capacitor C 2 makes the comparator X 1 to generate the output signal Vo to finish the whole multiplication and division processes.
 - TCLR 1 is the charge time of Iac to C 5 , by putting (4) into (5), the following can be derived:
 - Va Iac ⁇ Vr ⁇ C ⁇ ⁇ 3 C ⁇ ⁇ 5 ( 6 )
 - T CLR ⁇ ⁇ 2 Ve ⁇ C ⁇ ⁇ 3 Iav ( 7 )
 - Vo Ia ⁇ T CLR ⁇ ⁇ 2 C ⁇ ⁇ 1 ( 8 )
 - TCLR 2 is the charge time of Ia to C 1 , by putting (3), (6) and (7) into (8), the following can be derived:
 - V O M ⁇ ⁇ 3 ⁇ M ⁇ ⁇ 2 ⁇ C ⁇ ⁇ 3 2 C ⁇ ⁇ 1 ⁇ C ⁇ ⁇ 5 ⁇ M ⁇ ⁇ 1 2 ⁇ Vr ⁇ Vac ⁇ Ve Vav 2 ( 9 )
 - Vav (2 ⁇ square root over (2) ⁇ / ⁇ ) ⁇ Vrms, where Vrms is the average square root value of the first multiplier signal Vac, the following can be derived:
 - Vo 0.5 ⁇ Vr ⁇ Ve ⁇ Vac Vrms 2
 
Landscapes
- Engineering & Computer Science (AREA)
 - Physics & Mathematics (AREA)
 - Mathematical Physics (AREA)
 - Theoretical Computer Science (AREA)
 - Power Engineering (AREA)
 - Software Systems (AREA)
 - Computer Hardware Design (AREA)
 - General Physics & Mathematics (AREA)
 - Analogue/Digital Conversion (AREA)
 
Abstract
Description
The following equation can be derived:
Iav=Vav×M1 (1)
Iac=Vac×M2 (2)
Ia=Va×M3 (3)
M2=1X M3=1X M1=(π/2)X
Claims (28)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title | 
|---|---|---|---|
| US11/714,764 US7908310B2 (en) | 2007-03-07 | 2007-03-07 | Multiplier-divider having error offset function | 
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title | 
|---|---|---|---|
| US11/714,764 US7908310B2 (en) | 2007-03-07 | 2007-03-07 | Multiplier-divider having error offset function | 
Publications (2)
| Publication Number | Publication Date | 
|---|---|
| US20080222230A1 US20080222230A1 (en) | 2008-09-11 | 
| US7908310B2 true US7908310B2 (en) | 2011-03-15 | 
Family
ID=39742726
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date | 
|---|---|---|---|
| US11/714,764 Active 2030-01-12 US7908310B2 (en) | 2007-03-07 | 2007-03-07 | Multiplier-divider having error offset function | 
Country Status (1)
| Country | Link | 
|---|---|
| US (1) | US7908310B2 (en) | 
Families Citing this family (3)
| Publication number | Priority date | Publication date | Assignee | Title | 
|---|---|---|---|---|
| CN102236769A (en) * | 2010-04-27 | 2011-11-09 | 日隆电子股份有限公司 | Multiplier-divider and method thereof | 
| CN113655987B (en) * | 2021-08-12 | 2024-04-26 | 上海晶丰明源半导体股份有限公司 | Arithmetic circuit and chip | 
| CN116149601B (en) * | 2022-12-08 | 2025-09-26 | 浙江大学 | A divider circuit based on voltage-controlled current source and division calculation method | 
Citations (5)
| Publication number | Priority date | Publication date | Assignee | Title | 
|---|---|---|---|---|
| US5960207A (en) * | 1997-01-21 | 1999-09-28 | Dell Usa, L.P. | System and method for reducing power losses by gating an active power factor conversion process | 
| US6744241B2 (en) * | 2002-06-07 | 2004-06-01 | Infineon Technologies Ag | Method for driving a switch in a switch-mode converter, and a drive circuit for driving a switch | 
| US6812769B1 (en) * | 2003-08-12 | 2004-11-02 | System Chemical Corp. | Switched charge multiplier-divider | 
| US7057440B2 (en) * | 2003-11-03 | 2006-06-06 | System General Corp. | Multiplier-divider circuit for a PFC controller | 
| US7400517B2 (en) * | 2006-07-03 | 2008-07-15 | Semiconductor Components Industries, L.L.C. | Power factor correction circuit and method therefor | 
- 
        2007
        
- 2007-03-07 US US11/714,764 patent/US7908310B2/en active Active
 
 
Patent Citations (5)
| Publication number | Priority date | Publication date | Assignee | Title | 
|---|---|---|---|---|
| US5960207A (en) * | 1997-01-21 | 1999-09-28 | Dell Usa, L.P. | System and method for reducing power losses by gating an active power factor conversion process | 
| US6744241B2 (en) * | 2002-06-07 | 2004-06-01 | Infineon Technologies Ag | Method for driving a switch in a switch-mode converter, and a drive circuit for driving a switch | 
| US6812769B1 (en) * | 2003-08-12 | 2004-11-02 | System Chemical Corp. | Switched charge multiplier-divider | 
| US7057440B2 (en) * | 2003-11-03 | 2006-06-06 | System General Corp. | Multiplier-divider circuit for a PFC controller | 
| US7400517B2 (en) * | 2006-07-03 | 2008-07-15 | Semiconductor Components Industries, L.L.C. | Power factor correction circuit and method therefor | 
Also Published As
| Publication number | Publication date | 
|---|---|
| US20080222230A1 (en) | 2008-09-11 | 
Similar Documents
| Publication | Publication Date | Title | 
|---|---|---|
| US8482948B2 (en) | Interleave control power supply device and control circuit | |
| CN101379687B (en) | Comparator type dc-dc converter | |
| US8089255B2 (en) | Power factor correction power supply unit, and control circuit and control method used in the same | |
| CN106685210A (en) | Power factor correction circuit, control method and controller | |
| CN103731022A (en) | Active power factor corrector circuit | |
| CN104583784A (en) | Systems and methods of input power and current measurement | |
| US20200379495A1 (en) | Power factor correction circuit, control method and controller | |
| US20200379496A1 (en) | Power factor correction circuit, control method and controller | |
| US7908310B2 (en) | Multiplier-divider having error offset function | |
| US20190123725A1 (en) | Pulse width modulation technique with time-ratio duty cycle computation | |
| CN103066831A (en) | Control circuit and control method | |
| WO2024243492A2 (en) | System and method for digital twin-based health and fault monitoring for power electronics systems | |
| US8344716B2 (en) | Methods and systems for power supply adaptive control utilizing transfer function measurements | |
| CN103645763A (en) | Circuit for controlling time sequence and slope compensation in switching regulator | |
| Sun et al. | Discussions on control loop design in average current mode control [PWM DC/DC power convertors] | |
| CN102195290B (en) | Control circuits, power conditioners including control circuits, solar power generation systems | |
| Ram et al. | Comparison of different control strategy of conventional and digital controller for active power line conditioner (APLC) for harmonic compensation | |
| Oraw et al. | Load adaptive, high efficiency, switched capacitor intermediate bus converter | |
| CN203561909U (en) | Circuit for timing sequence control and slope compensation in switching regulator | |
| CN201025512Y (en) | Multiplier-divider with error cancellation function | |
| US20060031736A1 (en) | Actuation circuit for a switch in a switch-mode converter for improving the response to sudden changes | |
| JP4003501B2 (en) | Three-phase PWM rectifier controller | |
| Hu et al. | Analysis and modeling of on-chip charge pump designs basedon pumping gain increase circuits with a resistive load | |
| Adragna et al. | New Fixed-Off-Time PWM modulator provides constant frequency operation in boost PFC pre-regulators | |
| Sun et al. | A Totem-pole PFC with Re-rush Current Control, Accurate E-metering, Low iTHD and High Power Density | 
Legal Events
| Date | Code | Title | Description | 
|---|---|---|---|
| AS | Assignment | 
             Owner name: SPI ELECTRONIC CO., LTD., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LIN, KUO-FAN;REEL/FRAME:019081/0182 Effective date: 20070119  | 
        |
| AS | Assignment | 
             Owner name: FSP TECHNOLOGY INC., TAIWAN Free format text: CHANGE OF NAME;ASSIGNOR:SPI ELECTRONIC CO., LTD.;REEL/FRAME:025718/0985 Effective date: 20110130  | 
        |
| STCF | Information on status: patent grant | 
             Free format text: PATENTED CASE  | 
        |
| FPAY | Fee payment | 
             Year of fee payment: 4  | 
        |
| MAFP | Maintenance fee payment | 
             Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8  | 
        |
| MAFP | Maintenance fee payment | 
             Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12  |