US7858155B2 - Plasma processing method and plasma processing apparatus - Google Patents
Plasma processing method and plasma processing apparatus Download PDFInfo
- Publication number
- US7858155B2 US7858155B2 US11/666,773 US66677305A US7858155B2 US 7858155 B2 US7858155 B2 US 7858155B2 US 66677305 A US66677305 A US 66677305A US 7858155 B2 US7858155 B2 US 7858155B2
- Authority
- US
- United States
- Prior art keywords
- sample
- plasma
- dielectric layer
- plasma processing
- vacuum container
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related, expires
Links
Images
Classifications
-
- H10P72/7611—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01J—ELECTRIC DISCHARGE TUBES OR DISCHARGE LAMPS
- H01J37/00—Discharge tubes with provision for introducing objects or material to be exposed to the discharge, e.g. for the purpose of examination or processing thereof
- H01J37/32—Gas-filled discharge tubes
- H01J37/32431—Constructional details of the reactor
- H01J37/32623—Mechanical discharge control means
- H01J37/32642—Focus rings
-
- H10P32/1204—
-
- H10P72/0421—
Definitions
- the present invention relates to a plasma processing method and a plasma processing apparatus.
- the invention relates to a method and apparatus for supplying plasma to a surface layer of a sample uniformly.
- FIG. 12 shows a general configuration of a plasma processing apparatus which is used for a plasma doping method as a conventional impurity introducing method disclosed in the above-mentioned Patent document 1.
- a sample electrode 43 to be mounted with a sample 42 which is a silicon wafer is provided in a vacuum container 41 .
- a gas supply apparatus 44 for supplying a doping source gas containing a desired element such as B 2 H 6 to the inside of the vacuum container 41 and a pump 45 for reducing the pressure in the vacuum container 41 are provided, whereby the pressure in the vacuum container 41 can be kept at a prescribed value.
- Microwaves are radiated from a microwave waveguide 46 into the vacuum container 41 via a quartz plate 47 as a dielectric window.
- the microwaves interact with a DC magnetic field formed by an electromagnet 48 , whereby microwave plasma with a magnetic field (electron cyclotron resonance plasma) 49 is formed in the vacuum container 41 .
- a high-frequency power source 51 is connected to the sample electrode 43 via a capacitor 50 so as to enable control of the potential of the sample electrode 43 .
- a gas that is supplied form the gas supply apparatus 44 is introduced into the vacuum container 41 through a gas inlet 52 and exhausted into the pump 45 through an exhaust hole 53 .
- a doping source gas such as B 2 H 6 that is introduced through the gas inlet 52 is converted into plasma 49 by a plasma generating means consisting of the microwave waveguide 46 and the electromagnet 48 and boron ions in the plasma 49 are supplied to the surface of a sample 42 by means of the high-frequency power source 51 .
- gases containing an impurity that is rendered electrically active when supplied to a sample such as a silicon wafer such as a doping source gas B 2 H 6
- a doping source gas B 2 H 6 have a problem that they are very dangerous; for example, they are harmful to human bodies or high in reactivity.
- a doping source gas In plasma doping methods, all substances contained in a doping source gas are introduced into a sample.
- a doping source gas B 2 H 6 for example, hydrogen is also introduced into a sample though only boron is an impurity that is effective when introduced into the sample.
- FIG. 13 shows a general configuration of a plasma doping apparatus which is used in a plasma doping method as the conventional impurity introducing method disclosed in Patent document 2.
- a sample electrode 43 to be mounted with a sample 42 which is a silicon wafer is provided in a vacuum container 41 .
- a gas supply apparatus 44 for supplying an inert gas to the inside of the vacuum container 41 and a pump 45 for reducing the pressure in the vacuum container 41 are provided, whereby the pressure in the vacuum container 41 can be kept at a prescribed value.
- Microwaves are radiated from a microwave waveguide 46 into the vacuum container 41 via a quartz plate 47 as a dielectric window. The microwaves interact with a DC magnetic field formed by an electromagnet 48 , whereby microwave plasma with a magnetic field (electron cyclotron resonance plasma) 49 is formed in the vacuum container 41 .
- a high-frequency power source 51 is connected to the sample electrode 43 via a capacitor 50 , whereby the potential of the sample electrode 43 can be controlled.
- An impurity solid 54 containing an impurity element such as boron is mounted on a solid holding stage 55 , whose potential is controlled by a high-frequency power source 57 connected to it via a capacitor 56 .
- a gas that is supplied form the gas supply apparatus 44 is introduced into the vacuum container 41 through a gas inlet 52 and exhausted into the pump 45 through an exhaust hole 53 .
- an inert gas such as argon (Ar) introduced through the gas inlet 11 is converted into plasma by a plasma generating means consisting of the microwave waveguide 46 and the electromagnet 48 , and part of impurity element atoms that have been expelled from the impurity solid 54 by the bombardment into the plasma are ionized and introduced into a surface layer of a sample 42 .
- argon Ar
- a silicon oxide film as a gate oxide film is formed on the surface of the sample 42 .
- a conductive layer for formation of gate electrodes is formed on the gate oxide film by CVD or the like and then patterned into gate electrode patterns.
- the sample 42 on which the gate electrodes have been formed in this manner is set in the plasma doping apparatus, and source and drain regions are formed by introducing an impurity by the above-described method in a self-aligned manner using the gate electrodes as a mask. MOS transistors are thus obtained.
- activation processing needs to be performed after the introduction of the impurity by the plasma doping.
- the activation processing is processing of rendering the crystal in an active state by heating the sample 42 by flash lamp annealing, laser annealing, or the like.
- a shallow activation layer can be obtained by heating a very thin impurity-introduced layer effectively.
- processing for increasing, before introduction of the impurity, the absorbance, for light emitted from a light source such as a laser or a lamp, of a very thin layer into which to introduce the impurity is performed. This processing, which is called “pre-amorphyzation,” is as follows.
- Patent document 1 U.S. Pat. No. 4,912,065
- Patent document 2 JP-A-09-115851
- Non-patent document 1 Y. Sasaki et al., “B 2 H 6 Plasma Doping with In-situ He Pre-amorphyzation,” 2004 Symposia on VLSI Technology and Circuits.
- FIG. 10 shows a result of a measurement of the thickness of an amorphous layer produced by amorphyzing a 200-mm-diameter silicon wafer by the conventional plasma doping apparatus of FIG. 12 .
- the x-axis is taken in the top-to-bottom direction in FIG. 12 .
- the thickness of the amorphous layer is extremely high in a peripheral portion of the wafer (sample), in particular, in an area within 10 mm of the outer perimeter of the wafer.
- the thickness of the amorphous layer is a thickness of an amorphous silicon layer of a single crystal silicon wafer measured by an elliptometry method.
- This phenomenon is not limited to the thickness of an amorphous layer. It has been found that high impurity concentrations likewise occur in an area close to the outer perimeter of a wafer when plasma doping is performed by supplying impurity plasma to the surface of an amorphous layer after formation of the amorphous layer.
- each of the above phenomena occurs because an edge effect causes plasma concentration in a peripheral area of a wafer, whereby energy concentration occurs in the vicinity of the outer perimeter of a wafer and plasma reaches the wafer surface in a state that the plasma concentration is high.
- the present invention has been made in view of the above circumstances, and an object of the invention is therefore to increase the uniformity of plasma processing.
- Another object of the invention is to provide an amorphyzing method and apparatus capable of increasing the uniformity of amorphyzation processing.
- a further object of the invention is to provide an impurity introducing method and apparatus capable of increasing the sample surface uniformity of the impurity introduction amount.
- a plasma processing method is characterized in that plasma is applied to a surface of a sample while being adjusted so that thickness of an ion sheath is made uniform on the surface of the sample.
- the incidence energy of plasma incident on the sample is made uniform in the entire area including the area corresponding to the portion, close to the outer perimeter, of the sample, which makes it possible to increase the uniformity of the plasma processing.
- this method enables not only control of the in-plane uniformity but also control in the three dimensions including the depth.
- V P When a conductor having a potential V P is inserted in plasma having a plasma potential V S , a negative electric field is formed around the conductor if V P ⁇ V S . Since ions are attracted and electrons are repelled, a condition (ion concentration)>(electron concentration) is established and a charge layer consisting of only ions is formed. Conversely, if V P >V S , a charge layer consisting of only electrons is formed.
- sheath This charge layer is called “sheath.”
- a sheath consisting of electrons is called “electron sheath” and a sheath consisting of ions is called “ion sheath.”
- a sheath voltage drop V SH can be increased (controlled) by applying high-frequency power to the electrode. Since the mobility of electrons is much higher than that of ions, a large electron current flows in if the application voltage is positive whereas a small ion current flows in if the application voltage is negative. Since the electrode (or substrate surface) is in a floating state in a DC sense, a steady state is established when the net current (the DC component of the current) becomes zero. Therefore, the electrode (or substrate surface) is self-biased at a negative potential. In general, the self-bias voltage is represented by V DC (direct-current voltage) and the difference V PP between the instantaneous maximum and minimum values of the high-frequency voltage is represented by V PP (peak-to-peak voltage). If the high-frequency power applied to the electrode is increased, V DC and V PP are increased.
- the capacitance per unit area between a substrate and a pedestal is set a little larger than that between plasma and the pedestal via a dielectric ring, whereby the difference between the ion sheath thickness in the area corresponding to the substrate central portion and that in the area corresponding to the substrate peripheral portion is reduced.
- the uniformity of pre-amorphyzation processing can be increased by decreasing the difference between the capacitance per unit area between the substrate and the pedestal and the capacitance between the plasma and the pedestal via the dielectric ring in the above manner.
- the plasma processing method according to the invention includes a method for amorphyzing a surface layer of the sample.
- the amorphyzation which introduces plasma to a prescribed depth from the sample surface and thereby amorphyzes plasma-introduced regions can control the introduction depth of an impurity with high accuracy if performed before or during doping.
- the plasma processing method according to the invention includes a method for introducing an impurity into a surface layer of the sample.
- the introduction of an impurity depends on, in particular, the in-plane distribution in the sample and the energy state of the impurity at that position. Therefore, uniform processing can be attained with high accuracy.
- the plasma processing method includes a method comprising the steps of mounting the sample on a sample electrode disposed in a vacuum container, exhausting the vacuum container while supplying a source gas to inside the vacuum container, and generating plasma in the vacuum container by supplying high-frequency power to a plasma source; and applying plasma to the surface of the sample in a state that a conductor ring having a surface that is approximately the same in height as the surface of the sample is disposed so as to surround an outer perimeter of the sample.
- this constitution can attain a uniform in-plane distribution in the surface of the sample.
- the invention provides an amorphyzing method having the steps of mounting a sample on a sample electrode disposed in a vacuum container, exhausting the vacuum container while supplying a gas to inside the vacuum container by a gas supply apparatus and controlling pressure in the vacuum container at a prescribed value, generating plasma in the vacuum container by supplying high-frequency power to a plasma source; and amorphyzing a surface crystal layer of a sample by supplying a voltage to the sample electrode, characterized in that the amorphyzation is performed in a state that a conductor ring having a surface that is approximately the same in height as the surface of the sample is disposed outside an outer perimeter of the sample.
- the distortion of equipotential lines of a sheath layer in the area corresponding to the portion, close to the outer perimeter, of the sample is reduced and the incidence energy of ions incident on the sample is thereby made uniform in the entire area including the area corresponding to the portion, close to the outer perimeter, of the sample.
- the uniformity of the amorphyzation processing can thus be increased.
- the plasma processing method according to the invention includes a method in which a distance between the outer perimeter of the sample and an inner perimeter of the conductor ring is in a range of 1 mm to 10 mm.
- This constitution makes it possible to secure both of a sufficient margin for transport of a substrate and high uniformity of processing.
- the plasma processing method according to the invention includes a method in which a difference in height between the surface of the sample and a surface of the conductor ring is in a range of 0.001 mm to 1 mm.
- This constitution makes it possible to attain even higher uniformity of processing.
- the plasma processing method includes a method in which a voltage is applied to a pedestal in a state that the sample electrode has a layered structure in which a first dielectric layer, an electrostatic chuck electrode, a second dielectric layer, and the pedestal are arranged in this order from the side that is closer to the sample, that the first dielectric layer, the electrostatic chuck electrode, and the second dielectric layer project from the pedestal, and that a third dielectric layer is disposed between the conductor ring and the pedestal.
- the capacitance between the pedestal and the substrate can be made approximately equal to that between the pedestal and the conductor ring. It is desirable that the two capacitances be approximately identical. If the former is smaller than 0.5 times the latter, an ion sheath is too thick over the surface of the conductor ring and the electric field strength of the sheath in the area corresponding to the edge portion of the sample is lower than in the area corresponding to the central portion of the sample. As a result, the processing rate may become low in the edge portion of the sample.
- the plasma processing method also includes a method in which a voltage is applied to an electrostatic chuck electrode in a state that the sample electrode has a layered structure in which a first dielectric layer, the electrostatic chuck electrode, a second dielectric layer, and a pedestal are arranged in this order from the side that is closer to the sample, that the first dielectric layer, the electrostatic chuck electrode, and the second dielectric layer project from the pedestal, and that a third dielectric layer is disposed between the conductor ring and the pedestal.
- the capacitance between the pedestal and the substrate can be made approximately equal to that between the pedestal and the conductor ring. It is desirable that the two capacitances be approximately identical. If the former is smaller than 0.5 times the latter, an ion sheath is too thick over the surface of the conductor ring and the electric field strength of the sheath in the area corresponding to the edge portion of the sample is lower than in the area corresponding to the central portion of the sample. As a result, the processing rate may become low in the edge portion of the sample.
- the plasma processing method according to the invention includes a method in which plasma processing is performed in a state that a focus ring having a surface that is higher than the surface of the sample by 1 mm or more is disposed outside an outer perimeter of the sample.
- the distortion of equipotential lines of a sheath layer is reduced by concentrating plasma on the focus ring in the area corresponding to the portion, close to the outer perimeter, of the sample and the incidence energy of ions or plasma incident on the sample is thereby made uniform in the entire area including the area corresponding to the portion, close to the outer perimeter, of the sample.
- the uniformity of the amorphyzation processing can thus be increased.
- the plasma processing method according to the invention includes a method in which a distance between the outer perimeter of the sample and an inner perimeter of the focus ring is in a range of 1 mm to 10 mm.
- This constitution makes it possible to secure both of a sufficient margin for transport of a substrate and high uniformity of processing. If the distance is shorter than 1 mm, the transport of a substrate is difficult. If the distance is longer than 10 mm, it is difficult to obtain the effect of reducing the distortion of equipotential lines.
- the plasma processing method according to the invention includes a method in which a difference in height between the surface of the sample and a surface of the focus ring is in a range of 1 mm to 15 mm.
- This constitution makes it possible to attain even higher uniformity of processing.
- the plasma processing method includes a method comprising the steps of mounting the sample on a tray disposed in a vacuum container and having a step inside which the sample is mounted, exhausting the vacuum container while supplying a source gas to inside the vacuum container, and generating plasma in the vacuum container by supplying high-frequency power to a plasma source; and applying plasma to the surface of the sample while making an adjustment so that a surface of a portion, outside the recess, of the tray is approximately the same in height as the surface of the sample.
- the distortion of equipotential lines of a sheath layer in the area corresponding to the portion, close to the outer perimeter, of the sample is reduced and the incidence energy of ions incident on the sample is thereby made uniform in the entire area including the area corresponding to the portion, close to the outer perimeter, of the sample.
- the uniformity of the amorphyzation processing can thus be increased.
- the plasma processing method according to the invention includes a method in which a distance between the outer perimeter of the sample and the step is in a range of 1 mm to 10 mm.
- This constitution makes it possible to secure both of a sufficient margin for transport of a substrate and high uniformity of processing.
- the plasma processing method according to the invention includes a method in which a difference in height between the surface of the sample and a surface of the portion, outside the step, of the tray is in a range of 0.001 mm to 1 mm.
- This constitution makes it possible to attain even higher uniformity of processing.
- the plasma processing method according to the invention includes a method in which the sample is a silicon wafer and the tray is made of silicon.
- This constitution can minimize of the substrate pollution.
- the plasma processing method according to the invention includes a method in which the plasma processing is performed in a state that the tray is pressed against the sample electrode.
- This constitution enables efficient heat dissipation from the substrate via the sample electrode and thereby makes it possible to control the substrate temperature more precisely.
- the plasma processing method includes a method in which a step of generating plasma and a step in which the plasma generation is suspended and pressure in the vacuum container is set higher than in the step of generating plasma are performed alternately and repeatedly.
- the pressure in the vacuum container is in a range of 100 Pa to 1,000 Pa in the step in which the plasma generation is suspended and the pressure in the vacuum container is set higher than in the step of generating plasma.
- This constitution makes it possible to control the substrate temperature more precisely.
- the invention provides a plasma processing apparatus having a vacuum container; a sample electrode disposed in the vacuum container and to be mounted with a sample; a gas supply apparatus for supplying a gas to inside the vacuum container; an exhaust apparatus for exhausting the vacuum container; a pressure control device for controlling pressure in the vacuum container; a plasma source; a high-frequency power source for supplying high-frequency power to the plasma source; and a voltage source for applying a voltage to the sample electrode, characterized by comprising an auxiliary member disposed around the sample electrode so that plasma is applied to a surface of a sample while being adjusted so as to have a uniform energy state on the surface of the sample.
- the plasma processing apparatus includes an apparatus in which the plasma is adjusted so as to amorphyze a surface layer of the sample.
- the plasma processing apparatus includes an apparatus in which the plasma is adjusted so as to introduce an impurity into a surface layer of the sample.
- the plasma processing apparatus includes an apparatus in which the sample electrode has a projecting portion to be mounted with the sample, and the auxiliary member is a conductor ring disposed so as to surround an outer perimeter of the sample and to have a surface that is approximately the same in height as the surface of the sample.
- the distortion of equipotential lines of a sheath layer in the area corresponding to the portion, close to the outer perimeter, of the sample is reduced and the incidence energy of ions incident on the sample is thereby made uniform in the entire area including the area corresponding to the portion, close to the outer perimeter, of the sample.
- the uniformity of the amorphyzation processing can thus be increased.
- the plasma processing apparatus includes an apparatus in which a distance between the outer perimeter of the sample and an inner perimeter of the conductor ring is in a range of 2 mm to 11 mm.
- This configuration makes it possible to secure both of a sufficient margin for transport of a substrate and high uniformity of processing.
- the plasma processing apparatus includes an apparatus in which a difference in height between the surface of the sample and a surface of the conductor ring is in a range of 0.001 mm to 2 mm.
- This configuration makes it possible to attain even higher uniformity of processing.
- the plasma processing apparatus includes an apparatus in which a voltage is applied to a pedestal in a state that the sample electrode has a layered structure in which a first dielectric layer, an electrostatic chuck electrode, a second dielectric layer, and the pedestal are arranged in this order from the side that is closer to the sample, that the first dielectric layer, the electrostatic chuck electrode, and the second dielectric layer project from the pedestal, and that a third dielectric layer is disposed between the conductor ring and the pedestal.
- This configuration makes it possible to increase the uniformity of processing while controlling the substrate temperature precisely.
- the plasma processing apparatus includes an apparatus in which a voltage is applied to an electrostatic chuck electrode in a state that the sample electrode has a layered structure in which a first dielectric layer, the electrostatic chuck electrode, a second dielectric layer, and a pedestal are arranged in this order from the side that is closer to the sample, that the first dielectric layer, the electrostatic chuck electrode, and the second dielectric layer project from the pedestal, and that a third dielectric layer is disposed between the conductor ring and the pedestal.
- This configuration makes it possible to increase the uniformity of processing while controlling the substrate temperature precisely.
- the plasma processing apparatus includes an apparatus in which the sample electrode has a projecting portion, and a focus ring is disposed so as to have a surface that is higher than the surface of the projecting portion of the sample electrode by 1 mm or more.
- the distortion of equipotential lines of a sheath layer in the area corresponding to the portion, close to the outer perimeter, of the sample is reduced and the incidence energy of plasma or ions incident on the sample is thereby made uniform in the entire area including the area corresponding to the portion, close to the outer perimeter, of the sample.
- the uniformity of the amorphyzation processing can thus be increased.
- the plasma processing apparatus includes an apparatus in which a distance between the outer perimeter of the sample and an inner perimeter of the focus ring is in a range of 2 mm to 11 mm.
- This configuration makes it possible to secure both of a sufficient margin for transport of a substrate and high uniformity of processing.
- the plasma processing apparatus includes an apparatus in which a difference in height between the surface of the sample and a surface of the focus ring is in a range of 2 mm to 16 mm.
- This configuration makes it possible to attain even higher uniformity of processing.
- the plasma processing method and the plasma processing apparatus according to the invention can increase the uniformity of processing and thereby realize plasma processing that is high in accuracy and reliability.
- they can increase the uniformity of amorphyzation processing in forming an impurity-introduced layer.
- FIG. 1 illustrates the principle of the amorphyzation apparatus according to the present invention.
- FIG. 2 illustrates the principle of the amorphyzation apparatus according to the invention.
- FIG. 3 illustrates the principle of the amorphyzation apparatus according to the invention.
- FIG. 4 illustrates the principle of the amorphyzation apparatus according to the invention.
- FIG. 5 is a sectional view showing the configuration of an amorphyzation apparatus used in a first embodiment of the invention.
- FIG. 6 is a detailed sectional view of a sample electrode according to the first embodiment of the invention.
- FIG. 7 is a graph showing a measurement result of the thickness of an amorphous layer in the first embodiment of the invention.
- FIG. 8 is a detailed sectional view of another sample electrode according to the first embodiment of the invention.
- FIG. 9 is a detailed sectional view of a sample electrode according to a third embodiment of the invention.
- FIG. 10 is a detailed sectional view of a sample electrode according to a fourth embodiment of the invention.
- FIG. 11 is a detailed sectional view of another sample electrode according to the fourth embodiment of the invention.
- FIG. 12 is a sectional view showing the configuration of a plasma doping apparatus used in a conventional example.
- FIG. 13 is a sectional view showing the configuration of a plasma doping apparatus used in another conventional example.
- FIG. 14 is a graph showing a measurement result of the thickness of an amorphous layer in a conventional example.
- plasma is applied to the surface of a sample while being adjusted so that the thickness of an ion sheath is made uniform on the surface of the sample.
- a sheath voltage drop V SH can be increased (controlled) by applying high-frequency power to the electrode.
- FIG. 1 shows an exemplary current-voltage characteristic of the electrode (or substrate surface). As seen from FIG. 1 , since the mobility of electrons is much higher than that of ions, a large electron current flows in if the application voltage is positive whereas a small ion current flows in if the application voltage is negative. Since the electrode (or substrate surface) is in a floating state in a DC sense, a steady state is established when the net current (the DC component of the current) becomes zero. Therefore, the electrode (or substrate surface) is self-biased at a negative potential. If the high-frequency power applied to the electrode is increased, the self-bias voltage V DC and the difference V PP between the instantaneous maximum and minimum values of the high-frequency voltage are increased.
- FIG. 2 shows a sheath formed in the vicinity of a substrate in the case where no dielectric ring is provided (corresponds to FIG. 8 ).
- Symbol B- 1 denotes the boundary between an ion sheath and bulk plasma.
- a high-frequency voltage is applied to a substrate 9 from a pedestal 16 via a second dielectric layer 15 , an electrostatic chuck electrode 14 , and a first dielectric layer 13 . Therefore, a high-frequency current flows between the substrate 9 and the plasma.
- a high-frequency current also flows between the pedestal 16 and the plasma via a dielectric ring 19 (in general, the dielectric ring 19 is made of quartz glass having relative permittivity of about 4 and its capacitance per unit area is very small because its thickness is approximately equal to the sum of the thicknesses of the first dielectric layer 13 and the second dielectric layer 15 ).
- the first and second dielectric layers for electrostatic absorption are made of ceramics and their relative permittivity is larger than 4 and is typically in a range of 8 to 12.
- the thickness of the dielectric ring 19 is greater than the sum of the thicknesses of the first dielectric layer 13 and the second dielectric layer 15 by the thickness of the substrate 9 . It is understood from the above discussion that the capacitance per unit area between the substrate 9 and the pedestal 16 is larger than that between the plasma and the pedestal 16 via the dielectric ring 19 .
- the current per unit area flowing between the plasma and the substrate 9 is much larger than that flowing between the plasma and the pedestal via the dielectric ring 19 . Therefore, as shown in FIG. 2 , the ion sheath has a great thickness and hence causes a large voltage drop in the area corresponding to the portion of the substrate 9 excluding its peripheral portion.
- the boundary B- 1 between the ion sheath and the bulk plasma is closer in the area corresponding to the peripheral portion of the substrate 9 than in the area corresponding to its central portion.
- the potential of the substrate 9 in the central portion is the same as in the peripheral portion. It is therefore concluded that the electric field strength in the ion sheath is much higher in the area corresponding to the peripheral portion of the substrate 9 than in the area corresponding to its central portion. We think that this leads to the phenomenon that the energy of ions impinging on the peripheral portion of the substrate 9 is higher than that impinging on its central portion, which in turn produces the result that the pre-amorphyzation processing rate in the peripheral portion of the substrate 9 is higher than in its central portion.
- the difference in ion sheath thickness between the area corresponding to the substrate central portion and the area corresponding to the substrate peripheral portion is made smaller as seen from a boundary C- 1 between an ion sheath and bulk plasma shown in FIG. 3 .
- FIG. 3 corresponds to a case that the capacitance per unit area between the substrate 9 and the pedestal 16 is a little larger than that between the plasma and the pedestal 16 via the dielectric ring 19 .
- FIG. 4 corresponds to a case that the capacitance per unit area between the substrate 9 and the pedestal 16 is a little smaller than that between the plasma and the pedestal 16 via the dielectric ring 19 .
- the pre-amorphyzation processing is performed by causing inert gas ions (having almost no chemical reactivity) in plasma to collide with the substrate surface.
- the elements constituting the substrate are hardly volatilized and chemical reactions such as etching seldom occur (amorphyzation of a substrate surface layer occurs).
- the plasma doping processing is performed by causing ions of B, for example, in plasma (which have almost no chemical reactivity with silicon) to collide with the substrate surface.
- the elements constituting the substrate are hardly volatilized and chemical reactions such as etching seldom occur (B ions remain in the substrate).
- Each of the above kinds of processing is a physical phenomenon and is not a chemical-reaction-dominated phenomenon such as dry etching.
- the invention uses the focus ring (dielectric ring) or the like to decrease an otherwise excessive ion concentration in the area corresponding to the substrate peripheral portion or equalize the thickness of an ion sheath in the area corresponding to the substrate peripheral portion to that in the area corresponding to the other portion of the substrate.
- the conductor ring, the focus ring, etc. used in the invention are very different in purposes and effects from the focus ring etc. used in the conventional dry etching technology.
- the concentrations of etching reaction products are lower than in the vicinity of the other portion of the substrate and, as a result, the concentration of the etchant (an etching reaction species as typified by a reactive halogen radical) is higher than in the vicinity of the other portion of the substrate (loading effect). This is the reason why the etching rate is high in the substrate peripheral portion.
- the focus ring is used conventionally to prevent this phenomenon.
- etching reaction products generated from the substrate peripheral portion are rendered apt to stay in the vicinity of the substrate peripheral portion, whereby the concentrations of the etching reaction products in the vicinity of the substrate peripheral portion become approximately equal to those in the vicinity of the other portion of the substrate. Therefore, the etchant concentration in the vicinity of the substrate peripheral portion become approximately equal to that in the vicinity of the other portion of the substrate, which provides an advantage that and the etching rate distribution is made uniform.
- the focus ring used in the dry etching technology is intended to provide a uniform reactive particle concentration distribution to make the chemical-reaction-dominated etching reaction uniform, and hence is entirely different in workings and advantages.
- FIGS. 5-8 A first embodiment of the invention will be described below with reference to FIGS. 5-8 .
- This embodiment is characterized in that amorphyzation processing of applying plasma to regions, into which to introduce an impurity, of a surface layer of a single crystal silicon wafer as a sample before introduction of the impurity is performed in a state that a conductor ring is disposed so as to surround the outer perimeter of the wafer.
- FIG. 5 is a sectional view of an amorphyzation apparatus used in an amorphyzing method according to the first embodiment of the invention.
- the amorphyzation apparatus is composed of a vacuum container 1 , a turbomolecular pump 3 as an exhaust apparatus for exhausting the vacuum container 1 , a pressure regulating valve 4 for controlling the pressure in the vacuum container 1 , a coil 8 as a plasma source disposed close to a dielectric window 7 which is opposed to a sample electrode 6 , a high-frequency power source 5 for supplying high-frequency electric power of 13.56 MHz to the coil 8 , and a high-frequency power source 10 as a voltage source for supplying a voltage to the sample electrode 6 .
- Reference numerals 11 and 12 denote a gas inlet and an exhaust hole, respectively.
- a prescribed gas is introduced into the vacuum container 1 from the gas supply apparatus 2 while being exhausted by the turbomolecular pump 3 as the exhaust apparatus.
- the pressure in the vacuum container 1 can be kept at a prescribed value by the pressure regulating valve 4 .
- High-frequency electric power of 13.56 MHz is supplied from the high-frequency power source 5 to the coil 8 disposed close to the dielectric window 7 which is opposed to the sample electrode 6 , whereby induction-coupled plasma can be generated in the vacuum container 1 .
- the high-frequency power source 10 for supplying high-frequency electric power to the sample electrode 6 is provided which functions as a voltage source for controlling the potential of the sample electrode 6 so that the potential of a wafer 9 as a sample becomes negative with respect to that of plasma.
- a gas that is supplied from the gas supply apparatus 2 is introduced into the vacuum container 1 through the gas inlet 11 , and the gas in the vacuum container 1 is exhausted into the pump 3 through the exhaust hole 11 .
- FIG. 6 is an enlarged, detailed sectional view of a part in which the silicon wafer 9 is mounted on the sample electrode 6 .
- the sample electrode 6 has a layered structure in which a first dielectric layer 13 , an electrostatic chuck electrode 14 , a second dielectric layer 15 , and a pedestal 16 are arranged in this order from the side that is closer to the silicon wafer 9 as the sample.
- the first dielectric layer 13 , the electrostatic chuck electrode 14 , and the second dielectric layer 15 project from the pedestal 16 .
- a third dielectric layer 17 and a conductor ring 18 which have ring shapes, are disposed around the projecting portion.
- the third dielectric layer 17 is interposed between the conductor ring 18 and the pedestal 16 .
- the conductor ring 18 is disposed outside the outer perimeter of the silicon wafer 9 as the sample, and the surface of the conductor ring 18 is approximately flush with the surface of the silicon wafer 9 .
- a DC voltage is applied to the electrostatic chuck electrode 14 , whereby the silicon wafer 9 is absorbed on the surface of the first dielectric layer 13 which is the surface of the projecting portion of the sample electrode 6 , whereby the temperature of the silicon wafer 9 can be controlled precisely.
- gate electrodes are formed on the surface of a silicon wafer as a sample. More specifically, gate electrode patterns are formed by forming a silicon oxide film as a gate oxide film on the surface of a single crystal silicon wafer, forming a conductive layer for formation of gate electrodes on the silicon oxide film by CVD or the like, and patterning the conductive layer.
- a helium gas is supplied at 50 sccm to the inside of the vacuum container 1 through the gas inlet 11 while the vacuum container 1 is exhausted through the exhaust hole 12 and the temperature of the sample electrode 6 is kept at 25° C.
- the pressure in the vacuum container 1 is kept at 1 Pa by controlling the pressure regulating valve 4 .
- plasma is generated in the vacuum container 1 by supplying high-frequency power of 800 W to the coil 8 as the plasma source and high-frequency power of 200 W is supplied to the pedestal 16 of the sample electrode 6 .
- high-frequency power of 800 W to the coil 8 as the plasma source
- high-frequency power of 200 W is supplied to the pedestal 16 of the sample electrode 6 .
- a surface crystal layer of the silicon wafer 9 was rendered amorphous successfully.
- FIG. 7 shows a result of a measurement of the thickness of an amorphous layer produced by amorphyzing a 200-mm-diameter silicon wafer.
- the x-axis is taken in the left-to-right direction in FIG. 5 or 6 .
- the thickness of the amorphous layer does not have eminent peaks in portions close to the outer perimeter and the uniformity is increased greatly to as high as ⁇ 1.59%.
- the thickness variation of an amorphous layer with respect to the measurement position was ⁇ 3.26%.
- This improvement is considered due to that the distortion of equipotential lines of the sheath layer in the area corresponding to the portion, close to the outer perimeter, of the wafer 9 is reduced and the incidence energy of ions incident on the wafer 9 is thereby made uniform in the entire area including the area corresponding to the portion, close to the outer perimeter, of the wafer 9 .
- the capacitances Ca and Cb per unit area be set approximately identical. If the capacitances Ca and Cb have a large difference, the high-frequency impedance per unit area corresponding to the larger one of Ca and Cb is small and the current densities (ion currents per unit area) of ion currents flowing into the wafer 9 and the conductor ring 18 have a large difference, which is a factor in lowering the uniformity of amorphyzation processing. In our experiments, high in-plane uniformity was secured when Ca was larger than or equal to 0.5 times Cb and smaller than or equal to 2 times Cb.
- the distance A between the outer perimeter of the wafer 9 and the inner perimeter of the conductor ring 18 is set at 1.5 mm, it is desirable that the distance A be set in a range of 1 mm to 10 mm. If the distance A is shorter than 1 mm, the wafer 9 may run onto the conductor ring 18 due to a transport error occurring in its transport. That is, the distance A being shorter than 1 mm is not preferable because of an insufficient transport margin. If the distance A is longer than 10 mm, an amorphous layer may become extremely thick in the portion, close to the outer perimeter, of the wafer 9 . The distance A being longer than 10 mm is thus not preferable.
- the diameter (typical length) of the wafer 9 is designed so as to be longer than the diameter (typical length) of the projecting portion of the sample electrode 6 by about 1 mm. Therefore, it is desirable that the distance between the outer perimeter of the projecting portion of the sample electrode 6 and the inner perimeter of the conductor ring 18 be set in a range of 2 mm to 11 mm.
- the difference B in height between the surface of the wafer 9 and the conductor ring 18 is set at 0.3 mm, it is desirable that the difference B be set in a range of 0.001 mm to 1 mm. Setting the difference B at 0.001 mm is difficult in design. If the difference B is larger than 1 mm, an amorphous layer may become extremely thin or thick in the portion, close to the outer perimeter, of the wafer 9 . Therefore, the difference B being larger than 1 mm is not preferable. Since the thickness of the wafer 9 is about 1 mm, it is desirable that the difference in height between the surface of the projecting portion of the sample electrode 6 and the surface of the conductor ring 18 be in a range of 0.001 mm to 2 mm.
- This embodiment employs the same amorphyzation apparatus as the first embodiment does except that a high-frequency voltage for controlling the ion energy is applied to the electrostatic chuck electrode 14 rather than the pedestal 16 (see FIG. 8 ). Also in this case, we confirmed that the uniformity of processing was increased.
- the capacitance between the electrostatic chuck electrode and the sample is given by ( ⁇ 1 ⁇ S 1 )/d 1 and the capacitance between the electrostatic chuck electrode and the conductor ring is given by 1/ ⁇ d 2 /( ⁇ 2 ⁇ S 1 )+d 3 /( ⁇ 3 ⁇ S 2 ) ⁇ , where ⁇ 1 and d 1 are the relative permittivity and the thickness of the first dielectric layer, ⁇ 2 and d 2 are the relative permittivity and the thickness of the second dielectric layer, ⁇ 3 and d 3 are the relative permittivity and the thickness of the third dielectric layer, S 1 is the area of the electrostatic chuck electrode, and S 2 is the surface area of the conductor ring.
- the ratio between the RF current flowing into the sample and the RF current flowing into the conductor ring is ( ⁇ 1 ⁇ S 1 )/d 1 :1/ ⁇ d 2 /( ⁇ 2 ⁇ S 1 )+d 3 /( ⁇ 3 ⁇ S 2 ) ⁇ .
- the ratio between the RF currents per unit area is obtained as ⁇ 1 /d 1 :1/ ⁇ (d 2 ⁇ S 2 )/( ⁇ 2 ⁇ S 1 )+d 3 / ⁇ 3 ⁇ .
- the sample electrode 6 has a layered structure in which a first dielectric layer 13 , an electrostatic chuck electrode 14 , a second dielectric layer 15 , and a pedestal 16 are arranged in this order from the side that is closer to a silicon wafer 9 as a sample.
- the first dielectric layer 13 , the electrostatic chuck electrode 14 , and the second dielectric layer 15 project from the pedestal 16 .
- a dielectric ring 19 is disposed around the projecting portion, and a focus ring 20 made of a dielectric is disposed on the dielectric ring 19 .
- the distance C between the outer perimeter of the wafer 9 and the inner perimeter of the focus ring is set at 6 mm.
- the focus ring 20 is disposed outside the outer perimeter of the wafer 9 as the sample, and the surface of the focus ring 20 is higher than the surface of the wafer 9 by 7 mm. That is, the difference D in height between the surface of the wafer 9 as the sample and the surface of the focus ring 20 is equal to 7 mm.
- a DC voltage is applied to the electrostatic chuck electrode 14 to control the temperature of the wafer precisely by the silicon wafer 9 by causing it to be absorbed on the surface of the first dielectric layer 13 which is the surface of the projecting portion of the sample electrode 6 .
- a helium gas is supplied at 50 sccm to the inside of the vacuum container 1 through the gas inlet 11 while the vacuum container 1 is exhausted through the exhaust hole 12 and the temperature of the sample electrode 6 is kept at 25° C.
- the pressure in the vacuum container 1 is kept at 1 Pa by controlling the pressure regulating valve 4 .
- plasma is generated in the vacuum container 1 by supplying high-frequency power of 800 W to the coil 8 as the plasma source and high-frequency power of 200 W is supplied to the pedestal 16 of the sample electrode 6 . In this manner, a surface crystal layer of the silicon wafer 9 was rendered amorphous uniformly.
- the amorphous layer is not extremely thick in the portion, close to the outer perimeter, of the wafer and the uniformity is increased greatly is considered due to that the distortion of equipotential lines of the sheath layer in the area corresponding to the portion, close to the outer perimeter, of the wafer 9 is reduced and the incidence energy of ions incident on the wafer 9 is thereby made uniform in the entire area including the area corresponding to the portion, close to the outer perimeter, of the wafer 9 .
- the distance C between the outer perimeter of the wafer 9 as the sample and the inner perimeter of the focus ring 20 be set in a range of 1 mm to 10 mm. If the distance C is shorter than 1 mm, an amorphous layer may become too thin in the area corresponding to the portion, close to the outer perimeter, of the wafer 9 . That is, the distance C being shorter than 1 mm is not preferable. Conversely, if the distance C is longer than 10 mm, an amorphous layer may become extremely thick in the portion, close to the outer perimeter, of the wafer 9 . The distance C being longer than 10 mm is thus not preferable.
- the diameter (typical length) of the wafer 9 is designed so as to be longer than the diameter (typical length) of the projecting portion of the sample electrode 6 by about 1 mm. Therefore, it is desirable that the distance between the outer perimeter of the projecting portion of the sample electrode 6 and the inner perimeter of the focus ring 20 be set in a range of 2 mm to 11 mm.
- the difference D in height between the surface of the wafer 9 as the sample and the surface of the focus ring 20 be set in a range of 1 mm to 15 mm. If the difference D is shorter than 1 mm, an amorphous layer may become extremely thick in the portion, close to the outer perimeter, of the wafer 9 . That is, the difference D being shorter than 1 mm is not preferable. Conversely, if the difference D is larger than 15 mm, an amorphous layer may become too thin in the portion, close to the outer perimeter, of the wafer 9 . Therefore, the difference D being larger than 1 mm is not preferable. Since the thickness of the wafer 9 is about 1 mm, it is desirable that the difference in height between the surface of the projecting portion of the sample electrode 6 and the surface of the focus ring 20 be in a range of 2 mm to 16 mm.
- This embodiment is characterized in that a silicon tray 21 having a recess that conforms to the outward shape of a silicon wafer 9 as a sample is disposed on the sample electrode 6 , and that the tray 21 has a ring-shaped surface which is approximately the same in height as the surface of the silicon wafer 9 .
- This embodiment employs the same amorphyzation apparatus as the first embodiment does except that the structure of the sample electrode 6 is as shown in a detailed sectional view of FIG. 10 .
- a wafer 9 mounted on the silicon tray 21 is placed on the sample electrode 6 .
- the tray 21 may always be placed on the sample electrode 6 .
- An alternative procedure is that a wafer 9 is mounted on the tray 21 in the air and the tray 21 is then transported to the sample electrode 6 .
- the former procedure is advantageous in that the configuration of the transport system is simple.
- the latter procedure is advantageous in that it is not necessary to expose the vacuum container 1 to the air in replacing the tray 21 when it is worn.
- the tray 21 is formed with the step so that a sample occupies an inside space of the tray 21 .
- the surface of the portion, outside the step, of the tray 21 is set approximately the same in height as the surface of a sample.
- a helium gas is supplied at 50 sccm to the inside of the vacuum container 1 through the gas inlet 11 while the vacuum container 1 is exhausted through the exhaust hole 12 and the temperature of the sample electrode 6 is kept at 15° C.
- the pressure in the vacuum container 1 is kept at 1 Pa by controlling the pressure regulating valve 4 .
- plasma is generated in the vacuum container 1 by supplying high-frequency power of 800 W to the coil 8 as the plasma source and high-frequency power of 200 W is supplied to the sample electrode 6 . In this manner, a surface crystal layer of the silicon wafer 9 was rendered amorphous uniformly.
- the amorphous layer is not extremely thick in the portion, close to the outer perimeter, of the wafer and the uniformity is increased is considered due to that the distortion of equipotential lines of the sheath layer in the area corresponding to the portion, close to the outer perimeter, of the wafer 9 is reduced and the incidence energy of ions incident on the wafer 9 is thereby made uniform in the entire area including the area corresponding to the portion, close to the outer perimeter, of the wafer 9 .
- the distance E between the outer perimeter of the wafer 9 as the sample and the step is set at 1 mm, it is desirable that the distance E be set in a range of 1 mm to 10 mm. If the distance E is shorter than 1 mm, the wafer 9 may run onto the portion, outside the step, of the tray 21 due to a transport error occurring in its transport. That is, the distance E being shorter than 1 mm is not preferable because of an insufficient transport margin. If the distance E is longer than 10 mm, an amorphous layer may become extremely thick in the portion, close to the outer perimeter, of the wafer 9 . The distance E being longer than 10 mm is thus not preferable.
- the difference F in height between the surface of the wafer 9 as the sample and the surface of the portion, outside the step, of the tray 21 is set at 0.4 mm, it is desirable that the difference F be set in a range of 0.001 mm to 1 mm. Setting the difference Fat 0.001 mm is difficult in design. If the difference F is larger than 1 mm, an amorphous layer may become extremely thin or thick in the portion, close to the outer perimeter, of the wafer 9 . Therefore, the difference F being larger than 1 mm is not preferable.
- the sample is a silicon wafer and the tray is made of silicon. This combination can minimize the substrate pollution.
- amorphyzation may be performed in a state that the tray 21 is pressed against the sample electrode by a clamp ring 22 .
- This structure increases the heat conduction between the tray 21 and the sample electrode 6 and thereby makes it possible to control the temperature of the wafer 9 more precisely.
- a manufacturing step of generating plasma and a manufacturing step in which the plasma generation is suspended and the pressure in the vacuum container is set higher than in the step of generating plasma may be executed alternately and repeatedly.
- heat that has been stored in a wafer 9 in the step of generating plasma is allowed to escape to the sample electrode 6 side through heat transmission by a gas that flows into the interstices between the wafer 9 and the tray 21 and those between the tray 21 and the sample electrode 6 in the step in which the plasma generation is suspended and the pressure in the vacuum container is set higher than in the step of generating plasma.
- This makes it possible to control the temperature of the wafer 9 more precisely.
- the pressure in the vacuum container in the step in which the plasma generation is suspended and the pressure in the vacuum container is set higher than in the step of generating plasma be set in a range of 100 Pa to 1,000 Pa. If the pressure is lower than 100 Pa, the effect of allowing heat to escape is small and too much time is taken to lower the temperature of the wafer 9 . Conversely, if the pressure is higher than 1,000 Pa, too much time is taken to increase or decrease the pressure.
- the coil 8 may be a planar one.
- a helicon wave plasma source a magnetically neutral loop plasma source, or a magnetic field microwave plasma source (electron cyclotron resonance plasma source) may be used.
- a parallel-plate plasma source may also be used.
- An inert gas other than helium may be used; that is, a gas of one of neon, argon, krypton, and xenon may be used. These inert gases are advantageous in that adverse effects on a sample are smaller than of other gases.
- the embodiments are directed to the case that the sample is a single crystal silicon wafer, the invention can also be applied to cases of processing samples made of other various materials such as a polysilicon wafer or a compound semiconductor wafer (e.g., GaAs wafer).
- a polysilicon wafer or a compound semiconductor wafer (e.g., GaAs wafer).
- the amorphyzing method and apparatus according to the invention can be applied to various uses such as semiconductor impurity doping processes, manufacture of thin-film transistors that are used in liquid crystal devices etc., and surface reforming of various materials.
Landscapes
- Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Plasma & Fusion (AREA)
- Chemical & Material Sciences (AREA)
- Analytical Chemistry (AREA)
- Drying Of Semiconductors (AREA)
- Plasma Technology (AREA)
Abstract
Description
- 1: Vacuum container
- 2: Gas supply apparatus
- 3: Turbomolecular pump
- 4: Pressure regulating valve
- 5: High-frequency power source
- 6: Sample electrode
- 7: Dielectric window
- 8: Coil
- 9: Wafer
- 10: High-frequency power source
- 11: Gas inlet
- 12: Exhaust hole
Claims (33)
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2004-319352 | 2004-11-02 | ||
| JP2004319352 | 2004-11-02 | ||
| PCT/JP2005/019778 WO2006049076A1 (en) | 2004-11-02 | 2005-10-27 | Plasma processing method and plasma processing apparatus |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20080258082A1 US20080258082A1 (en) | 2008-10-23 |
| US7858155B2 true US7858155B2 (en) | 2010-12-28 |
Family
ID=36319088
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US11/666,773 Expired - Fee Related US7858155B2 (en) | 2004-11-02 | 2005-10-27 | Plasma processing method and plasma processing apparatus |
Country Status (4)
| Country | Link |
|---|---|
| US (1) | US7858155B2 (en) |
| JP (1) | JP5080810B2 (en) |
| CN (1) | CN101053066B (en) |
| WO (1) | WO2006049076A1 (en) |
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20070000614A1 (en) * | 2003-03-21 | 2007-01-04 | Tokyo Electron Limited | Method and apparatus for reducing substrate backside deposition during processing |
| US20110217830A1 (en) * | 2006-10-03 | 2011-09-08 | Panasonic Corporation | Plasma doping method and apparatus |
| TWI809283B (en) * | 2019-06-20 | 2023-07-21 | 日商新光電氣工業股份有限公司 | Electrostatic chuck and substrate fixing device |
Families Citing this family (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP4880033B2 (en) * | 2007-12-28 | 2012-02-22 | パナソニック株式会社 | Manufacturing method of semiconductor device |
| JP5424299B2 (en) * | 2008-12-16 | 2014-02-26 | 国立大学法人東北大学 | Ion implantation apparatus, ion implantation method, and semiconductor device |
| JP2013026345A (en) * | 2011-07-19 | 2013-02-04 | Toshiba Corp | Method of manufacturing semiconductor device |
| JP5970268B2 (en) * | 2012-07-06 | 2016-08-17 | 株式会社日立ハイテクノロジーズ | Plasma processing apparatus and processing method |
| JP6966286B2 (en) * | 2017-10-11 | 2021-11-10 | 東京エレクトロン株式会社 | Plasma processing device, focus ring elevation control method and focus ring elevation control program |
| JP7018331B2 (en) * | 2018-02-23 | 2022-02-10 | 東京エレクトロン株式会社 | Plasma processing method and plasma processing equipment |
Citations (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4912065A (en) | 1987-05-28 | 1990-03-27 | Matsushita Electric Industrial Co., Ltd. | Plasma doping method |
| JPH09115851A (en) | 1995-10-23 | 1997-05-02 | Matsushita Electric Ind Co Ltd | Impurity introduction method and apparatus, and semiconductor device manufacturing method |
| US5711812A (en) | 1995-06-06 | 1998-01-27 | Varian Associates, Inc. | Apparatus for obtaining dose uniformity in plasma doping (PLAD) ion implantation processes |
| US20010042827A1 (en) * | 1998-08-03 | 2001-11-22 | Varian Semiconductor Equipment Associates, Inc. | Dose monitor for plasma doping system |
| JP2004079820A (en) | 2002-08-20 | 2004-03-11 | Hitachi High-Technologies Corp | Plasma processing equipment |
| US20080182417A1 (en) * | 2007-01-30 | 2008-07-31 | Collins Kenneth S | Plasma process uniformity across a wafer by apportioning ground return path impedances among plural vhf sources |
| US20080182416A1 (en) * | 2007-01-30 | 2008-07-31 | Collins Kenneth S | Plasma process uniformity across a wafer by apportioning power among plural vhf sources |
| US20080289576A1 (en) * | 2007-05-23 | 2008-11-27 | Samsung Electronics Co., Ltd. | Plasma based ion implantation system |
Family Cites Families (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6159874A (en) * | 1999-10-27 | 2000-12-12 | Infineon Technologies North America Corp. | Method of forming a hemispherical grained capacitor |
| JP4421305B2 (en) * | 2003-01-07 | 2010-02-24 | 東京エレクトロン株式会社 | Plasma processing apparatus and plasma processing method |
-
2005
- 2005-10-27 JP JP2006543245A patent/JP5080810B2/en not_active Expired - Fee Related
- 2005-10-27 WO PCT/JP2005/019778 patent/WO2006049076A1/en not_active Ceased
- 2005-10-27 CN CN200580037487XA patent/CN101053066B/en not_active Expired - Fee Related
- 2005-10-27 US US11/666,773 patent/US7858155B2/en not_active Expired - Fee Related
Patent Citations (11)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4912065A (en) | 1987-05-28 | 1990-03-27 | Matsushita Electric Industrial Co., Ltd. | Plasma doping method |
| US5711812A (en) | 1995-06-06 | 1998-01-27 | Varian Associates, Inc. | Apparatus for obtaining dose uniformity in plasma doping (PLAD) ion implantation processes |
| JPH09115851A (en) | 1995-10-23 | 1997-05-02 | Matsushita Electric Ind Co Ltd | Impurity introduction method and apparatus, and semiconductor device manufacturing method |
| US20010042827A1 (en) * | 1998-08-03 | 2001-11-22 | Varian Semiconductor Equipment Associates, Inc. | Dose monitor for plasma doping system |
| US20020030167A1 (en) | 1998-08-03 | 2002-03-14 | Liebert Reuel B. | Dose monitor for plasma doping system |
| JP2003515945A (en) | 1999-12-06 | 2003-05-07 | バリアン・セミコンダクター・エクイップメント・アソシエイツ・インコーポレイテッド | Dose monitor for plasma doping system |
| JP2004079820A (en) | 2002-08-20 | 2004-03-11 | Hitachi High-Technologies Corp | Plasma processing equipment |
| US20080182417A1 (en) * | 2007-01-30 | 2008-07-31 | Collins Kenneth S | Plasma process uniformity across a wafer by apportioning ground return path impedances among plural vhf sources |
| US20080182418A1 (en) * | 2007-01-30 | 2008-07-31 | Collins Kenneth S | Plasma process uniformity across a wafer by controlling a variable frequency coupled to a harmonic resonator |
| US20080182416A1 (en) * | 2007-01-30 | 2008-07-31 | Collins Kenneth S | Plasma process uniformity across a wafer by apportioning power among plural vhf sources |
| US20080289576A1 (en) * | 2007-05-23 | 2008-11-27 | Samsung Electronics Co., Ltd. | Plasma based ion implantation system |
Non-Patent Citations (2)
| Title |
|---|
| Chinese Office Action, with English Translation, issued in Chinese Patent Application No. CN 200580037487.X, dated Jul. 11, 2008. |
| Y. Sasaki et al., "B2H6 Plasma Doping with "In-situ He Pre-amorphization,"" 2004 Symposium on VLSI Technology, Digest of Technical Papers, The IEEE Electron Devices Society, The Japan Society of Applied Physics, pp. 180-181. |
Cited By (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20070000614A1 (en) * | 2003-03-21 | 2007-01-04 | Tokyo Electron Limited | Method and apparatus for reducing substrate backside deposition during processing |
| US8382942B2 (en) * | 2003-03-21 | 2013-02-26 | Tokyo Electron Limited | Method and apparatus for reducing substrate backside deposition during processing |
| US20110217830A1 (en) * | 2006-10-03 | 2011-09-08 | Panasonic Corporation | Plasma doping method and apparatus |
| TWI809283B (en) * | 2019-06-20 | 2023-07-21 | 日商新光電氣工業股份有限公司 | Electrostatic chuck and substrate fixing device |
Also Published As
| Publication number | Publication date |
|---|---|
| US20080258082A1 (en) | 2008-10-23 |
| CN101053066B (en) | 2012-02-01 |
| JPWO2006049076A1 (en) | 2008-05-29 |
| JP5080810B2 (en) | 2012-11-21 |
| CN101053066A (en) | 2007-10-10 |
| WO2006049076A1 (en) | 2006-05-11 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| KR930003857B1 (en) | Plasma Doping Method | |
| US6849154B2 (en) | Plasma etching apparatus | |
| JP2501948B2 (en) | Plasma processing method and plasma processing apparatus | |
| EP1512165A2 (en) | Plasma apparatus and method for processing a substrate | |
| KR20170042315A (en) | Substrate processing method | |
| US20130323916A1 (en) | Plasma doping method and apparatus | |
| US7858155B2 (en) | Plasma processing method and plasma processing apparatus | |
| US20100095889A1 (en) | Plasma doping apparatus | |
| TWI843988B (en) | Plasma treatment device and plasma treatment method | |
| US20140342575A1 (en) | Method for Forming an Interfacial Layer on a Semiconductor Using Hydrogen Plasma | |
| JPS6136589B2 (en) | ||
| JP3838397B2 (en) | Semiconductor manufacturing method | |
| JP2004047695A (en) | Plasma doping method and apparatus | |
| KR20010080572A (en) | Dry etching apparatus and dry etching method | |
| JP2010010417A (en) | Plasma doping method and plasma doping device | |
| JP3323928B2 (en) | Plasma processing equipment | |
| US20030080091A1 (en) | Method of processing a sample surface having a masking material and an anti-reflective film using a plasma | |
| KR101977120B1 (en) | Method for preferential oxidation of silicon in substrates containing silicon and germanium | |
| JP4443818B2 (en) | Plasma doping method | |
| EP1143497A1 (en) | Plasma etching apparatus | |
| JP4443819B2 (en) | Plasma doping method | |
| JP5134223B2 (en) | Semiconductor device manufacturing method and substrate processing apparatus | |
| JPH09223684A (en) | Plasma processing equipment | |
| TWI906870B (en) | Plasma treatment apparatus and plasma treatment method | |
| JPH0794480A (en) | Plasma processing method and plasma processing apparatus |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD., JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:OKUMURA, TOMOHIRO;SASAKI, YUICHIRO;OKASHITA, KATSUMI;AND OTHERS;REEL/FRAME:021363/0142;SIGNING DATES FROM 20070227 TO 20070426 Owner name: MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD., JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:OKUMURA, TOMOHIRO;SASAKI, YUICHIRO;OKASHITA, KATSUMI;AND OTHERS;SIGNING DATES FROM 20070227 TO 20070426;REEL/FRAME:021363/0142 |
|
| AS | Assignment |
Owner name: PANASONIC CORPORATION, JAPAN Free format text: CHANGE OF NAME;ASSIGNOR:MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD.;REEL/FRAME:021897/0606 Effective date: 20081001 Owner name: PANASONIC CORPORATION,JAPAN Free format text: CHANGE OF NAME;ASSIGNOR:MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD.;REEL/FRAME:021897/0606 Effective date: 20081001 |
|
| FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| REMI | Maintenance fee reminder mailed | ||
| LAPS | Lapse for failure to pay maintenance fees | ||
| STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
| STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
| FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20141228 |