US7729682B2 - Receiver and methods for use therewith - Google Patents
Receiver and methods for use therewith Download PDFInfo
- Publication number
- US7729682B2 US7729682B2 US11/237,339 US23733905A US7729682B2 US 7729682 B2 US7729682 B2 US 7729682B2 US 23733905 A US23733905 A US 23733905A US 7729682 B2 US7729682 B2 US 7729682B2
- Authority
- US
- United States
- Prior art keywords
- signal
- phase
- mixing
- produce
- decimated
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related, expires
Links
Images
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04B—TRANSMISSION
- H04B1/00—Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
- H04B1/06—Receivers
- H04B1/16—Circuits
- H04B1/26—Circuits for superheterodyne receivers
- H04B1/28—Circuits for superheterodyne receivers the receiver comprising at least one semiconductor device having three or more electrodes
Definitions
- the present invention relates to receivers and mixers and related methods used in devices such as radio receivers.
- Radio receivers can be implemented in integrated circuits that can provide an entire receiver front end on a single chip.
- One concern in the design of these circuits is the amount of noise that is produced.
- Digital circuit designs can reduce the amount of analog noise, such as thermal noise that is introduced.
- other sources of noise can be present.
- the presence of periodic switching events within the frequency band of the input circuitry can cause undesirable spurs.
- circuit imbalances can introduce extraneous signals, lower the performance of receiver components, and create undesirable frequency spurs and harmonics in the design.
- FIG. 1 presents a block diagram of a radio receiver front end in accordance with an embodiment of the present invention.
- FIG. 2 presents a block diagram representation of a mixing module in accordance with an embodiment of the present invention.
- FIG. 3 presents a block diagram representation of a mixing module in accordance with a further embodiment of the present invention.
- FIG. 4 presents a graphical representation of a sampled sinusoidal wave.
- FIG. 5 presents a graphical representation of a sampled cosinusoidal wave.
- FIG. 6 presents a tabular representation of a sequence of in-phase and quadrature phase scale factors.
- FIG. 7 presents a tabular representation of a sequence of in-phase and quadrature phase samples.
- FIG. 8 presents a block diagram representation of a radio receiver front end in accordance with an embodiment of the present invention.
- FIG. 9 presents a block diagram representation of a first filter in accordance with an alternative embodiment of the present invention.
- FIG. 10 presents a block diagram representation of a sample network in accordance with an embodiment of the present invention.
- FIG. 11 presents a graphical representation of a plurality of sampling control signals in accordance with an embodiment of the present invention.
- FIGS. 12 and 13 present a schematic/block diagram representations of switched capacitor circuits in accordance with an embodiment of the present invention.
- FIGS. 14 and 15 present a schematic representation of switched capacitor feedback networks in accordance with an embodiment of the present invention.
- FIG. 16 presents a combination block diagram and schematic diagram of an ADC module in accordance with an embodiment of the present invention.
- FIG. 17 presents a block diagram representation of a radio frequency front end in accordance with an embodiment of the present invention.
- FIG. 18 presents a schematic block diagram of a handheld audio system in accordance with an embodiment of the present invention.
- FIG. 19 presents a schematic block diagram of a radio signal decoder in accordance with an embodiment of the present invention.
- FIG. 20 presents a flowchart representation of a method in accordance with an embodiment of the present invention.
- FIG. 21 presents a flowchart representation of a method in accordance with an embodiment of the present invention.
- FIG. 22 presents a flowchart representation of a method in accordance with an embodiment of the present invention.
- FIG. 23 presents a flowchart representation of a method in accordance with an embodiment of the present invention.
- the embodiments of the present invention yield several advantages over the prior art.
- the harmonics of switching rates of certain intermediate signals are chosen to avoid the frequency band of the desired received signal so as to reduce unwanted mix products that degrade signal quality.
- circuit imbalances are corrected by having circuit elements performing alternating functions.
- FIG. 1 presents a block diagram of a radio receiver front end in accordance with an embodiment of the present invention.
- the radio receiver front end 375 converts an analog radio signal 316 into a digital signal 352 .
- a low noise amplifier 330 amplifies the analog radio signal 316 to produce an amplified radio signal 346 .
- a mixing module 320 is operably coupled to the amplified radio signal 346 and the local oscillator signal 300 for mixing the amplified radio signal 346 by at least one mixing sequence to produce a mixed signal 322 , the at least one mixing sequence having a mixing period based on the local oscillator signal 300 .
- First filter 324 filters the mixed signal 322 to produce a first filtered signal 326 and first downsampler 325 down samples the first filtered signal 326 by a factor of N to produce first decimated signal 328 .
- the down sampling of the first filtered signal 326 has a decimation period and the decimation period is not a multiple of the mixing period. In this fashion, the fundamental frequency and harmonics of the sample rate of the first decimated signal will not be within the passband of the low noise amplifier 330 , as will be discussed in further detail in conjunction with the figures that follow.
- first filter 324 and first downsampler 325 are implemented in analog circuitry.
- first filter 324 is a finite impulse response (FIR) filter that serves to provide anti-aliasing filtration, prior to the down-sampling operation of first downsampler 325 .
- FIR finite impulse response
- first filtered signal 326 is calculated based on the sum of a finite number of weighted past values of mixed signal 322 .
- different types of filters could be used.
- Other embodiments include infinite impulse response (IIR) filters, half band filters, and Butterworth filters.
- Second filter 370 filters the first decimated signal 328 to produce a second filtered signal 372 .
- Optional second downsampler 374 decimates the second filtered signal by a factor of M to produce a second decimated signal 376 .
- An analog to digital converter (ADC) module 378 converts the second decimated signal 376 to produce a digital signal 352 .
- second filter 370 and second downsampler 374 are implemented in analog circuitry.
- second filter 370 is an infinite impulse response (IIR) filter that serves to provide anti-aliasing filtration, prior to the down-sampling operation of second downsampler 374 .
- IIR infinite impulse response
- different types of filters could be used.
- Other embodiments include FIR filters, half band filters, and Butterworth filters.
- second downsampler 374 can be eliminated and ADC 378 can perform analog to digital conversion on second filtered signal 372 .
- FIG. 2 presents a block diagram representation of a mixing module in accordance with an embodiment of the present invention.
- mixing module 320 produces a mixed signal 322 that is a discrete time signal having an in-phase (I) component, discrete time I signal 106 , and quadrature phase (Q) component, discrete time Q signal 108 .
- analog input signal 100 such as amplified radio signal 346 , is multiplied by sinusoidal and cosinusoidal signals at the same frequency, such as the frequency of local oscillator signal 300 .
- Each of these signals is sampled by a respective sampling module 102 to produce the I and Q component of mixed signal 322 .
- sample modules 102 are each clocked by clock signal 104 at a frequency that is greater than twice the highest frequency of input signal 100 .
- the clock signal frequency is approximately four-times the frequency of the input signal 100 .
- FIG. 3 presents a block diagram representation of a mixing module in accordance with a further embodiment of the present invention.
- the functionalities of mixing and sampling of analog input signal 100 are combined.
- Sample networks 120 directly produce a mixed signal 322 that includes a discrete time I signal such as in-phase mixed signal 126 and a discrete time Q signal such as quadrature phase mixed signal 128 , based on clock signal 104 and further based on at least one mixing sequence.
- the mixing sequence includes an in-phase mixing sequence 122 and a quadrature phase mixing sequence 124
- the mixing module 320 includes an in-phase mixing submodule 121 for mixing the analog input signal 100 by the in-phase mixing sequence 122 to produce the in-phase mixed signal 126 and a quadrature phase mixing submodule 123 for mixing the analog input signal 100 by the quadrature phase mixing sequence 124 to produce the quadrature phase mixed signal 128 .
- the first filtered signal 326 includes an in-phase first filtered signal and a quadrature phase first filtered signal
- the first filter 324 includes a in-phase first filter submodule for filtering the in-phase mixed signal 126 to produce the in-phase first filtered signal and a quadrature phase first filter submodule for filtering the quadrature phase mixed signal 128 to produce the quadrature phase first filtered signal.
- the first decimated signal 328 includes an in-phase first decimated signal and a quadrature phase first decimated signal
- the first downsampler 325 includes an in-phase first downsampler submodule for decimating the in-phase first filtered signal to produce the in-phase first decimated signal and a quadrature phase first downsampler submodule for decimating the quadrature phase first filtered signal to produce the quadrature phase first decimated signal.
- sample networks 120 The basic operation of sample networks 120 will be explained in conjunction with FIGS. 4 and 5 that follow.
- FIG. 4 presents a graphical representation of a sampled sinusoidal wave.
- a sinusoidal wave is presented that is sampled at 4-times the frequency of the sinusoidal wave, at times t 1 , t 2 , t 3 , and, t 4 .
- the resulting sample sequence yields corresponding values of 0, 1, 0, ⁇ 1.
- Mixing an analog input signal 100 by a sinusoidal signal, and sampling the mixed signal at 4-times the frequency of the sinusoidal signal can be accomplished by sampling the analog input signal 100 at 4-times the frequency of the desired mixing frequency and by scaling successive samples by a sequence of scale factors, having values:
- FIG. 5 presents a graphical representation of a sampled cosinusoidal wave.
- a cosinusoidal wave is presented that is sampled at 4-times the frequency of the cosinusoidal wave at times t 1 , t 2 , t 3 , and, t 4 .
- the resulting sample sequence yields corresponding values of 1, 0, ⁇ 1, 0.
- Mixing an analog input signal 100 by a cosinusoidal signal, and sampling the mixed signal at 4-times the frequency of the cosinusoidal signal can be accomplished by sampling the analog input signal 100 at 4-times the frequency of the desired mixing frequency and by scaling successive samples by a sequence of scale factors having values:
- FIGS. 4 and 5 present a mixing module that mixes an analog input signal by sinusoidal and cosinusoidal signals
- other signals can be used in accordance with the broad scope of the present invention.
- mixing sequences can be generated for other oscillations such as triangle waves, square waves, sawtooth waves, and binary digital signals with varying duty cycles, and other forms of local oscillator signals and similar oscillations.
- FIG. 6 presents a tabular representation of a sequence of in-phase and quadrature phase scale factors.
- a sequence of I scale factors 380 such as sequence of I scale factors 122 and a sequence of Q scale factors 382 , such as sequence of scale factors 124 is presented.
- the analog input signal to have values X 1 , X 2 , X 3 , X 4 , . . . X 12 at respective times t 1 , t 2 , t 3 , t 4 , . . . t 12 over a sample interval 391
- the values of mixed signal 322 at discrete times can be represented by the I samples 384 and Q samples 386 shown.
- mixed signal 322 is filtered by first filter 324 and then decimated by first downsampler 325 .
- the first decimated signal 378 has a sample period equal to the decimation period 390 .
- the downsampling of the first filtered signal 326 is chosen to have a decimation period 390 that is not a multiple of the mixing period 388 .
- the mixing period is the period in which I or Q scale factors repeat.
- the analog radio signal 316 is a frequency modulated (FM) broadcast signal including a plurality of channels that are spaced 200 kHz apart in the range of 88 MHz to 108 MHz.
- FM frequency modulated
- the first decimated signal 328 would have a sampling frequency of 100 MHz. Having the frequency of the first decimated signal 328 equal to the carrier frequency of the selected channel could lead to spurs being introduced into the input of the receiver front end 375 .
- choosing a decimation period to be a multiple of the mixing period creates a situation where harmonics of the sample rate of the first decimated signal 328 are equal to the carrier frequency of the selected channel and could also lead to spurs being introduced into the input of the receiver front end 375 .
- FIG. 6 illustrates, if the decimation period is equal to 1.5 times the mixing period, the harmonics of the decimation frequency (the inverse of the decimation period) do not fall near the carrier frequency of the received signal.
- the decimation period is a period that is not a multiple of the mixing period.
- the decimation period is greater than the mixing period.
- the first decimated signal 328 would have a sampling frequency of 66.67 MHz.
- the decimation period 390 is greater than the mixing period 388 , as shown in the example above, in an alternative embodiment of the present invention, the decimation period can be less than the mixing period.
- FIG. 7 presents a tabular representation of a sequence of in-phase and quadrature phase samples.
- each of the even positions of the I samples 384 and each of the odd positions of the Q samples 386 are zero. There is no need to sample a waveform if it will be scaled by a scale factor of zero. Therefore, in an embodiment of the present invention, odd samples of the in-phase sequence and even samples of the quadrature phase sequence are eliminated as shown in FIG. 7 .
- both the I samples 384 and the Q samples 386 of mixed signal 322 in a first decimation period 390 are inverted from the I samples 382 and the Q samples 384 in the second decimation period 392 in the sample interval 391 .
- An alternate embodiment could be constructed where the mixer block 320 from FIG. 1 is implemented such that the scale factors shown in FIGS. 6 and 7 are the same in the first decimation period 390 as compared to the second decimation period 392 . Then an additional phase inversion block could be added that implements the phase inversion of the samples between the first and second decimation periods. This embodiment is shown in FIG. 8 .
- FIG. 8 presents a block diagram representation of a radio receiver front end in accordance with an embodiment of the present invention.
- the radio receiver front end 375 uses an alternate mixing module 380 , and further includes a mixer 368 for mixing the first decimated signal 328 by a phase correction signal 366 to correct the phase of first decimated signal 328 .
- the I scale factors are 1, ⁇ 1, 1, 1, ⁇ 1, 1 . . .
- the Q scale factors are 1, ⁇ 1, 1, 1, ⁇ 1, 1 . . . both shown with zeros omitted in similar fashion as that done in FIG. 7 .
- the mixer 368 then multiplies the first decimated signal 328 by alternating 1 and ⁇ 1's. In this fashion, the signal processing performed by mixer 368 and mixing module 380 in FIG. 8 can be equated to the signal processing performed by mixing module 320 in FIG. 1 .
- FIG. 9 presents a block diagram representation of a first filter in accordance with an alternative embodiment of the present invention.
- the first filter 324 includes variable coefficients that vary in time in accordance with a phase correction signal 364 .
- the coefficients of first filter 324 are scaled by each value of a sequence of phase correction values.
- the coefficients of first filter 324 are each multiplied by a phase correction signal 364 that includes a sequence of values:
- the coefficients of first filter 324 are each multiplied by a phase correction signal 364 that includes a sequence of values:
- FIG. 10 presents a block diagram representation of in-phase and quadrature-phase sample networks in accordance with an embodiment of the present invention.
- Sample network 540 includes a sampler 502 for generating a plurality of samples 510 of the analog input signal 100 in response to control signals 504 and sampler 503 for generating a plurality of samples 511 of the analog input signal 100 in response to control signals 514 .
- the sample network 540 further includes a first control module 506 , operably coupled to a sampling clock 508 .
- the control signals 504 and 514 include a sequence of sample positions and a sequence of scale factors based on the mixing sequence.
- Adder 530 superimposes the samples 510 and samples 511 to form the sequence of in-phase samples 384 .
- the sample network 541 includes a sampler 512 for generating a corresponding plurality of samples 520 of the analog input signal 100 in response to control signal 610 and sampler 513 for generating a plurality of samples 521 of the analog input signal 100 in response to control signal 620 .
- the sample network 541 further includes a control module 516 , operably coupled to a sampling clock 508 .
- the control signals 610 and 620 include a sequence of sample positions and a sequence of scale factors based on the mixing sequence. Adder 532 superimposes the samples 520 and 521 to form the sequence of quadrature phase samples 386 .
- the samplers 502 , 503 , 512 and 513 each include a plurality of switched sample modules, such as switched capacitor circuits or other devices for generating a corresponding plurality of samples.
- the sampler 502 includes three switched sample modules for generating three samples 510 during a first decimation period, X 1 , X 3 , X 5 .
- the sampler 503 includes three switched sample modules for generating three samples 511 during a second decimation period, X 7 , X 9 , X 11 .
- the sequence of sample positions is:
- control modules 506 and/or 516 are implemented using a processor, such as a digital signal processor (DSP), digital state machine or other digital processing circuit.
- DSP digital signal processor
- the sequence of sampled positions is a predetermined sequence that is generated by either calculating the positions based on an algorithm that is implemented by the DSP or by retrieving the sequence of sample positions from memory or by a digital state machine.
- the sequence of scale factors is a predetermined sequence that is generated by either calculating the scale factors based on an algorithm that is implemented by the DSP or by retrieving the scale factors from memory or by a digital state machine.
- control signals 504 and 514 are formed, based on the sampling clock 508 and the sequence of sample positions, so as to command each of the switched sample modules 502 to sample the analog input signal 100 at the predetermined time and order in the sample sequence.
- control signals 504 and 514 are formed based on the sequence of scale factors to apply the appropriate scale factor to each switched sample module 502 and each corresponding sample of analog input signal 100 .
- each switched sample module of samplers 502 , 503 , 512 and 513 includes a mixer for multiplying each sample of the analog input signal 100 by its corresponding scale factor.
- the phase of each sample of analog signal 100 is selectively inverted when the corresponding scale factor is equal to ⁇ 1 and is left uninverted when the corresponding scale factor is equal to 1.
- other algorithms and circuits are similarly possible for applying the sequence of scale factors to the samples as will be apparent to one of ordinary skill in the art when presented with the disclosure herein.
- each of the switched sample modules can be implemented with a switched capacitor circuit.
- the use of two samplers 502 and 503 , and two corresponding sets of switched sample modules, allows the switched sample modules of sampler 502 to be sampled during the first decimation period and dumped during the second decimation period.
- the switched sample modules of sampler 503 can be sampled during the second decimation period and dumped during the third decimation period, etc.
- circuits 502 and 503 time share the function of sampling and dumping.
- the control signals 504 include a command for each of the switched sample modules 502 to dump the sample of analog input signal 100 at the appropriate time.
- the control signals 514 include a command for each of the switched sample modules 503 to dump the sample of analog input signal 100 at the appropriate time.
- FIG. 11 presents a graphical representation of a plurality of sampling control signals in accordance with an embodiment of the present invention.
- two sample networks are implemented: a first sample network 540 being implemented to generate a sequence of I samples from analog input signal 100 , and a second sample network 541 being implemented to generate a sequence of Q samples from analog input signal 100 as previously discussed.
- the second sample network 541 includes two samplers 512 and 513 that each include three switched sample modules, S 2 , S 4 , S 6 , S 8 , S 10 , S 12 .
- Clock signal 508 having a sampling period 518 , is presented along with an I sampling control 504 , a Q sampling control 610 , an I sampling control 514 and a Q sampling control 620 .
- each control signal is high, the corresponding control module commands the switched sample modules to sample at the times S i , as shown.
- each clock signal is low, the corresponding control module commands the switched sample modules to dump their sampled values.
- the sequence of samples considering both the I and Q sample sequences, can be represented as:
- the sequence of sample positions above together with the corresponding scale factors make up the mixing sequence.
- the sequence of sample positions repeats over a sample position period, that is equal to 12 times the sample period.
- the sample position period is equal to a sample interval, wherein the sample interval is equal to the sample period times the number of the plurality of switched sample circuits for both the in-phase and quadrature phase sampling networks.
- FIGS. 12 and 13 present a schematic/block diagram representations of switched capacitor circuits in accordance with an embodiment of the present invention.
- FIG. 12 presents a circuit 501 for generating an in-phase output 371
- FIG. 13 presents a circuit 515 for generating a quadrature phase output 373 .
- Circuit 501 includes a switched capacitor circuit 531 for providing the functionality of samplers 502 and 503 and of sample network 540 in response to control signals 504 and 514 .
- Samples (X 1 , X 3 , X 5 , X 7 , X 9 , X 11 ), are generated by sampling analog input signal 100 .
- Circuit 515 includes switched capacitor circuit 533 for providing the functionality of samplers 512 and 513 and of sample network 541 in response to control signals 610 and 620 .
- Samples (X 2 , X 4 , X 6 , X 8 , X 10 , X 12 ), are generated by sampling analog input signal 100 .
- the polarity of the sample can be inverted as selectively required to generate the quadrature phase component of mixed signal 322 .
- the desired polarity of the samples may be known a priori so that both connections from the capacitors in switched sample circuits 531 and 533 are not needed and therefore could be reduced to a single connection. In this reduced complexity embodiment, some of the switches shown in FIGS. 12 and 13 could be eliminated.
- Operational amplifiers 544 in conjunction with capacitors 545 , the switched capacitor circuits 531 and 533 , and switched capacitor feedback networks 542 and 543 (that are shared by circuits 501 and 515 in a manner that will be discussed in greater detail below) each implement a switched capacitor filter.
- This leaky bucket integrator is, in effect, a low-pass filter with very high low-frequency gain and a very low cut-off frequency.
- This leaky bucket integrator implements second filter 370 .
- other IIR filters including other low pass filters or integrators of first order or of order greater than one, can be implemented in accordance with the broad scope of the present invention.
- the switched capacitor circuits 531 and 533 are commanded by control signals 504 , 514 , 610 and 620 to sample in the sequences discussed in conjunction with FIGS. 6-11 .
- Alternating halves of the switched capacitors of switched capacitor circuits 531 and 533 are alternatively coupled to analog input signal 100 during a sampling period and to integrator circuit 544 during a dump period.
- samples X 1 , X 3 and X 5 operate at alternating times from samples X 7 , X 9 and X 11 in switched capacitor network 531 .
- samples X 2 , X 4 and X 6 operate at alternating times in from samples X 8 , X 10 and X 12 in switched capacitor network 533 .
- the circuits 501 and 515 provides the functionality of mixing module 320 , first filter 324 first downsampler 325 and second filter 370 .
- In-phase output 371 and quadrature phase output 373 comprise second filtered signal 372 . While one particular switched capacitor sampling scheme is shown in FIGS. 12 and 13 , other circuit designs that include correlated double sampling or stray insensitive clocking can likewise be implemented, as will be apparent to one skilled in the art when presented with the disclosure herein.
- switched capacitor circuits 531 and 533 used in the implementation of a mixing module can yield circuit imbalances that can introduce noise into a circuit.
- a variation between the switched capacitor circuit that implements switched sample module S 1 and the switched capacitor circuit that implements switched sample module S 2 causes an imbalance between the resulting I and Q samples.
- This imbalance can be compensated by assigning a first order to the sequence of sample positions during a first sample interval, and a second order to the sequence of sample positions during a second sample interval, wherein the length of first sample interval and the length of the second sample interval is equal to the sequence period, and wherein the first order is different from the second order.
- at least one of the plurality of switched sample modules generates an in-phase sample during the first sample interval and a quadrature phase sample during the second sample interval.
- the sequence of sample positions are altered to have the switched sample module S 1 corresponding to the first I sample during a first sample interval and a first Q sample during a second interval in Example 1 as follows:
- the switched capacitor circuit that implements switched sample module S 1 and the switched capacitor circuit that implements switched sample module S 3 can have an adverse effect on the frequency response of first filter 324 .
- the amount of out of band attenuation of this anti-aliasing filter is less if there is an imbalance between the different samples.
- the filter performance can likewise be improved by assigning a first order to the sequence of sample positions during a first sample interval, and a second order to the sequence of sample positions during a second sample interval, wherein the length of first sample interval is equal to the length of the second sample interval, and wherein the first order is different from the second order.
- Example 3 changing the sequence of sample positions to have the switched sample module S 1 corresponding to the first I sample during a first sample interval and the second I sample during a second interval yields Example 3 as follows:
- FIGS. 14 and 15 presents a schematic representation of switched capacitor feedback networks in accordance with an embodiment of the present invention. It can be recognized that variations in the components of switched capacitor feedback networks 542 and 543 used in conjunction with the feedback to the inverting and non-inverting inputs of operation amplifiers 544 used in conjunction circuits 501 and 515 can yield gain imbalances between the in-phase and quadrature phase submodules of second filter 370 .
- switched capacitor feedback network 542 four switched capacitors C 1 , C 2 , C 3 , and C 4 are switched to alternatively implement a switched capacitor resistor for the positive component of the I samples and the Q samples of analog signal 100 .
- switched capacitor feedback network 543 includes four switched capacitors C 5 , C 6 , C 7 , and C 8 are switched to alternatively implement a switched capacitor resistor for the negative differential component of the I samples and the Q samples of analog signal 100 .
- the capacitors C 1 , C 2 , C 3 , C 4 C 5 , C 6 , C 7 , and C 8 are time shared between circuits 501 and 515 in order to compensate for possible circuit imbalances.
- the tables below demonstrates one possible switching sequence that can be implemented by switched capacitor feedback networks 542 and 543 .
- the time index moves forward t a , t b , t c and t d representing consecutive, substantially uniform spacings in time.
- the table below also demonstrates how each capacitor is time shared between processing the I signal and the Q signal in an alternating fashion.
- FIG. 16 presents a combination block diagram and schematic diagram of an ADC module in accordance with an embodiment of the present invention.
- ADC module 378 is implemented using a delta sigma modulator.
- Second decimated signal 376 is fed to the noninverting input of a first adder 200 .
- First adder generates an output signal that is the difference between second decimated signal 376 and a reconstructed analog version of digital signal 352 produced by digital to analog converter (DAC) module 210 and gain stage 201 .
- DAC digital to analog converter
- the output of the first adder is integrated by first integrator 202 to produce a first integrated output that is provided to the non-inverting input of a second adder 204 .
- Second adder 204 produces an output that is the difference between the first integrated output and a reconstructed analog version of digital signal baseband signal 352 produced by DAC module 210 and gain stage 203 .
- the output of second adder 204 is integrated by a second integrator 206 and digital signal 352 is produced by converting the output of the second adder to a digital signal using a 1-bit ADC module 208 .
- the delta sigma converter operates at a relatively high variable clock frequency in order to over-sample the input signal, second decimated signal 376 .
- This over-sampling spreads the quantization noise produced by the ADC module 378 over a frequency range that is wider than the signal bandwidth. The result is a high precision voltage measurement for accurate processing of second decimated signal 376 .
- ADC module 378 has been described in terms of a delta sigma modulator, other ADC configurations including delta modulators, flash converters and other analog to digital converter methods, with or without significant over-sampling, could likewise be used in alternative embodiments of the present invention.
- alternative delta sigma architectures could be used such as multi-stage noise shaping (MASH), multi-bit quantizers, and higher or lower order loops.
- FIG. 17 presents a block diagram representation of a radio frequency front end in accordance with an embodiment of the present invention.
- Radio receiver front end 800 receives a received radio signal 316 having a plurality of channel signals, each of the plurality of channel signals being modulated at one of a corresponding plurality of carrier frequencies.
- Reference oscillator 802 produces a reference oscillation 810 that is transformed by local oscillator 310 into a local oscillation signal 312 at a local oscillation frequency.
- a channel selector 314 produces control signal 315 that selects the local oscillation frequency for local oscillator 310 corresponding to a selection of one of the plurality of channels.
- local oscillator 310 includes a phase locked loop circuit for producing a selected local oscillation frequency based on the selected one of the plurality of channels.
- Low noise amplifier 330 produces a amplified radio signal 346 that is mixed with the local oscillation signal 312 by mixing module 332 to form IF signal 348 at an intermediate frequency.
- the gain at which the low noise amplifier 330 amplifies the receive signal 316 is dependent on the magnitude of the received radio signal 316 and an automatic gain control circuit.
- IF signal 348 is a modulated signal and if the local oscillation signal 312 has a frequency that matches the frequency of the selected channel, the IF signal 348 will have a carrier frequency of approximately zero.
- the IF signal 348 will have a carrier frequency equal to the difference between the carrier frequency of the selected channel and the frequency of local oscillation 312 .
- the carrier frequency of the IF signal 348 may range from 0 hertz to one megahertz or more.
- FIG. 18 presents a schematic block diagram of a handheld audio system in accordance with an embodiment of the present invention.
- handheld audio system 940 includes a radio signal decoder integrated circuit 912 that includes the radio receiver front end 375 , mixing module 320 , and/or corresponding methods in accordance with FIGS. 1-16 , and a digital audio processing integrated circuit 914 .
- the radio signal decoder integrated circuit 912 is operably coupled to a crystal oscillator circuit 930 and an antenna structure 934 .
- the crystal oscillation circuit 930 is operably coupled to a crystal and produces therefrom a reference oscillation 904 .
- the antenna structure 934 includes an antenna, a plurality of capacitors and an optional inductor coupled as shown.
- the received radio signal 916 is provided from the antenna structure 934 to the radio signal decoder integrated circuit 912 .
- the radio signal decoder integrated circuit 912 converts the received radio signal 916 into audio channel signals 918 .
- the digital audio processing integrated circuit 914 via a DC-DC converter, generates an input/output (I/O) dependent supply voltage 924 - 1 and an integrated circuit (IC) dependent voltage 924 - 2 that are supplied to the radio signal decoder IC 912 .
- the I/O dependent voltage 924 - 1 is dependent on the supply voltage required for input/output interfacing of the radio signal decoder IC and/or the digital audio processing IC 914 (e.g., 3.3 volts) and the IC dependent voltage 924 - 2 is dependent on the IC process technology used to produce integrated circuits 912 and 914 .
- the interface between the integrated circuits 912 and 914 further includes a bi-directional interface 936 .
- Such an interface may be a serial interface for the integrated circuits 912 and 914 to exchange control data and/or other type of data.
- the bi-directional interface 936 may be one or more serial communication paths.
- System clock 922 in FIG. 18 is operably coupled to the crystal oscillator circuit 930 so that a clock is provided to digital audio processing IC 914 for use in signal processing functions.
- other serial transmission protocols may be used for the bi-directional interface 936 and the bi-directional interface 936 may include one or more serial transmission paths.
- FIG. 19 presents a schematic block diagram of a radio signal decoder in accordance with an embodiment of the present invention.
- an implementation of embodiment of the radio signal decoder integrated circuit 912 is presented that includes the digital radio interface 1052 , a crystal oscillation circuit (XTL OSC CKT) 1094 , a phase locked loop (PLL) 950 and a radio signal decoder 1090 .
- Radio signal decoder 1090 includes the radio receiver front end 375 , programmable sample rate ADC 102 , and/or corresponding method in accordance with FIGS. 1-17 .
- the crystal oscillation circuit 1094 is operably coupled, via integrated circuit pins, to an external crystal 1096 to produce a reference oscillation 904 .
- the rate of the reference oscillation 904 is based on the properties of the external crystal 1096 and, as such, may range from a few kilo-Hertz to hundreds of mega-Hertz.
- the phase locked loop 950 produces a local oscillation 1106 from the reference oscillation 904 .
- the rate of the local oscillation corresponds to a difference between an intermediate frequency (IF) and a carrier frequency of the received radio signal 916 .
- IF intermediate frequency
- the local oscillation is 99.5 MHz (i.e., 101.5 MHz-2 MHz).
- the intermediate frequency may range from DC to a few tens of MHz and the carrier frequency of the received radio signal 916 is dependent upon the particular type of radio signal (e.g., AM, FM, satellite, cable, etc.).
- the local oscillation may be equal the received radio signal carrier frequency minus the IF or equal to the received radio signal carrier frequency plus the IF.
- the radio signal decoder 1090 converts the received radio signal 916 , which may be an AM radio signal, FM radio signal, satellite radio signal or cable radio signal, into the audio signals 918 in accordance with the local oscillation 1106 .
- the radio signal decoder 1090 provides the audio channel signals to the digital radio interface 1052 for outputting via a serial output 1104 .
- the digital radio interface 1052 may also carry control information, status information or other information necessary for radio signal decoder IC 912 to function correctly with digital audio processing IC 914 .
- the serial output 1104 may include one or more serial input/output connections.
- FIG. 20 presents a flowchart representation of a method in accordance with an embodiment of the present invention.
- a method of receiving an input signal is presented in accordance with the embodiments of FIGS. 1-19 .
- the input signal is mixed by at least one mixing sequence to produce a mixed signal.
- the mixed signal is filtered to produce a filtered signal.
- the filtered signal is downsampled to produce a decimated signal, the decimated signal having a decimation period, wherein the decimation period is not a multiple of the mixing period.
- the decimation period is greater than the mixing period.
- the decimation period is less than the mixing period.
- the at least one mixing sequence includes an in-phase mixing sequence and a quadrature phase mixing sequence.
- the mixed signal includes an in-phase mixed signal and a quadrature phase mixed signal and wherein the step of mixing the input signal includes mixing the input signal by the in-phase mixing sequence and the quadrature phase mixing sequence to produce the in-phase mixed signal and the quadrature phase mixed signal respectively.
- the filtered signal includes an in-phase filtered signal and a quadrature phase filtered signal, and wherein the step of filtering the mixed signal includes filtering the in-phase mixed signal to produce the in-phase filtered signal and filtering the quadrature phase mixed signal to produce the quadrature phase filtered signal.
- the decimated signal includes an in-phase decimated signal and a quadrature phase decimated signal
- the step of decimating the filtered signal includes decimating the in-phase filtered signal to produce the in-phase decimated signal and decimating the quadrature phase filtered signal to produce the quadrature phase decimated signal.
- FIG. 21 presents a flowchart representation of a method in accordance with an embodiment of the present invention.
- a method of receiving an input signal is presented in accordance with the embodiments of FIGS. 1-19 .
- a phase correction is introduced.
- step 1106 is included for mixing the decimated signal in accordance with a phase correction signal.
- the step of filtering includes correcting the phase of the mixed signal.
- the step of decimating includes correcting the phase of the filtered signal.
- the decimated signal includes an in-phase decimated signal and a quadrature phase decimated signal.
- the step of mixing the decimated signal in accordance with a phase correction signal includes mixing the in-phase decimated signal by an in-phase phase correction signal and mixing the quadrature phase decimated signal by a quadrature phase correction signal, to produce both an in-phase and quadrature-phase phase corrected output.
- FIGS. 20 and 21 have been presented linearly and in a particular sequence, other sequencing and the concurrent performance of one or more steps are likewise possible within the broad scope of the present invention.
- FIG. 22 presents a flowchart representation of a method in accordance with an embodiment of the present invention.
- a method of receiving an input signal is presented in accordance with the embodiments of FIGS. 1-19 .
- the input signal is mixed by at least one mixing sequence to produce a mixed signal.
- the mixed signal is filtered to produce a first filtered signal.
- the first filtered signal is downsampled to produce a first decimated signal, the first decimated signal having a decimation period, wherein the decimation period is not a multiple of the mixing period.
- the decimation period is greater than the mixing period.
- the decimation period is less than the mixing period.
- the method further includes step 1106 for mixing the decimated signal in accordance with a phase correction signal and step 1108 for filtering the first decimated signal to produce a second filtered signal.
- the second filtered signal is decimated to produce a second decimated signal.
- the second decimated signal is A-D converted to produce a digital signal.
- FIG. 23 presents a flowchart representation of a method in accordance with an embodiment of the present invention.
- a method for mixing an analog input signal with an oscillation is presented.
- step 1200 a mixing sequence is generated, the mixing sequence having a sample period and including a sequence of sample positions and a sequence of scale factors, wherein the sequence of scale factors is based on the oscillation.
- step 1202 a plurality of samples of the analog input signal are generated in response to a mixing sequence, wherein the sequence of sample positions has a first order for a first sample interval, and a second order for a second sample interval, wherein the length of first sample interval and the length of the second sample interval is equal to a sequence period, and wherein the first order is different from the second order.
- the sequence of sample positions repeats at a sample position period greater than the sample interval.
- the plurality of samples of the analog input signal include a first plurality of in-phase samples and a second plurality of quadrature phase samples. Further, the step of generating a plurality of samples includes generating an in-phase sample during the first sample interval and a quadrature phase sample during the second sample interval.
- the various circuit components are implemented using 0.35 micron or smaller CMOS technology. Provided however that other circuit technologies, both integrated or non-integrated, may be used within the broad scope of the present invention. Likewise, various embodiments described herein can also be implemented as software programs running on a computer processor. It should also be noted that the software implementations of the present invention can be stored on a tangible storage medium such as a magnetic or optical disk, read-only memory or random access memory and also be produced as an article of manufacture.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Analogue/Digital Conversion (AREA)
Abstract
Description
-
- 0, 1, 0, −1, 0, 1, 0 −1, 0, 1, 0 −1 . . .
In accordance with this embodiment, the quadraturephase mixing sequence 122 includes the sequence of scaling factors above.
- 0, 1, 0, −1, 0, 1, 0 −1, 0, 1, 0 −1 . . .
-
- 1, 0, −1, 0, 1, 0 −1, 0, 1, 0 −1, 0 . . .
In accordance with this embodiment, the in-phase phase mixing sequence 124 includes the sequence of scaling factors above.
- 1, 0, −1, 0, 1, 0 −1, 0, 1, 0 −1, 0 . . .
-
- 1, 1, 1, 1, 1, 1, −1, −1, −1, −1, −1, −1, 1, 1, 1, 1, 1, 1 . . .
In this case, the polarity of each of the coefficients offirst filter 324 is inverted after every interval of six values ofmixed signal 322.
- 1, 1, 1, 1, 1, 1, −1, −1, −1, −1, −1, −1, 1, 1, 1, 1, 1, 1 . . .
-
- 1, 1, 1, −1, −1, −1, 1, 1, 1 . . .
In this case, the polarity of each of the coefficients offirst filter 324 is inverted after every interval of three values ofmixed signal 322. In this embodiment the mixer module that produces themixed signal 322 is similar to themixing module 320 fromFIG. 1 , and thefirst filter 324 fromFIG. 9 additionally implements the functionality ofmixer 368 shown inFIG. 8 .
- 1, 1, 1, −1, −1, −1, 1, 1, 1 . . .
-
- S1, S3, S5, S7, S9, S11, S1, S3, S5, S7, S9, S11, . . .
Where the sample module Si generates the sample Xi, where S1, S3, S5 represent the three switched sample modules ofsampler 502 and S7, S9, S11 represent the three switched sample modules ofsampler 503 and the positions of switched sample modules S1, S3, S5, S7, S9, S11 in the sequence represent the order in which the switch sample modules are commanded to sample bycontrol signals - 1, −1, 1, −1, 1, −1, 1, −1, 1, −1, 1, −1, . . .
- S1, S3, S5, S7, S9, S11, S1, S3, S5, S7, S9, S11, . . .
-
- S1, S3, S5, S7, S9, S11, S1, S3, S5, S7, S9, S11, . . .
-
- S2, S4, S6, S8, S10, S12, S2, S4, S6, S8, S10, S12, . . .
The corresponding sequence of scale factors would be:
- S2, S4, S6, S8, S10, S12, S2, S4, S6, S8, S10, S12, . . .
-
- 1, −1, 1, −1, 1, −1, 1, −1, 1, −1, 1, −1, . . .
-
- 1, −1, 1, −1, 1, −1, 1, −1, 1, −1, 1, −1, . . .
H(z)=1/(1−(1−α)Z −1)
This leaky bucket integrator is, in effect, a low-pass filter with very high low-frequency gain and a very low cut-off frequency. This leaky bucket integrator implements
-
- S1 , S3, S5, S7, S9, S11, S2 , S3, S5, S7, S9, S11, . . .
-
- S2 , S4, S6, S8, S10, S12, S1 , S4, S6, S8, S10, S12, . . .
In this fashion, the sequence of sample positions repeats at a sample position period that is 24 samples long, while the sample interval is only 12 samples. Therefore, the sequence of sample positions repeats at a sample position period that is greater than the sample interval. Applying this swap for each of the switched sample modules results in the following sequence of sample positions, in Example 2: - In-Phase Sample Sequence
- S1, S3, S5, S7, S9, S11, S2, S4, S6, S8, S10, S12, . . .
- Quadrature Phase Sample Sequence
- S2, S4, S6, S8, S10, S12, S1, S3, S5, S7, S9, S11, . . .
- S2 , S4, S6, S8, S10, S12, S1 , S4, S6, S8, S10, S12, . . .
-
- S1, S3 , S5, S7, S9, S11, S3, S1 , S5, S7, S9, S11, . . .
-
- S2, S4 , S6, S8, S10, S12, S4, S2 , S6, S8, S10, S12, . . .
In this fashion, the sequence of sample positions repeats at a sample position period that is 24 samples long and while the sample interval is only 12 samples. Therefore, the sequence of sample positions repeats at a sample position period that is greater than the sample interval. Applying one possible permutation for the switched sample modules results in the following sequence of sample positions, Example 4:
- S2, S4 , S6, S8, S10, S12, S4, S2 , S6, S8, S10, S12, . . .
-
- S1, S3, S5, S7, S9, S11, S3, S1, S7, S5, S11, S9, . . .
-
- S2, S4, S6, S8, S10, S12, S4, S2, S8, S6, S12, S10, . . .
Time | C1 | C2 | C3 | C4 | ||
ta | Sample I | Sample Q | Dump Q | Dump I | ||
tb | Dump I | Dump Q | Sample I | Sample Q | ||
tc | Sample Q | Sample I | Dump I | Dump Q | ||
td | Dump Q | Dump I | Sample Q | Sample I | ||
Time | C5 | C6 | C7 | C8 | ||
te | Sample I | Sample Q | Dump Q | Dump I | ||
tf | Dump I | Dump Q | Sample I | Sample Q | ||
tg | Sample Q | Sample I | Dump I | Dump Q | ||
th | Dump Q | Dump I | Sample Q | Sample I | ||
In particular, each table describes the function performed by the associated capacitor and switched capacitor circuit is described during successive times in a sampling sequence. However, other possible sequences, both more and less complex, are likewise possible as will be apparent to one skilled in the art when presented with the disclosure herein.
Claims (46)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/237,339 US7729682B2 (en) | 2005-09-28 | 2005-09-28 | Receiver and methods for use therewith |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/237,339 US7729682B2 (en) | 2005-09-28 | 2005-09-28 | Receiver and methods for use therewith |
Publications (2)
Publication Number | Publication Date |
---|---|
US20070072574A1 US20070072574A1 (en) | 2007-03-29 |
US7729682B2 true US7729682B2 (en) | 2010-06-01 |
Family
ID=37894744
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/237,339 Expired - Fee Related US7729682B2 (en) | 2005-09-28 | 2005-09-28 | Receiver and methods for use therewith |
Country Status (1)
Country | Link |
---|---|
US (1) | US7729682B2 (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100054377A1 (en) * | 2008-08-28 | 2010-03-04 | Honeywell International Inc. | Systems and methods for spurious signal reduction in multi-mode digital navigation receivers |
US20100167685A1 (en) * | 2008-12-30 | 2010-07-01 | Qualcomm Incorporated | Discrete time receiver |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090197552A1 (en) * | 2008-01-07 | 2009-08-06 | Peter Kurahashi | Bandwidth tunable mixer-filter using lo duty-cycle control |
US8781430B2 (en) * | 2009-06-29 | 2014-07-15 | Qualcomm Incorporated | Receiver filtering devices, systems, and methods |
US9520834B2 (en) * | 2013-06-10 | 2016-12-13 | Telefonaktiebolaget Lm Ericsson (Publ) | Quadrature mixer arrangement |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20020048325A1 (en) * | 2000-09-21 | 2002-04-25 | Samsung Electronics Co., Ltd. | Digital down-converter |
US20020126771A1 (en) * | 2001-03-12 | 2002-09-12 | Junsong Li | Demodulator for a radio receiver and method of operation |
US6683919B1 (en) * | 1999-06-16 | 2004-01-27 | National Semiconductor Corporation | Method and apparatus for noise bandwidth reduction in wireless communication signal reception |
US20050141411A1 (en) * | 2003-12-22 | 2005-06-30 | Martin Friedrich | Method and arrangement for demodulating a received signal |
US20050170806A1 (en) * | 2004-01-30 | 2005-08-04 | Samsung Electronics Co., Ltd. | Mixer circuit for direct conversion transceiver with improved IP2 |
US7197524B2 (en) * | 2003-05-29 | 2007-03-27 | Texas Instruments Incorporated | Direct RF sampling for cable applications and other broadband signals |
-
2005
- 2005-09-28 US US11/237,339 patent/US7729682B2/en not_active Expired - Fee Related
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6683919B1 (en) * | 1999-06-16 | 2004-01-27 | National Semiconductor Corporation | Method and apparatus for noise bandwidth reduction in wireless communication signal reception |
US20020048325A1 (en) * | 2000-09-21 | 2002-04-25 | Samsung Electronics Co., Ltd. | Digital down-converter |
US20020126771A1 (en) * | 2001-03-12 | 2002-09-12 | Junsong Li | Demodulator for a radio receiver and method of operation |
US7197524B2 (en) * | 2003-05-29 | 2007-03-27 | Texas Instruments Incorporated | Direct RF sampling for cable applications and other broadband signals |
US20050141411A1 (en) * | 2003-12-22 | 2005-06-30 | Martin Friedrich | Method and arrangement for demodulating a received signal |
US20050170806A1 (en) * | 2004-01-30 | 2005-08-04 | Samsung Electronics Co., Ltd. | Mixer circuit for direct conversion transceiver with improved IP2 |
Non-Patent Citations (2)
Title |
---|
K. Muhammad, et al; A Discrete-Time Bluetooth Receiver in a 0.13pm Digital CMOS Process; ISSC 2004/Session 15/Wireless Consumer ICs/15.1 (pp. 268, 269 & 1 pg.-paper continuation); Texas Instruments, Dallas, Texas. |
K. Muhammad, et al; A Discrete-Time Bluetooth Receiver in a 0.13pm Digital CMOS Process; ISSCC 2004/Session 15/Wireless Consumer ICs/15.1 (p. 214-215); Texas Instruments, Dallas, Texas. |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100054377A1 (en) * | 2008-08-28 | 2010-03-04 | Honeywell International Inc. | Systems and methods for spurious signal reduction in multi-mode digital navigation receivers |
US20100167685A1 (en) * | 2008-12-30 | 2010-07-01 | Qualcomm Incorporated | Discrete time receiver |
US8457578B2 (en) * | 2008-12-30 | 2013-06-04 | Qualcomm Incorporated | Discrete time receiver |
Also Published As
Publication number | Publication date |
---|---|
US20070072574A1 (en) | 2007-03-29 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7515078B2 (en) | Programmable sample rate analog to digital converter and method for use therewith | |
US7602862B2 (en) | Mixing module and methods for use therewith | |
CN101601185B (en) | Apparatus comprising frequency selective circuit and method | |
US10924128B2 (en) | VCO-based continuous-time pipelined ADC | |
JPH1198041A (en) | Satellite receiver tuner chip equipped with frequency synthesizer having externally configurable charge pump | |
US8604955B2 (en) | Filter, and transmitter and receiver having the same | |
JPH1127165A (en) | Power reduction tuner chip having integrated voltage adjusting device for satellite receiver system | |
JPH1174808A (en) | High frequency signal processing chip having signal pins distributed to minimize signal interference | |
CN1813411A (en) | An analog-to-digital-converter comprising a sigma-delta-modulator and receiver with such analog-to-digital-converter | |
JPH01212108A (en) | Ssb signal generator | |
US7974363B2 (en) | Receiver, receiving method, filter circuit, and control method | |
JPH11122551A (en) | Digital noise interference reduction type satellite receiver tuner chip | |
JPH1131984A (en) | Improved method for correcting low-pass filter of satellite receiver | |
JP2001502154A (en) | Digital communication device and mixer | |
US7729682B2 (en) | Receiver and methods for use therewith | |
EP0999645A1 (en) | Data converter | |
JPH1127166A (en) | New frequency synthesis architecture for satellite receiver | |
US7301492B2 (en) | Controlled sampling module and method for use therewith | |
JP2003526979A (en) | Digital-to-analog conversion interface circuit with adjustable time response | |
US8032094B2 (en) | Discrete filter, sampling mixer, and radio device | |
US7403066B2 (en) | Method and system for creating a spectral null in a switching amplifier | |
US7280061B2 (en) | Digital-to-analog converter using a frequency hopping clock generator | |
JPH1174811A (en) | Range extension type voltage controlled oscillator for frequency synthesis for satellite receiver | |
US6347123B1 (en) | Low-current sample rate converter | |
JP3367800B2 (en) | Selection device, A / D converter and D / A converter using the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SIGMATEL, INC., A DELAWARE CORPORATION,TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:RAGAN, THOMAS GLEN;FELDER, MATTHEW D.;MAY, MICHAEL R.;REEL/FRAME:017047/0127 Effective date: 20050927 Owner name: SIGMATEL, INC., A DELAWARE CORPORATION, TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:RAGAN, THOMAS GLEN;FELDER, MATTHEW D.;MAY, MICHAEL R.;REEL/FRAME:017047/0127 Effective date: 20050927 |
|
AS | Assignment |
Owner name: CITIBANK, N.A., NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:SIGMATEL, INC.;REEL/FRAME:021212/0372 Effective date: 20080605 Owner name: CITIBANK, N.A.,NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:SIGMATEL, INC.;REEL/FRAME:021212/0372 Effective date: 20080605 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
AS | Assignment |
Owner name: CITIBANK, N.A.,NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024085/0001 Effective date: 20100219 Owner name: CITIBANK, N.A., NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024085/0001 Effective date: 20100219 |
|
AS | Assignment |
Owner name: CITIBANK, N.A.,NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:SIGMATEL, LLC;REEL/FRAME:024079/0406 Effective date: 20100219 Owner name: CITIBANK, N.A., NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:SIGMATEL, LLC;REEL/FRAME:024079/0406 Effective date: 20100219 |
|
AS | Assignment |
Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT,NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:SIGMATEL, LLC;REEL/FRAME:024358/0439 Effective date: 20100413 Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR Free format text: SECURITY AGREEMENT;ASSIGNOR:SIGMATEL, LLC;REEL/FRAME:024358/0439 Effective date: 20100413 |
|
AS | Assignment |
Owner name: CITIBANK, N.A., AS COLLATERAL AGENT,NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024397/0001 Effective date: 20100413 Owner name: CITIBANK, N.A., AS COLLATERAL AGENT, NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024397/0001 Effective date: 20100413 |
|
AS | Assignment |
Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR Free format text: SECURITY AGREEMENT;ASSIGNOR:SIGMATEL, LLC;REEL/FRAME:030628/0636 Effective date: 20130521 |
|
AS | Assignment |
Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR Free format text: SECURITY AGREEMENT;ASSIGNOR:SIGMATEL, LLC;REEL/FRAME:031626/0218 Effective date: 20131101 |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: SIGMATEL, LLC, DELAWARE Free format text: CHANGE OF NAME;ASSIGNOR:SIGMATEL INC.;REEL/FRAME:037152/0127 Effective date: 20081231 |
|
AS | Assignment |
Owner name: SIGMATEL, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037355/0838 Effective date: 20151207 Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037356/0553 Effective date: 20151207 Owner name: SIGMATEL, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037354/0773 Effective date: 20151207 Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037356/0143 Effective date: 20151207 Owner name: SIGMATEL, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037354/0734 Effective date: 20151207 |
|
AS | Assignment |
Owner name: NORTH STAR INNOVATIONS INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SIGMATEL, LLC;REEL/FRAME:037583/0428 Effective date: 20151002 |
|
AS | Assignment |
Owner name: SIGMATEL, LLC, TEXAS Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE ASSIGNEE NAME PREVIOUSLY RECORDED AT REEL: 037354 FRAME: 0773. ASSIGNOR(S) HEREBY CONFIRMS THE PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:039723/0777 Effective date: 20151207 |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.) |
|
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.) |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20180601 |