US7660143B2 - Multibit ROM memory - Google Patents

Multibit ROM memory Download PDF

Info

Publication number
US7660143B2
US7660143B2 US12/101,266 US10126608A US7660143B2 US 7660143 B2 US7660143 B2 US 7660143B2 US 10126608 A US10126608 A US 10126608A US 7660143 B2 US7660143 B2 US 7660143B2
Authority
US
United States
Prior art keywords
lines
terminal
line
terminals
switch
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related, expires
Application number
US12/101,266
Other versions
US20080253162A1 (en
Inventor
Olivier Montfort
Sébastien Gaubert
Philippe Beliard
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Dolphin Integration SA
Original Assignee
Dolphin Integration SA
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Dolphin Integration SA filed Critical Dolphin Integration SA
Assigned to DOLPHIN INTEGRATION reassignment DOLPHIN INTEGRATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: BELIARD, PHILIPPE, GAUBERT, SEBASTIEN, Montfort, Olivier
Publication of US20080253162A1 publication Critical patent/US20080253162A1/en
Application granted granted Critical
Publication of US7660143B2 publication Critical patent/US7660143B2/en
Expired - Fee Related legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/56Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency
    • G11C11/5692Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency read-only digital stores using storage elements with more than two stable states
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C17/00Read-only memories programmable only once; Semi-permanent stores, e.g. manually-replaceable information cards
    • G11C17/08Read-only memories programmable only once; Semi-permanent stores, e.g. manually-replaceable information cards using semiconductor devices, e.g. bipolar elements
    • G11C17/10Read-only memories programmable only once; Semi-permanent stores, e.g. manually-replaceable information cards using semiconductor devices, e.g. bipolar elements in which contents are determined during manufacturing by a predetermined arrangement of coupling elements, e.g. mask-programmable ROM
    • G11C17/12Read-only memories programmable only once; Semi-permanent stores, e.g. manually-replaceable information cards using semiconductor devices, e.g. bipolar elements in which contents are determined during manufacturing by a predetermined arrangement of coupling elements, e.g. mask-programmable ROM using field-effect devices
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C2211/00Indexing scheme relating to digital stores characterized by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C2211/56Indexing scheme relating to G11C11/56 and sub-groups for features not covered by these groups
    • G11C2211/561Multilevel memory cell aspects
    • G11C2211/5617Multilevel ROM cell programmed by source, drain or gate contacting

Definitions

  • the present invention relates to the field of memory devices, and in particular to a Read Only Memory (ROM) device.
  • ROM Read Only Memory
  • FIG. 1 illustrates one possible approach to providing a ROM circuit.
  • Such a circuit encodes data according to the position of lines connected to the main current terminals of a transistor.
  • transistors T are illustrated in FIG. 1 and two lines A and B are provided according to this scheme.
  • Each transistor is able to store one bit of data.
  • a “0” is encoded by connecting both of the main current terminals of a transistor to the same line
  • a “1” is encoded by connecting the main current terminals of a transistor to different lines.
  • adjacent transistors share a common main current terminal connection, thus reducing the number of connections necessary. This is possible as encoding is based on the connection of one main current terminal of a transistor when compared to the other, rather than on the actual connection of each terminal.
  • FIG. 2 illustrates an alternative circuit arrangement as described in U.S. Pat. No. 6,636,434, assigned to the assignee herein.
  • Such a circuit allows two bits to be encoded by each transistor in the circuit.
  • Four lines A, B, C and D are provided in this embodiment, and again adjacent transistors share a common main current terminal connection.
  • a coding scheme is used as shown in the following table:
  • Such coding schemes described above require two lines per bit of data that can be encoded. It is generally desirable to reduce the number of lines in such circuits where possible, to reduce the area of the memory, and manufacturing costs.
  • a ROM device comprising a set of memory points arranged in rows and columns, each memory point capable of storing two bits of data and comprising a single switch controllable to connect together first and second terminals of the switch, each of the first and second terminals being connected to one of first, second and third conductive lines, wherein the switch is connected via the first and second terminals between the first and second lines to encode a first data value, between the first and third lines to encode a second data value, between the second and third lines to encode a third data value, and both of the first and second terminals being connected to the same one of the first, second and third lines to encode a fourth data value.
  • the first terminal of the switch is connected to one of the first and third lines
  • the second terminal of the switch is connected to one of the second and third data lines, wherein the connection of each of the first and second terminals stores one of the two bits of data.
  • each switch is a MOS transistor.
  • the gates of the MOS transistors of a same row are interconnected.
  • the first terminal is a drain terminal and the second terminal is a source terminal.
  • a memory reading circuit for reading the above ROM device, the circuit comprising a first switch arranged to connect the first line to one of a first output node and a first voltage level; a second switch arranged to connect the second line to one of a second output node and the first voltage level; and precharging means arranged to store a second voltage level on a selected one of the first and second lines.
  • the memory reading circuit comprises a first NOT gate connected between the first line and the first output node and a second NOT gate connected between the second line and the second output node.
  • a method of encoding data in a ROM device comprising memory points arranged in rows and columns, each column further comprising three conductive lines, each memory point storing two bits of data and comprising a controllable switch comprising first and second main terminals, the method comprising independently connecting the first and second terminals to the first, second and third lines to encode the data, wherein connecting the first terminal to the first line and the second terminal to the second line encodes a first data value; connecting the first terminal to the first line and the second terminal to the third line encodes a second data value; connecting the first terminal to the second line and the second terminal to the third line encodes a third data value; and connecting the first and second terminals to a same one of the first, second and third lines encodes a fourth data value.
  • each switch is a MOS transistor
  • the first terminal is a drain terminal and the second terminal is a source terminal
  • the source and drain of each memory point is encoded according to the following exemplary table, wherein the first, second and third lines are designated A, B and C respectively:
  • Drain Source Bit A B 00 A C 01 C B 10 C C 11 The bit value 00 is encoded by connecting one of the drain and source terminals to one of the lines A and B and the other of the drain and source terminals to the other of the lines A and B.
  • the bit value 01 is encoded by connecting the drain terminal to one of the lines A and B and the source terminal to the line C.
  • the bit value 10 is encoded by connecting the drain terminal to the line C and the source terminal to one of the lines A and B.
  • the bit value 11 is encoded by connecting both of the drain and source terminals to the line C. In an alternative embodiment, the bit value 11 is encoded by connecting both of the drain and source terminals to any one of the lines A and B.
  • a method of decoding data from a ROM device comprising a set of memory points arranged in rows and columns, each memory point capable of storing two bits of data and comprising a single switch controllable to connect together first and second terminals of the switch, each of the first and second terminals being connected to one of first, second and third conductive lines, the method comprising connecting the second and third lines to a first voltage level; storing a second voltage level on the first line; activating one of the memory points; and detecting the voltage on the first line and determining a first bit of the data based on only the voltage detected on the first line.
  • the voltage on other lines need not be detected as they are not used to determine the first bit of data.
  • FIG. 1 illustrates a circuit for storing single bits of data
  • FIG. 2 illustrates a circuit for storing pairs of data bits using four lines
  • FIG. 3 illustrates a memory circuit according to an embodiment of the present invention
  • FIGS. 4A and 4B illustrate decoding circuitry according to an embodiment of the present invention.
  • FIG. 3 illustrates an embodiment of a ROM device.
  • the memory circuit comprises three lines A, B and C, each, for example, formed of a conducting track in a layer of an integrated circuit.
  • MOS transistors are used to store information, based on the connection of each of their main current terminals to one of lines A, B and C.
  • transistors T 1 to T 4 are illustrated in FIG. 3 .
  • the source and drain of the MOS transistor may be independently connected to the memory lines A, B and C, rather than having a connection that is common with an adjacent transistor, as is the case with the circuits illustrated in FIGS. 1 and 2 .
  • the following table is used to encode the bit data, and shows the two-bit value encoded depending on the connection of the drain and source of each transistor:
  • the drain of the MOS transistor may be connected to lines A or C, while the source of this MOS transistor may be connected to lines B or C.
  • Line C can be considered to designate a “1”, and lines A and B a “0”, and thus if neither the source nor the drain is connected to line C, “00” is encoded.
  • “11” is encoded
  • the source is connected to line C and the drain to line A
  • “01” is encoded
  • the drain is connected to line C and the source to line B
  • “10” is encoded.
  • the source and drain of each MOS transistor can be considered as independently storing respective bits of data.
  • An example of the connection of the drain and source of each transistor for each of the above data values “00”, “01”, “10” and “11” are illustrated in FIG. 3 .
  • “11” may be encoded not only by connecting both source and drain to line C, but also by connecting both the source and drain to one of the other lines, in other words, to line A or line B.
  • FIGS. 4A and 4B illustrate circuitry for decoding the data bits stored in the memory of FIG. 3 .
  • circuitry is provided including two NOT gates 2 , 4 and two switches 6 , 8 .
  • Switches 6 , 8 are connected to lines A and B of the memory.
  • Line C of the memory is connected to ground.
  • Each switch 6 , 8 allows lines A and B respectively to be connected to the input node of the respective NOT gate 2 , 4 , or to a ground node.
  • switch 6 is controlled to connect line A to NOT gate 2
  • switch 8 is controlled to connect line B to ground.
  • the information stored on the drain of the MOS transistor can be determined, and in particular it can be determined whether or not the drain of the MOS transistor is connected to line A.
  • Line A is then precharged to a preset voltage level, which is different to the ground voltage. For example, assuming a ground voltage of 0 V, line A is precharged to 3 V. Precharging is, for example, performed using a further switch, not shown in the figures, which allows a capacitor or similar charge storing means to be connected to the line to precharge it, and then disconnected from the line.
  • the transistor to be tested is then activated by providing a voltage to its gate node.
  • the connection of the drain of the transistor is then indicated by the signal at the output of NOT gate 2 , which is connected to a first output node labelled “output 1 ” of the decode circuitry.
  • Decoding is based on the principle that the source of the transistor is connected to lines B or C, which are at ground voltage, and therefore if the drain is connected to line A, the voltage on line A will be discharged, but if the drain in not connected to line A, the precharge voltage will remain on line A.
  • the decode circuitry in order to determine the connection of the source of the transistor, and in particular whether or not it is connected to line B, the decode circuitry is then switched such that switch 6 connects line A to ground, while switch 8 connects line B to NOT gate 4 .
  • Line B is then connected to a precharge voltage, which is again a voltage level different to the ground voltage, for example 3V.
  • the transistor to be tested is then activated by providing a voltage to its gate terminal.
  • Decoding of the bit associated with the source of the transistor is based on the principle that the drain is connected to either line A or line C, which have been connected to ground. Therefore, if the source is connected to line B, the voltage stored on line B will be discharged upon activation of the transistor, whereas if the source is connected to line C, the voltage on line B will not be discharged.
  • the connection of the source is indicated by the signal at the output node of not gate 4 , which provides a second output, labelled “output 2 ”, of the decode circuitry. In particular, if this output is at approximately the precharge voltage, for example greater than 2 V, this indicates that the source is not connected to line B, whereas if the output is at the ground voltage, this indicates that the source is connected to line B.
  • Outputs 1 and 2 from the decode circuitry thus provide the data decoded from the ROM. Assuming that the precharge voltages used to precharge lines A and B are at the level of a logic high, and that a logic low corresponds to the ground voltage, these outputs can directly provide the data bits stored by the each transistor in the ROM.
  • the above decoding steps can be repeated for each transistor in the ROM device, and one row of transistors in the ROM device may be decoded at the same time, and rows decoded sequentially. For example, gates of the transistors in a row are connected together such that rows of transistors can be activated at the same time.
  • encoding is performed based on the lines connected by the transistors.
  • a first data value is encoded by connecting a transistor between lines A and line B
  • a second data value is encoded by connecting a transistor between lines B and line C
  • a third data value is encoded by connecting a transistor between lines A and line C
  • a fourth data value is encoded by connecting both terminals of a transistor to the same line.
  • Switches for example transistors, in the memory are each used to encode two bits of data.
  • Each switch comprises two main current terminals, and a control terminal or gate, and data is stored based on the connection of each of the main current terminals of the switch.
  • each of the connections of the switch could be used to encode a different one of the data values.
  • both terminals of the switch connected to the same line could encode “01”
  • a connection to the first and third lines could encode “11”
  • a connection of the second and third lines could encode a “00”
  • a connection of the first and second lines could encode a “10”.
  • the decode circuitry can include some simple additional logic to convert the output signals to give the correct data.
  • Lines A, B and C are for example formed as conductive tracks in a layer of an integrated circuit structure, and connections of the switch to these lines are for example formed by vias, although other arrangements are possible.
  • the conducting tracks for forming the lines are for example formed of copper, or alternative metals or metal alloys.

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Read Only Memory (AREA)
  • Semiconductor Memories (AREA)

Abstract

The invention concerns a ROM comprising a set of memory points arranged in rows and columns, each memory point capable of storing two bits of data and comprising a single switch controllable to connect together first and second terminals of said switch, each of said first and second terminals being connected to one of first, second and third conductive lines, wherein said switch is connected via said first and second terminals between said first and second lines to encode a first data value, between said first and third lines to encode a second data value, between said second and third lines to encode a third data value, and both of said first and second terminals being connected to the same one of said first, second and third lines to encode a fourth data value.

Description

FIELD OF THE INVENTION
The present invention relates to the field of memory devices, and in particular to a Read Only Memory (ROM) device.
BACKGROUND TO THE INVENTION
FIG. 1 illustrates one possible approach to providing a ROM circuit. Such a circuit encodes data according to the position of lines connected to the main current terminals of a transistor. Four transistors T are illustrated in FIG. 1 and two lines A and B are provided according to this scheme. Each transistor is able to store one bit of data. In this particular encoding scheme, a “0” is encoded by connecting both of the main current terminals of a transistor to the same line, while a “1” is encoded by connecting the main current terminals of a transistor to different lines. According to this coding scheme, adjacent transistors share a common main current terminal connection, thus reducing the number of connections necessary. This is possible as encoding is based on the connection of one main current terminal of a transistor when compared to the other, rather than on the actual connection of each terminal.
FIG. 2 illustrates an alternative circuit arrangement as described in U.S. Pat. No. 6,636,434, assigned to the assignee herein. Such a circuit allows two bits to be encoded by each transistor in the circuit. Four lines A, B, C and D are provided in this embodiment, and again adjacent transistors share a common main current terminal connection. In this embodiment a coding scheme is used as shown in the following table:
TABLE 1
Drain/source connections
Data of the MOS transistor
00 AB BA CD DC
01 AD BC CB DA
10 AC BD CA DB
11 AA BB CC DD
Such coding schemes described above require two lines per bit of data that can be encoded. It is generally desirable to reduce the number of lines in such circuits where possible, to reduce the area of the memory, and manufacturing costs.
SUMMARY OF THE INVENTION
According to a first aspect of the present invention, there is provided a ROM device comprising a set of memory points arranged in rows and columns, each memory point capable of storing two bits of data and comprising a single switch controllable to connect together first and second terminals of the switch, each of the first and second terminals being connected to one of first, second and third conductive lines, wherein the switch is connected via the first and second terminals between the first and second lines to encode a first data value, between the first and third lines to encode a second data value, between the second and third lines to encode a third data value, and both of the first and second terminals being connected to the same one of the first, second and third lines to encode a fourth data value.
According to one embodiment of the present invention, the first terminal of the switch is connected to one of the first and third lines, and the second terminal of the switch is connected to one of the second and third data lines, wherein the connection of each of the first and second terminals stores one of the two bits of data.
According to a further embodiment of the present invention, each switch is a MOS transistor.
According to a further embodiment of the present invention, the gates of the MOS transistors of a same row are interconnected.
According to a further embodiment of the present invention, the first terminal is a drain terminal and the second terminal is a source terminal.
According to a further aspect of the present invention, a memory reading circuit is provided for reading the above ROM device, the circuit comprising a first switch arranged to connect the first line to one of a first output node and a first voltage level; a second switch arranged to connect the second line to one of a second output node and the first voltage level; and precharging means arranged to store a second voltage level on a selected one of the first and second lines.
According to a further embodiment of the present invention, the memory reading circuit comprises a first NOT gate connected between the first line and the first output node and a second NOT gate connected between the second line and the second output node.
According to a further aspect of the present invention, a method of encoding data in a ROM device is provided, wherein the ROM device includes memory points arranged in rows and columns, each column further comprising three conductive lines, each memory point storing two bits of data and comprising a controllable switch comprising first and second main terminals, the method comprising independently connecting the first and second terminals to the first, second and third lines to encode the data, wherein connecting the first terminal to the first line and the second terminal to the second line encodes a first data value; connecting the first terminal to the first line and the second terminal to the third line encodes a second data value; connecting the first terminal to the second line and the second terminal to the third line encodes a third data value; and connecting the first and second terminals to a same one of the first, second and third lines encodes a fourth data value.
According to an embodiment of the present invention, each switch is a MOS transistor, the first terminal is a drain terminal and the second terminal is a source terminal, and the source and drain of each memory point is encoded according to the following exemplary table, wherein the first, second and third lines are designated A, B and C respectively:
Drain Source Bit
A B 00
A C 01
C B 10
C C 11

The bit value 00 is encoded by connecting one of the drain and source terminals to one of the lines A and B and the other of the drain and source terminals to the other of the lines A and B. The bit value 01 is encoded by connecting the drain terminal to one of the lines A and B and the source terminal to the line C. The bit value 10 is encoded by connecting the drain terminal to the line C and the source terminal to one of the lines A and B. The bit value 11 is encoded by connecting both of the drain and source terminals to the line C. In an alternative embodiment, the bit value 11 is encoded by connecting both of the drain and source terminals to any one of the lines A and B.
According to a further aspect of the present invention, there is provided a method of decoding data from a ROM device comprising a set of memory points arranged in rows and columns, each memory point capable of storing two bits of data and comprising a single switch controllable to connect together first and second terminals of the switch, each of the first and second terminals being connected to one of first, second and third conductive lines, the method comprising connecting the second and third lines to a first voltage level; storing a second voltage level on the first line; activating one of the memory points; and detecting the voltage on the first line and determining a first bit of the data based on only the voltage detected on the first line. In other words, the voltage on other lines need not be detected as they are not used to determine the first bit of data.
BRIEF DESCRIPTION OF THE DRAWINGS
The foregoing and other purposes, features, aspects and advantages of the invention will become apparent from the following detailed description of embodiments, given by way of illustration and not limitation with reference to the accompanying drawings.
FIG. 1 illustrates a circuit for storing single bits of data;
FIG. 2 illustrates a circuit for storing pairs of data bits using four lines;
FIG. 3 illustrates a memory circuit according to an embodiment of the present invention, and
FIGS. 4A and 4B illustrate decoding circuitry according to an embodiment of the present invention.
DETAILED DESCRIPTION OF THE DRAWINGS
FIG. 3 illustrates an embodiment of a ROM device. As shown, the memory circuit comprises three lines A, B and C, each, for example, formed of a conducting track in a layer of an integrated circuit. In this example, MOS transistors are used to store information, based on the connection of each of their main current terminals to one of lines A, B and C. Four such transistors T1 to T4 are illustrated in FIG. 3. In this embodiment, the source and drain of the MOS transistor may be independently connected to the memory lines A, B and C, rather than having a connection that is common with an adjacent transistor, as is the case with the circuits illustrated in FIGS. 1 and 2.
In this embodiment, the following table is used to encode the bit data, and shows the two-bit value encoded depending on the connection of the drain and source of each transistor:
TABLE 2
Drain Source Bit
A B 00
A C 01
C B 10
C C 11
Thus, as illustrated, according to this embodiment the drain of the MOS transistor may be connected to lines A or C, while the source of this MOS transistor may be connected to lines B or C. Line C can be considered to designate a “1”, and lines A and B a “0”, and thus if neither the source nor the drain is connected to line C, “00” is encoded. However, when both lines are connected to line C, “11” is encoded, when the source is connected to line C and the drain to line A, “01” is encoded, and when the drain is connected to line C and the source to line B, “10” is encoded. In this way, the source and drain of each MOS transistor can be considered as independently storing respective bits of data. An example of the connection of the drain and source of each transistor for each of the above data values “00”, “01”, “10” and “11” are illustrated in FIG. 3.
In alternative embodiments, “11” may be encoded not only by connecting both source and drain to line C, but also by connecting both the source and drain to one of the other lines, in other words, to line A or line B.
FIGS. 4A and 4B illustrate circuitry for decoding the data bits stored in the memory of FIG. 3. As illustrated in these figures, circuitry is provided including two NOT gates 2, 4 and two switches 6, 8. Switches 6, 8 are connected to lines A and B of the memory. Line C of the memory is connected to ground. Each switch 6, 8 allows lines A and B respectively to be connected to the input node of the respective NOT gate 2, 4, or to a ground node.
In a first state of the decode circuitry shown in FIG. 4A, switch 6 is controlled to connect line A to NOT gate 2, and switch 8 is controlled to connect line B to ground. In this configuration, the information stored on the drain of the MOS transistor can be determined, and in particular it can be determined whether or not the drain of the MOS transistor is connected to line A.
Line A is then precharged to a preset voltage level, which is different to the ground voltage. For example, assuming a ground voltage of 0 V, line A is precharged to 3 V. Precharging is, for example, performed using a further switch, not shown in the figures, which allows a capacitor or similar charge storing means to be connected to the line to precharge it, and then disconnected from the line.
The transistor to be tested is then activated by providing a voltage to its gate node. The connection of the drain of the transistor is then indicated by the signal at the output of NOT gate 2, which is connected to a first output node labelled “output 1” of the decode circuitry. Decoding is based on the principle that the source of the transistor is connected to lines B or C, which are at ground voltage, and therefore if the drain is connected to line A, the voltage on line A will be discharged, but if the drain in not connected to line A, the precharge voltage will remain on line A. Thus, if the voltage at output node “output 1” is at approximately the precharge voltage, for example greater than 2 V, this indicates that the drain is not connected to line A, whereas if this output is at the ground voltage, for example 0V, this indicates that the drain of the transistor is connected to line A.
With reference to FIG. 4B, in order to determine the connection of the source of the transistor, and in particular whether or not it is connected to line B, the decode circuitry is then switched such that switch 6 connects line A to ground, while switch 8 connects line B to NOT gate 4. Line B is then connected to a precharge voltage, which is again a voltage level different to the ground voltage, for example 3V. The transistor to be tested is then activated by providing a voltage to its gate terminal.
Decoding of the bit associated with the source of the transistor is based on the principle that the drain is connected to either line A or line C, which have been connected to ground. Therefore, if the source is connected to line B, the voltage stored on line B will be discharged upon activation of the transistor, whereas if the source is connected to line C, the voltage on line B will not be discharged. The connection of the source is indicated by the signal at the output node of not gate 4, which provides a second output, labelled “output 2”, of the decode circuitry. In particular, if this output is at approximately the precharge voltage, for example greater than 2 V, this indicates that the source is not connected to line B, whereas if the output is at the ground voltage, this indicates that the source is connected to line B.
Outputs 1 and 2 from the decode circuitry thus provide the data decoded from the ROM. Assuming that the precharge voltages used to precharge lines A and B are at the level of a logic high, and that a logic low corresponds to the ground voltage, these outputs can directly provide the data bits stored by the each transistor in the ROM.
The above decoding steps can be repeated for each transistor in the ROM device, and one row of transistors in the ROM device may be decoded at the same time, and rows decoded sequentially. For example, gates of the transistors in a row are connected together such that rows of transistors can be activated at the same time.
It will be apparent that such decode circuitry does not in fact distinguish between the source and drain connections, in other words a source of a transistor connected to line A and drain to line B will be read with the same result as if the source of the transistor were connected to line B and the drain to line A. Therefore, according to a more general coding scheme, encoding is performed based on the lines connected by the transistors. In other words, a first data value is encoded by connecting a transistor between lines A and line B, a second data value is encoded by connecting a transistor between lines B and line C, a third data value is encoded by connecting a transistor between lines A and line C, and a fourth data value is encoded by connecting both terminals of a transistor to the same line.
Thus a ROM device has been described in which two bits of data may be encoded using only three lines. Switches, for example transistors, in the memory are each used to encode two bits of data. Each switch comprises two main current terminals, and a control terminal or gate, and data is stored based on the connection of each of the main current terminals of the switch.
Whilst a specific example of an encoding technique has been described, it would be obvious to those skilled in the art that many variations and modifications can be applied. In particular, while according to the above embodiments a particular example of the data values encoded by each connection has been described, in alternative encoding schemes, each of the connections of the switch could be used to encode a different one of the data values. For example both terminals of the switch connected to the same line could encode “01”, a connection to the first and third lines could encode “11”, a connection of the second and third lines could encode a “00”, and a connection of the first and second lines could encode a “10”. In this case the decode circuitry can include some simple additional logic to convert the output signals to give the correct data.
Lines A, B and C are for example formed as conductive tracks in a layer of an integrated circuit structure, and connections of the switch to these lines are for example formed by vias, although other arrangements are possible. The conducting tracks for forming the lines are for example formed of copper, or alternative metals or metal alloys.
Furthermore, while embodiments have been described using MOS transistors, in alternative embodiments other types of transistors or switches could be used, such as bipolar transistors.
Having thus described at least one illustrative embodiment of the invention, various alterations, modifications and improvements will readily occur to those skilled in the art. Such alterations, modifications and improvements are intended to be within the spirit and scope of the invention. Accordingly, the foregoing description is by way of example only and is not intended to be limiting. The invention is limited only as defined in the following claims and the equivalent thereto.

Claims (10)

1. A Read-Only Memory (ROM) device comprising a set of memory points arranged in rows and columns, each memory point capable of storing two bits of data and comprising a single switch controllable to connect first and second terminals of said switch, each of said first and second terminals being connected to one of first, second and third conductive lines, independent of the terminal connections of switch of the other memory points, wherein said switch is connected via said first and second terminals between said first and second lines to encode a first data value, between said first and third lines to encode a second data value, between said second and third lines to encode a third data value, and both of said first and second terminals being connected to the same one of said first, second and third lines to encode a fourth data value.
2. The ROM device of claim 1, wherein said first terminal of said switch is connected to one of said first and third lines, and said second terminal of said switch is connected to one of said second and third data lines, wherein the connection of each of said first and second terminals stores one of said two bits of data.
3. The ROM device of claim 1, wherein each switch is a MOS transistor.
4. The ROM device of claim 1, wherein the gates of the MOS transistors of a same row are interconnected.
5. The ROM device of claim 3, wherein said first terminal is a drain terminal and said second terminal is a source terminal.
6. A memory reading circuit for reading a ROM device, wherein
said ROM device comprises a set of memory points arranged in rows and columns, each memory point capable of storing two bits of data and comprising a single switch controllable to connect together first and second terminals of said switch, each of said first and second terminals being connected to one of first, second and third conductive lines, said memory reading circuit comprising:
a first switch arranged to connect said first line to one of a first output node and a first voltage level;
a second switch arranged to connect said second line to one of a second output node and said first voltage level; and
precharging means arranged to store a second voltage level on a selected one of said first and second lines.
7. The memory reading circuit of claim 6 further comprising a first NOT gate connected between said first line and said first output node and a second NOT gate connected between said second line and said second output node.
8. A method of encoding data in a ROM device, comprising memory points arranged in rows and columns, each column further comprising three conductive lines, each memory point storing two bits of data and comprising a controllable switch comprising first and second main terminals, said method comprising:
connecting said first and second terminals to said first, second and third lines to encode said data, independent of the terminal connections of switch of the other memory points, wherein connecting said first terminal to said first line and said second terminal to said second line encodes a first data value;
connecting said first terminal to said first line and said second terminal to said third line encodes a second data value;
connecting said first terminal to said second line and said second terminal to said third line encodes a third data value; and
connecting said first and second terminals to a same one of said first, second and third lines encodes a fourth data value.
9. The method of claim 8 wherein each switch is a MOS transistor, said first terminal is a drain terminal and said second terminal is a source terminal, and the source and drain of each memory point is encoded according to the following relationships, wherein the first, second and third lines are designated A, B and C respectively, and wherein
a bit value 00 is encoded by connecting said drain and source terminals to said lines A and B respectively;
a bit value 01 is encoded by connecting said drain and source terminals to said lines A and C respectively;
a bit value 10 is encoded by connecting said drain and source terminals to said lines C and B respectively; and
a bit value 11 is encoded by connecting both of said drain and source terminals to only one of said lines A, B and C.
10. A method of decoding data from a ROM device comprising a set of memory points arranged in rows and columns, each memory point capable of storing two bits of data and comprising a single switch controllable to connect together first and second terminals of said switch, each of said first and second terminals being connected to one of first, second and third conductive lines, the method comprising the steps of:
connecting said second and third lines to a first voltage level;
storing a second voltage level on said first line;
activating one of said memory points; and
detecting the voltage on said first line and determining a first bit of said data based on only the voltage detected on the first line.
US12/101,266 2007-04-13 2008-04-11 Multibit ROM memory Expired - Fee Related US7660143B2 (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
FR07/54442 2007-04-13
FR0754442A FR2915019B1 (en) 2007-04-13 2007-04-13 MEMORY ROM MULTIBIT
FR0754442 2007-04-13

Publications (2)

Publication Number Publication Date
US20080253162A1 US20080253162A1 (en) 2008-10-16
US7660143B2 true US7660143B2 (en) 2010-02-09

Family

ID=38858681

Family Applications (1)

Application Number Title Priority Date Filing Date
US12/101,266 Expired - Fee Related US7660143B2 (en) 2007-04-13 2008-04-11 Multibit ROM memory

Country Status (3)

Country Link
US (1) US7660143B2 (en)
CN (1) CN101286365A (en)
FR (1) FR2915019B1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8837192B2 (en) 2012-10-19 2014-09-16 Taiwan Semiconductor Manufacturing Company Limited N-bit rom cell

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20110211382A1 (en) * 2010-02-28 2011-09-01 Freescale Semiconductor, Inc. High density and low variability read only memory
CN103106925B (en) * 2013-01-04 2016-07-06 苏州兆芯半导体科技有限公司 Series connection ROM cell and read method thereof
US9691496B1 (en) * 2016-02-08 2017-06-27 Nxp B.V. High density ROM cell with dual bit storage for high speed and low voltage

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2749434A1 (en) 1996-05-31 1997-12-05 Dolphin Integration Sa COMPACT ROM MEMORY MATRIX
US5870326A (en) 1997-08-12 1999-02-09 Intel Corporation Information encoding by multiple line selection
US6002607A (en) 1998-02-24 1999-12-14 National Semiconductor Corporation Read-only-memory (ROM) having a memory cell that stores a plurality of bits of information
FR2826170A1 (en) 2001-06-15 2002-12-20 Dolphin Integration Sa ROM MEMORY WITH MULTIBIT MEMORY POINTS
US20050018465A1 (en) * 2001-05-31 2005-01-27 Jeung Seong-Ho Memory cell structure of metal programmable read only memory having bit cells with a shared transistor cell
US20050213362A1 (en) * 2004-03-17 2005-09-29 Cambridge Silicon Radio Limited Method for reading ROM cell

Patent Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2749434A1 (en) 1996-05-31 1997-12-05 Dolphin Integration Sa COMPACT ROM MEMORY MATRIX
US5870326A (en) 1997-08-12 1999-02-09 Intel Corporation Information encoding by multiple line selection
US6002607A (en) 1998-02-24 1999-12-14 National Semiconductor Corporation Read-only-memory (ROM) having a memory cell that stores a plurality of bits of information
US20050018465A1 (en) * 2001-05-31 2005-01-27 Jeung Seong-Ho Memory cell structure of metal programmable read only memory having bit cells with a shared transistor cell
US20060215436A1 (en) * 2001-05-31 2006-09-28 Jeung Seong-Ho Memory cell structure of metal programmable read only memory having bit cells with a shared transistor cell
FR2826170A1 (en) 2001-06-15 2002-12-20 Dolphin Integration Sa ROM MEMORY WITH MULTIBIT MEMORY POINTS
US20030086305A1 (en) * 2001-06-15 2003-05-08 Frederic Poullet Multibit memory point memory
US6636434B2 (en) * 2001-06-15 2003-10-21 Dolphin Integration Multibit memory point memory
US20050213362A1 (en) * 2004-03-17 2005-09-29 Cambridge Silicon Radio Limited Method for reading ROM cell

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8837192B2 (en) 2012-10-19 2014-09-16 Taiwan Semiconductor Manufacturing Company Limited N-bit rom cell

Also Published As

Publication number Publication date
FR2915019A1 (en) 2008-10-17
FR2915019B1 (en) 2009-07-17
CN101286365A (en) 2008-10-15
US20080253162A1 (en) 2008-10-16

Similar Documents

Publication Publication Date Title
KR100304750B1 (en) Semiconductor memory device
KR930003814B1 (en) Semiconductor memory device
KR900004813B1 (en) Semiconductor memory device
US8009466B2 (en) Semiconductor storage device
US20090201713A1 (en) Unit cell of nonvolatile memory device and nonvolatile memory device having the same
US4587639A (en) Static semiconductor memory device incorporating redundancy memory cells
US20040114430A1 (en) Semiconductor memory device
US7660143B2 (en) Multibit ROM memory
US20070109841A1 (en) Load-balanced apparatus of memory
US5870326A (en) Information encoding by multiple line selection
KR100691818B1 (en) Improved multilevel DDR
US5715204A (en) Sense amplifier with hysteresis
US7663923B2 (en) Semiconductor memory device and control method thereof
JPH04212775A (en) Semiconductor memory device
US6269033B1 (en) Semiconductor memory device having redundancy unit for data line compensation
US6496405B2 (en) Semiconductor memory apparatus and method for outputting data
US6636434B2 (en) Multibit memory point memory
US5663903A (en) Flat-cell read-only memory
US5982693A (en) Sense amplifier with improved bit line initialization
US6600689B2 (en) Virtual ground semiconductor memory device
US7535754B2 (en) Integrated circuit memory devices with MRAM voltage divider strings therein
JPS61267992A (en) Random access memory
JPS60121588A (en) Digital code detecting circuit
US6809965B2 (en) Control circuitry for a non-volatile memory
CN113557571A (en) Memory control circuit

Legal Events

Date Code Title Description
AS Assignment

Owner name: DOLPHIN INTEGRATION, FRANCE

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:MONTFORT, OLIVIER;GAUBERT, SEBASTIEN;BELIARD, PHILIPPE;REEL/FRAME:020972/0657

Effective date: 20080423

Owner name: DOLPHIN INTEGRATION,FRANCE

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:MONTFORT, OLIVIER;GAUBERT, SEBASTIEN;BELIARD, PHILIPPE;REEL/FRAME:020972/0657

Effective date: 20080423

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20140209