US7616142B1 - Sigma-delta modulated analog-to-digital converter having a changeable coefficient - Google Patents
Sigma-delta modulated analog-to-digital converter having a changeable coefficient Download PDFInfo
- Publication number
- US7616142B1 US7616142B1 US11/786,086 US78608607A US7616142B1 US 7616142 B1 US7616142 B1 US 7616142B1 US 78608607 A US78608607 A US 78608607A US 7616142 B1 US7616142 B1 US 7616142B1
- Authority
- US
- United States
- Prior art keywords
- coefficient
- signal
- loop
- sigma
- delay
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M3/00—Conversion of analogue values to or from differential modulation
- H03M3/30—Delta-sigma modulation
- H03M3/322—Continuously compensating for, or preventing, undesired influence of physical parameters
- H03M3/358—Continuously compensating for, or preventing, undesired influence of physical parameters of non-linear distortion, e.g. instability
- H03M3/36—Continuously compensating for, or preventing, undesired influence of physical parameters of non-linear distortion, e.g. instability by temporarily adapting the operation upon detection of instability conditions
- H03M3/362—Continuously compensating for, or preventing, undesired influence of physical parameters of non-linear distortion, e.g. instability by temporarily adapting the operation upon detection of instability conditions in feedback mode, e.g. by reducing the order of the modulator
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M3/00—Conversion of analogue values to or from differential modulation
- H03M3/30—Delta-sigma modulation
- H03M3/39—Structural details of delta-sigma modulators, e.g. incremental delta-sigma modulators
- H03M3/436—Structural details of delta-sigma modulators, e.g. incremental delta-sigma modulators characterised by the order of the loop filter, e.g. error feedback type
- H03M3/438—Structural details of delta-sigma modulators, e.g. incremental delta-sigma modulators characterised by the order of the loop filter, e.g. error feedback type the modulator having a higher order loop filter in the feedforward path
- H03M3/454—Structural details of delta-sigma modulators, e.g. incremental delta-sigma modulators characterised by the order of the loop filter, e.g. error feedback type the modulator having a higher order loop filter in the feedforward path with distributed feedback, i.e. with feedback paths from the quantiser output to more than one filter stage
Definitions
- the present disclosure relates to analog-to-digital converters. Specifically, the disclosure relates to improving the performance of sigma-delta modulated analog-to-digital converters.
- An open loop analog-to-digital (A/D) converter generates a digital signal directly in response to an analog input signal.
- the quality of an open loop A/D converter depends upon several factors, including sampling rate, quantization error, aliasing, and component matching.
- a sigma-delta A/D converter ( ⁇ A/D converter) is a feedback type of converter.
- the ⁇ A/D converter has a ⁇ modulator that uses over-sampling (having a high sampling rate; at least above the Nyquist rate) and filtering to develop a high signal-to-noise-plus-distortion ratio (SNDR) in the signal band, and achieves high resolution by precise timing.
- over-sampling having a high sampling rate; at least above the Nyquist rate
- SNDR signal-to-noise-plus-distortion ratio
- a ⁇ A/D converter typically includes a ⁇ modulator having a quantizer and a decimator.
- a ⁇ modulator processes an analog signal through one or more cascaded integration stages.
- a weighted feedback (or feed-forward) signal is subtracted from the analog signal between integration stages.
- the signal difference also known as an error signal, represents the original analog signal. For example, if the error signal is consecutively positive, then it may be inferred that the input signal is rising rapidly. After the last integrator, the error signal is quantized and filtered to form a digital output signal.
- the feedback technique provides a ⁇ A/D converter with error correction capability under most circumstances.
- the performance of a ⁇ A/D converter is affected by circuit noise and dependent on timing variations.
- external sources may add noise to an input signal, and thereby escalate signal peaking.
- An escalated input signal may be too large for an integrator in the analog-to-digital converter and the higher amplitudes at the integrator output may be cut-off, the result may be signal distortion and the A/D converter may provide an inaccurate or poor digital output signal.
- Component variations also contribute to noise and may also lead to decreased performance.
- circuit non-linearities cause delay and decrease the performance of the ⁇ A/D loop. It would be desirable to reduce the effects of noise and component variations in ⁇ A/D converters. It would also be desirable to compensate for loop delay caused by circuit non-linearities.
- the embodiments described below provide a sigma-delta modulated analog-to-digital converter which may have an enhanced integrator, an excess loop-delay circuit, or both.
- the enhanced integrator and the excess loop-delay circuit have changeable coefficients, providing the analog-to-digital converter with the ability to account for noise mixed with the input signal, circuit non-linearities, and component variations.
- a sigma-delta modulated analog-to-digital converter has an enhanced integrator having a changeable coefficient.
- the coefficient is controlled by a selectable coefficient signal provided by a processor.
- the enhanced integrator may comprise an inverting integrator having a first input resistor and a first feedback capacitor.
- a switch responsive to the selectable coefficient signal may connect a second feedback capacitor in parallel with a first feedback capacitor, thereby changing the coefficient and adjusting the output of the first integrator.
- a method to automatically adjust the performance of a sigma-delta modulated analog-to-digital converter.
- the method includes setting a first integrator coefficient of a sigma-delta modulator to a first value, and providing a signal for automatically adjusting the first integrator coefficient to a second value in response to a determination that the first integrator output waveform is clipped.
- a sigma-delta modulated analog-to-digital converter has a loop-delay compensation circuit having a changeable coefficient.
- a processor generates a selectable signal that corresponds to a coefficient value.
- a method to automatically adjust the performance of a sigma-delta modulated analog-to-digital converter.
- the method includes determining a step response of the analog-to-digital converter and associating the step response with one of at least two predetermined and non-overlapping loop-delay intervals.
- a loop-delay compensation circuit coefficient is set based upon the step response and/or corresponding loop-delay interval.
- a sigma-delta modulated analog-to-digital converter has a loop-delay compensation circuit having a changeable coefficient.
- a processor sets the coefficient to a first value and determines a first performance aspect of the analog-to-digital converter.
- the processor sets the coefficient to a second value and determines a second performance aspect of the analog-to-digital converter.
- the loop-delay compensation circuit coefficient is set to the value that corresponds to one of the performance aspects.
- the processor may set additional coefficient values to determine additional performance aspects.
- a method to automatically adjust the performance of a sigma-delta modulated analog-to-digital converter.
- the method includes setting a loop-delay compensation circuit coefficient to different values and, in turn, determining a performance aspect of the analog-to-digital converter.
- the method further includes setting the loop-delay compensation circuit coefficient to a value that provides a selected performance aspect for operation.
- a sigma-delta modulated analog-to-digital converter has a first integrator having a changeable coefficient and means for generating a coefficient signal to set the changeable coefficient to one of at least a first or a second value.
- a sigma delta modulated analog-to-digital converter has a first integrator having a changeable coefficient and means for selecting a first integrator coefficient value in response to a determination of whether a first integrator output waveform is clipped.
- a sigma-delta modulated analog-to-digital converter has means for measuring the step response to determine a loop-delay, and means for compensating for the loop-delay.
- a sigma-delta modulated analog-to-digital converter has means for determining a performance characteristic of the analog-to-digital converter and means for adjusting the performance characteristic.
- a sigma-delta modulated analog-to-digital converter has a first integrator, a loop-delay compensator circuit, means for setting a first integrator coefficient to one of at least two values, and means for setting a loop-delay compensator coefficient to one of at least two loop-delay values.
- a computer readable medium has processor executable instructions to cause a processor to do one or more of the following: receive, determine and/or communicate one or more signal(s) for use in selecting, for a sigma-delta modulated analog-to-digital converter, a first coefficient value for an integrator and/or a second coefficient value for a loop-delay compensator; adjust the first coefficient value if the integrator output waveform is clipped; measure a step response of the sigma-delta modulated analog-to-digital converter and associate the step response with one of at least two predetermined and non-overlapping delay intervals; and set the second coefficient value based upon an associated delay interval.
- a computer readable medium has processor executable instructions for selecting a coefficient of a loop-delay compensation circuit.
- the instructions may include providing an output signal to open loop a sigma-delta modulated analog-to-digital converter circuit, providing a step signal at time t 0 , receiving a response signal at time t 1 , measuring a time delay between t 0 and t 1 , designating the measured time delay as a circuit delay, and correlating the circuit delay to within one of four predetermined time delay intervals, each having an associated loop-delay compensation circuit coefficient value.
- a computer readable medium has processor executable instructions for changing the value of a loop-delay compensation circuit coefficient while determining two or more signal-to-noise-plus-distortion ratios, and setting the loop-delay compensation circuit coefficient to a value having the highest corresponding signal-to-noise-plus-distortion ratio.
- a computer readable medium has processor executable instructions for providing to a loop-delay compensator circuit two loop-delay compensator coefficient values in turn, determining the signal-to-noise-plus-distortion-ratio for both of the coefficient values, and retrieving the coefficient value that corresponds to the higher signal-to-noise-plus-distortion ratio.
- a computer readable medium has processor executable instructions for setting a sigma-delta modulator first integrator coefficient to a first value, providing a signal for automatically adjusting the first integrator coefficient to a second value in response to a determination that a first integrator output waveform is clipped, measuring a step response of the analog-to-digital converter, associating the measured step response with one of at least two predetermined and non-overlapping delay intervals, and setting a loop-delay compensation circuit coefficient based upon the associated delay interval.
- FIG. 1 is a prior art first order ⁇ A/D converter.
- FIG. 2 is a schematic of a third order ⁇ A/D converter having an enhanced integrator and a loop-delay compensator.
- FIG. 3 is a schematic of an enhanced integrator having a changeable coefficient and in communication with a processor for receiving a selectable signal from the processor.
- FIG. 4 is a schematic of a loop-delay compensator having a changeable coefficient and in communication with a processor for receiving a selectable signal from the processor.
- FIG. 5 is a flowchart for setting an enhanced integrator coefficient.
- FIG. 6 is a flowchart for setting a loop delay compensator coefficient for a ⁇ A/D converter based upon at least two SNDR measurements.
- FIG. 7 is a flowchart for setting a loop delay compensator coefficient for a ⁇ A/D converter based upon an excess loop-delay determination.
- FIG. 8 is a flowchart of a program for a processor to output a selectable signal to set a first integrator coefficient for a ⁇ A/D converter.
- FIG. 9 is a flowchart of a first program for a processor to output a selectable signal to set an A/D ⁇ loop-delay compensator coefficient value to obtain the highest SNDR for the circuit.
- FIG. 10 is a flowchart of a second program for a processor to output a selectable signal to set an ⁇ loop-delay compensator coefficient value based upon the excess delay of the circuit.
- FIG. 11 is a flowchart of a third program for a processor to output a selectable signal to set an A/D ⁇ loop-delay compensator coefficient value to obtain the highest SNDR for the circuit.
- FIG. 12A is a functional block diagram of a hard disk drive
- FIG. 12B is a functional block diagram of a digital versatile disk (DVD).
- DVD digital versatile disk
- FIG. 12C is a functional block diagram of a high definition television
- FIG. 12D is a functional block diagram of a cellular phone
- FIG. 12E is a functional block diagram of a set top box.
- FIG. 12F is a functional block diagram of a media player.
- the fundamental components of a generic A/D converter 10 using the ⁇ modulation technique include a ⁇ modulator 12 and a digital filter 14 .
- the ⁇ modulator 12 first receives the input voltage x(t), and sums it with the output of a feedback digital-to-analog converter (DAC) 16 .
- This summing can be accomplished by means of a switched capacitor circuit which accumulates charge onto a capacitor summing node 18 .
- An integrator 20 then adds the output of this summing node to a value it has stored from the previous integration step.
- a quantizer 22 outputs a logic “one” if the integrator 20 output is greater than or equal to zero volts and a logic “zero” otherwise.
- the feedback voltage from the DAC 16 tries to keep the integrator output at zero by making the “ones” and “zeros” output of the quantizer 22 equal to the analog input.
- the digital filter 14 receives the one-bit high-speed digital output y(n) from the ⁇ modulator 12 and converts the high-speed digital output y(n) to a slower stream of multi-bit samples x(n).
- a third order ⁇ A/D converter 100 is shown having an enhanced integrator 200 and a loop-delay compensator 300 .
- the third order ⁇ A/D converter 100 comprises three integration stages 102 , 104 , and 106 followed by a compensation node 108 , a quantizer 110 , and a digital filter 112 .
- a digital-to-analog (D/A) converter 114 provides each integration stage with an analog representation of the instantaneous digital output x(n).
- the integration stages 102 , 104 , and 106 each have an adder 116 , 118 , and 120 , and an integrator 200 (enhanced), 124 , and 126 , as shown.
- Multipliers 130 , 132 , and 134 multiply the feedback signal X(t f ) by weight factors A 1 , A 2 , and A 3 , respectively.
- Other feedback or feed-forward paths may be added (such as, for example, through one or more additional multipliers 136 ) to communicate the output waveform from an Nth stage integrator to the adder/input of at least one other integrator.
- an analog input signal x(t) received at the circuit input is processed into a high-speed stream of one-bit samples y(n), and digitally filtered to a slower stream of multi-bit samples x(n) at the output.
- the enhanced integrator 200 and the loop-delay compensator 300 receive coefficient signals K 1 and A 4 , respectively, from a processor (preferably a digital signal processor (DSP) 138 ).
- the coefficient signals are generated in response to at least one signal (which may include x(n)) from the ⁇ A/D converter.
- the DSP 138 is within one of several categories of processors that may be implemented for receiving signals from the ⁇ A/D converter and outputting selectable coefficient signals, such as K 1 and/or A 4 .
- categories of processors include hardwired processors and software processors, DSPs, programmable gate arrays, microprocessors, dedicated processors, or other signal processors. It is further understood that a single processor may be implemented with both the enhanced integrator and the loop-delay compensator circuits. Alternatively, the enhanced integrator and the loop delay compensator circuit may implement separate processors.
- FIG. 3 An enhanced integrator 200 incorporating an inverting integrator 206 , is shown in FIG. 3 .
- the enhanced integrator 200 receives a coefficient signal K 1 from a processor 202 for controlling the status of a switch 204 .
- the status of the switch 204 sets the coefficient of integration K.
- the processor 202 receives a signal indicative of the performance of the ⁇ A/D converter, such as the output signal x(n), and responsively generates a selectable coefficient signal K 1 .
- a signal indicative of the performance of the ⁇ A/D converter such as the output signal x(n)
- the processor may (based upon a hardwire configuration or executable code) continuously generate a binary “0” so the switch 204 remains open and the coefficient of integration K does not change. If, however, the magnitude of the output signal x(n) exceeds the bound output value, the processor 202 may generate a “1”, causing the switch 204 to close, thereby lowering the coefficient of integration, as discussed below.
- the capacitive network is configured such that the coefficient of integration is dependent upon two or more signals from the processor 202 .
- the capacitive network has a third capacitor (not shown) in parallel with C 1 and C 2 , and a second switch for connecting and disconnecting the third capacitor to the capacitive network.
- the processor 202 may be responsive to the output signal x(n) by generating a two bit binary signal (either 00, 01, 10, or 11, depending upon characteristics of the output signal x(n)) for controlling the first and second switches.
- the coefficient of integration may be modifiable by way of a changeable resistor, resistive network, or capacitive-resistive network.
- a loop-delay compensator 300 embodying a multiplier 306 and an adder 308 (corresponding to adder 108 in FIG. 2 ) is shown in FIG. 4 .
- the loop-delay compensator 300 receives a selectable coefficient signal A 4 from a processor 302 for controlling the status of a switch 304 .
- the status of the switch 304 sets a multiplication factor “g” for modifying the magnitude of a feedback signal X(t f ).
- the processor 302 is configurable to provide at least two ⁇ loop-delay compensator coefficient values.
- the processor 302 outputs to the loop-delay compensator 300 a first signal A 4 1 corresponding to a first ⁇ loop-delay compensator multiplication factor g 1 .
- the ⁇ A/D converter 100 digitizes an input signal x(t) and the processor 302 determines the SNDR 1 of the loop X ⁇ Y.
- the SNDR 1 may be determined by a DSP 138 having a digital spectrum analyzer.
- the processor 302 outputs to the loop-delay compensator 300 a second signal A 4 2 corresponding to a second ⁇ loop-delay compensator multiplication factor g 2 .
- the ⁇ A/D converter 100 digitizes an input signal x(t) and determines the SNDR 2 of the loop X ⁇ Y.
- the processor is configurable to output A 4 1 to the loop-delay compensator 300 if SNDR 1 is greater than SNDR 2 , or A 4 2 if SNDR 2 is greater than SNDR 1 , thereby setting the switch 304 and fixing the multiplication factor of the loop-delay compensator 300 so that the ⁇ A/D converter 100 performs with a high SNDR.
- the processor 302 is configurable to determine the excess loop-delay of the ⁇ A/D converter 100 and responsively provide a selectable coefficient signal A 4 to set a loop-delay compensator multiplication factor “g”.
- the multiplication factor “g” may be selectable from a group of two or more multiplication factors.
- the group of multiplication factors includes four values. Each value corresponds to an excess loop-delay period ⁇ t:
- T S is the sample period.
- ⁇ t multiplication factor (g) A4 0 to 1 ⁇ 4 T S 0.0 00 1 ⁇ 4 T S to 1 ⁇ 2 T S ⁇ 0.4 01 1 ⁇ 2 T S to 3 ⁇ 4 T S ⁇ 0.19 10 3 ⁇ 4 T S to T S ⁇ 0.2 11
- the excess loop-delay periods ⁇ t, multiplication factors, and selectable output signals A 4 are pre-programmed in a memory medium that is accessible by the processor. Examples of memory include ROM, RAM.
- the processor 302 is programmed to initially set the multiplication factor of the loop-delay compensator 300 to zero, creating an open circuit between the DAC 114 output and the compensation node 108 .
- the processor 302 is programmed to apply a step-voltage to the input of the DAC 114 , and determine the step-response of the sigma-delta A/D converter 100 by monitoring the output x(n) of the digital filter 112 . In most applications, the excess loop-delay will not exceed one sample period (Ts).
- ⁇ t is typically within the range of 0 to Ts.
- the processor 138 correlates the determined excess loop-delay to an excess loop-delay interval, and outputs a signal A 4 to the loop-delay compensator circuit 300 for setting the switch 304 and, hence, the multiplication factor. It is noted that the multiplication factor of the loop-delay compensator 300 is independent of the multiplication factors of the feedback multipliers 130 , 132 , 134 , and 136 , which are independent of one another.
- the ⁇ A/D converter 100 shown in FIG. 2 has both an enhanced integrator 200 and a loop-delay compensator 300 .
- a ⁇ A/D converter 100 may incorporate an enhanced integrator 200 of the present invention without the loop-delay compensator 300 ; and may incorporate a loop-delay compensator 300 of the present invention without an enhanced integrator 200 .
- the enhanced integration and loop-delay compensation disclosed herein are not limited to the physical implementations shown in FIGS. 2-4 .
- the enhanced integration and loop-delay compensation discussed herein may be implemented in other ⁇ A/D converter systems, including first and higher order, feed-forward, and feedback designs.
- ⁇ A/D converter systems may implement one or more versions of a method of enhanced integration and loop-delay compensation according to aspects of the present invention for improving the performance of a ⁇ A/D converter.
- FIG. 5 shows steps 400 for improving the performance of a ⁇ A/D converter by compensating for input signal noise and peaking.
- the method is initiated by establishing a changeable coefficient for a first integrator.
- the first integrator coefficient is set to a first value.
- the first integrator coefficient may be set by receiving a selectable signal that corresponds to a first or second coefficient value.
- FIG. 6 shows steps 500 for improving the performance of a ⁇ A/D converter by compensating for excess loop-delay according to a first embodiment.
- the method includes the steps of setting a changeable loop-delay compensator circuit coefficient to first, second, third, and fourth values, and determining, in turn, each SNDR for the ⁇ A/D converter loop.
- the coefficient is set to a first value and the SNDR 1 of the circuit is determined.
- the coefficient is set to a second value and the SNDR 2 of the circuit is determined.
- the coefficient is set to a third value and the SNDR 3 of the circuit is determined.
- the coefficient is set to a fourth value and the SNDR 4 of the circuit is determined.
- the coefficient is set to the value (first, second, third, or fourth) that corresponds to the highest SNDR 1,2,3,4 .
- FIG. 7 shows steps 600 for improving the performance of a ⁇ A/D converter by compensating for loop-delay according to a second embodiment.
- the theoretical loop-delay of the ⁇ A/D converter loop is determined.
- the theoretical loop-delay may be determined, for example, by referencing a component database, or may be received through a user interface.
- the actual loop-delay of the ⁇ A/D converter loop circuit is determined.
- the actual loop-delay may be determined by measuring the step-response of the loop and may be broken down into theoretical delay-plus-excess delay.
- excess loop-delay is categorized by predetermined periods of time and one coefficient value is correlated to each of the predetermined periods of excess loop-delay.
- the beginning and end of each period is defined as a fraction of the sample period, such as a period n from 1 ⁇ 4 T S to 1 ⁇ 2 T S ; and a period n+1 from 1 ⁇ 2 T S to 3 ⁇ 4 T S .
- the loop-delay compensator coefficient is set to the value that correlates to the actual loop-delay.
- the coefficient may be set by receiving a selectable signal corresponding to one of two or more changeable coefficient values.
- FIGS. 8-11 illustrate various methods that may be stored as instructions in a memory and executed by a processor such as disclosed above.
- FIG. 8 shows an example of the steps executable by a processor for carrying out a program 700 to determine the first integrator coefficient for a ⁇ A/D converter.
- the program causes the processor to send a binary “zero” signal to the first integrator to thereby set the first integrator coefficient to a first value K 1 1 .
- the processor receives the output of the ⁇ A/D converter x(n).
- the program retrieves (or alternatively recalls) the output bound value (minimum/maximum representative signal) of the converter, and compares it to the output signal x(n) at 708 .
- the program causes the processor to sustain a binary “zero” signal to the first integrator. If the output signal x(n) is not less than the bound value, then at 710 the processor sends a binary “one” signal to the first integrator to set the first integrator coefficient to a second value K 1 2 , which is less than K 1 1 so that signal distortion is decreased.
- FIG. 9 shows an example of the steps executable by a processor for carrying out a program 800 to determine the coefficient for a loop-delay compensator for a ⁇ A/D converter.
- the program causes the processor to obtain at least two ⁇ loop-delay compensator coefficient values.
- the processor outputs to the loop-delay compensator a first signal corresponding to the first ⁇ loop-delay compensator coefficient value.
- the processor receives the ⁇ A/D converter output signal. Based on the output signal, the program at 808 determines the SNDR, of the loop.
- the processor outputs to the loop-delay compensator a second signal corresponding to a second ⁇ loop-delay compensator coefficient value.
- the processor receives a second ⁇ A/D converter output signal. Based on the output signal, the program at 814 determines the SNDR 2 of the loop.
- the program determines if SNDR 1 is greater than SNDR 2 .
- the processor outputs the signal that corresponds to the greater SNDR 1,2 .
- the processor initiates A/D conversion.
- step 802 it is not necessary that the processor receive the actual ⁇ loop-delay compensator coefficient values, i.e., step 802 may be omitted. Note that it is only necessary that the program provide first and second signals corresponding to first and second ⁇ loop-delay compensator coefficient values, as shown at 804 and 810 . The coefficients are inherently set by the preconfigured hardware that receives the first and second signals.
- FIG. 10 shows an example of the steps executable by a processor for carrying out a program 900 to determine the coefficient for a ⁇ A/D converter loop-delay compensator.
- the program 900 selects a loop-delay compensator coefficient based upon the excess loop-delay of the ⁇ A/D converter.
- the excess loop-delay is correlated to one of at least two loop-delay ranges, wherein each range has an associated loop-delay compensator coefficient.
- the program causes the processor to obtain the theoretical loop-delay of the ⁇ A/D converter.
- the processor obtains at least two (preferably four) definite excess loop-delay ranges. In this example, each excess loop-delay range is expressed in terms of fractions of one additional sample period, such as an excess loop-delay range of (1 ⁇ 2 ⁇ T S ) to (3 ⁇ 4 ⁇ T S ) ⁇ t m .
- the processor also obtains, for each excess loop-delay range, one loop-delay compensator coefficient, which may be a rational number.
- the program assigns a unique signal to each excess loop-delay range ⁇ t m .
- the processor outputs a signal corresponding to a loop-delay compensator coefficient of zero. Consequently, the loop-delay compensator is virtually removed (open circuited) from the ⁇ A/D converter.
- the processor provides a step-signal to the ⁇ A/D converter.
- the processor receives the step-signal response, including a theoretical loop-delay component and an excess loop-delay component ⁇ t r .
- the program allots ⁇ t r to the appropriate ⁇ t m range.
- the processor outputs to the loop-delay compensator the signal corresponding to the loop-delay compensator coefficient assigned to ⁇ t m .
- FIG. 11 shows an example of the steps executable by a processor for carrying out a program 1000 to determine the coefficient for a ⁇ A/D converter loop-delay compensator.
- the program 1000 sets the loop-delay compensator coefficient to a first value, causes the processor to receive the output signal x(n), determines the SNDR P , then sets the loop-delay compensator coefficient to a second value, and determines the SNDR P+1 .
- the processor tests M number of loop-delay compensator coefficients.
- the program continues to set the loop-delay compensator coefficient to the next values until SNDR M is determined.
- the processor selects the coefficient associated with the highest SNDR.
- the program causes the processor to obtain at least two (M ⁇ 2) loop-delay compensator coefficients.
- the program causes the processor to set each loop-delay compensator coefficient and measure the SNDR.
- the program determines the highest SNDR.
- the processor outputs the signal that corresponds to the loop-delay compensator coefficient that provided the highest SNDR.
- the disclosed ⁇ A/D converter 100 may be implemented in a hard disk drive 1100 in either or both signal processing and/or control circuits 1102 .
- the signal processing and/or control circuit 1108 and/or other circuits (not shown) in the HDD 1100 may process data, perform coding and/or encryption, perform calculations, and/or format data that is output to and/or received from a magnetic storage medium 1106 .
- the HDD 1100 may communicate with a host device (not shown) such as a computer, mobile computing devices such as personal digital assistants, cellular phones, media or MP3 players and the like, and/or other devices via one or more wired or wireless communication links 1108 .
- the HDD 1100 may be connected to memory 1110 such as random access memory (RAM), low latency nonvolatile memory such as flash memory, read only memory (ROM) and/or other suitable electronic data storage.
- RAM random access memory
- ROM read only memory
- the ⁇ A/D converter 100 can be implemented in a digital versatile disc (DVD) drive 410 .
- the present invention may implement and/or be implemented in either or both signal processing and/or control circuits, which are generally identified in FIG. 12B at 1114 .
- the signal processing and/or control circuit 1114 and/or other circuits (not shown) in the DVD 1112 may process data, perform coding and/or encryption, or perform calculations.
- the signal processing and/or control circuit 1114 and/or other circuits (not shown) in the DVD 1112 can also perform other functions such as encoding and/or decoding and/or any other A/D signal processing functions associated with a DVD drive.
- the DVD drive 1112 may communicate with an output device (not shown) such as a computer, television or other device via one or more wired or wireless communication links 1120 .
- the communication link may require an A/D conversion implementing the circuitry and techniques described above.
- the DVD 1112 may communicate with mass data storage 1118 that stores data in a nonvolatile manner.
- the mass data storage 1118 may include a hard disk drive (HDD).
- the HDD may have the configuration shown in FIG. 12A .
- the HDD may be a mini HDD that includes one or more platters having a diameter that is smaller than approximately 1.8′′.
- the DVD 1112 may be connected to memory 1122 such as RAM, ROM, low latency nonvolatile memory such as flash memory and/or other suitable electronic data storage.
- the present invention can be implemented in a high definition television (HDTV) 1130 .
- the present invention may be implemented in either or both signal processing and/or control circuits, which are generally identified in FIG. 12C at 1136 .
- the HDTV 1130 receives HDTV input signals in either a wired or wireless format and generates HDTV output signals for a display 1126 .
- signal processing circuit and/or control circuit 1136 and/or other circuits (not shown) of the HDTV 1130 may process data, perform coding and/or encryption, perform calculations, format data and/or perform any other type of HDTV processing that may be required.
- the HDTV 1130 may communicate with mass data storage 1138 that stores data in a nonvolatile manner such as optical and/or magnetic storage devices. At least one HDD may have the configuration shown in FIG. 12A and/or at least one DVD may have the configuration shown in FIG. 12B .
- the HDD may be a mini HDD that includes one or more platters having a diameter that is smaller than approximately 1.8′′.
- the HDTV 1130 may be connected to memory 1128 such as RAM, ROM, low latency nonvolatile memory such as flash memory and/or other suitable electronic data storage.
- the HDTV 1130 also may support connections with a WLAN via a WLAN network interface 1134 .
- the present invention can be implemented in a cellular phone 1169 that may include a cellular antenna 1164 .
- the present invention may be implemented in either or both signal processing and/or control circuits, which are generally identified in FIG. 12D at 1166 , or a WLAN interface.
- the cellular phone 1169 includes a microphone 1174 , an audio output 1176 such as a speaker and/or audio output jack, a display 1178 and/or an input device 1180 such as a keypad, pointing device, voice actuation and/or other input device.
- the signal processing and/or control circuits 1166 and/or other circuits (not shown) in the cellular phone 1169 may process data, perform coding and/or encryption, perform calculations, format data and/or perform other cellular phone functions.
- the cellular phone 1169 may communicate with mass data storage 1162 that stores data in a nonvolatile manner such as optical and/or magnetic storage devices for example hard disk drives HDD and/or DVDs. At least one HDD may have the configuration shown in FIG. 12A and/or at least one DVD may have the configuration shown in FIG. 12B . The HDD may be a mini HDD that includes one or more platters having a diameter that is smaller than approximately 1.8′′.
- the cellular phone 1169 may be connected to memory 1168 such as RAM, ROM, low latency nonvolatile memory such as flash memory and/or other suitable electronic data storage.
- the cellular phone 1169 also may support connections with a WLAN via a WLAN network interface 1170 .
- the present invention can be implemented in a set top box 1184 .
- the present invention may be implemented in either or both signal processing and/or control circuits, which are generally identified in FIG. 12F at 1186 , a WLAN interface, or a mass data storage of the set top box 1184 .
- the set top box 1184 receives signals from a source such as a broadband source and outputs standard and/or high definition audio/video signals suitable for a display 1194 such as a television and/or monitor and/or other video and/or audio output devices.
- the signal processing and/or control circuits 1186 and/or other circuits (not shown) of the set top box 1184 may process data, perform coding and/or encryption, perform calculations, format data and/or perform any other set top box function.
- the set top box 1184 may communicate with mass data storage 1182 that stores data in a nonvolatile manner.
- the mass data storage 1182 may include optical and/or magnetic storage devices for example hard disk drives HDD and/or DVDs. At least one HDD may have the configuration shown in FIG. 12A and/or at least one DVD may have the configuration shown in FIG. 12B .
- the HDD may be a mini HDD that includes one or more platters having a diameter that is smaller than approximately 1.8′′.
- the set top box 1184 may be connected to memory 1190 such as RAM, ROM, low latency nonvolatile memory such as flash memory and/or other suitable electronic data storage.
- the set top box 1184 also may support connections with a WLAN via a WLAN network interface 1192 .
- the present invention can be implemented in a media player 1214 .
- the present invention may be implemented in either or both signal processing and/or control circuits, which are generally identified in FIG. 12F at 1200 , or a WLAN interface.
- the media player 1214 includes a display 1210 and/or a user input 1212 such as a keypad, touchpad and the like.
- the media player 1214 may employ a graphical user interface (GUI) that typically employs menus, drop down menus, icons and/or a point-and-click interface via the display 1210 and/or user input 1212 .
- the media player 1214 further includes an audio output 1208 such as a speaker and/or audio output jack.
- the signal processing and/or control circuits 1200 and/or other circuits (not shown) of the media player 1214 may process data, perform coding and/or encryption, perform calculations, format data and/or perform any other media player function.
- the media player 1214 may communicate with mass data storage 1196 that stores data such as compressed audio and/or video content in a nonvolatile manner.
- the compressed audio files include files that are compliant with MP3 format or other suitable compressed audio and/or video formats.
- the mass data storage may include optical and/or magnetic storage devices for example hard disk drives HDD and/or DVDs. At least one HDD may have the configuration shown in FIG. 12A and/or at least one DVD may have the configuration shown in FIG. 12B .
- the HDD may be a mini HDD that includes one or more platters having a diameter that is smaller than approximately 1.8′′.
- the media player 1214 may be connected to memory 1202 such as RAM, ROM, low latency nonvolatile memory such as flash memory and/or other suitable electronic data storage.
- the media player 1214 also may support connections with a WLAN via a WLAN network interface 1204 . Still other implementations in addition to those described above are contemplated.
Landscapes
- Physics & Mathematics (AREA)
- Nonlinear Science (AREA)
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Compression, Expansion, Code Conversion, And Decoders (AREA)
Abstract
Description
K=T S/(R 1 ·C 1) (1)
Where TS is the sampling period. If the
K=Ts/(R 1(C 1 +C 2)) (2)
In one embodiment, the capacitive network is designed so that
C 2 /C 1=0.25 (3)
And
K=0.1 (4)
when the
Therefore, when the
K=0.08 (5)
| TABLE 1 |
| Excess loop-delay intervals and exemplary multiplication factors. |
| TS is the sample period. |
| Δt | multiplication factor (g) | |
||
| 0 to ¼ TS | 0.0 | 00 | ||
| ¼ TS to ½ TS | −0.4 | 01 | ||
| ½ TS to ¾ TS | −0.19 | 10 | ||
| ¾ TS to TS | −0.2 | 11 | ||
Claims (37)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US11/786,086 US7616142B1 (en) | 2006-04-27 | 2007-04-09 | Sigma-delta modulated analog-to-digital converter having a changeable coefficient |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US79562206P | 2006-04-27 | 2006-04-27 | |
| US11/786,086 US7616142B1 (en) | 2006-04-27 | 2007-04-09 | Sigma-delta modulated analog-to-digital converter having a changeable coefficient |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US7616142B1 true US7616142B1 (en) | 2009-11-10 |
Family
ID=41261549
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US11/786,086 Active 2027-04-12 US7616142B1 (en) | 2006-04-27 | 2007-04-09 | Sigma-delta modulated analog-to-digital converter having a changeable coefficient |
Country Status (1)
| Country | Link |
|---|---|
| US (1) | US7616142B1 (en) |
Cited By (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20090134330A1 (en) * | 2007-11-26 | 2009-05-28 | Fraunhofer-Gesellschaft Zur Foerderung Der Angewandten Forschung E.V. | Concept for determining a measurement value at a component |
| US20120018615A1 (en) * | 2010-07-22 | 2012-01-26 | Azad Siahmakoun | Photonic second-order delta-sigma modulator |
| US20120194370A1 (en) * | 2006-12-01 | 2012-08-02 | Intersil Americas Inc. | Sigma-delta converter system and method |
| US20120250884A1 (en) * | 2009-01-20 | 2012-10-04 | Nokia Corporation | Multi-membrane microphone for high-amplitude audio capture |
| US20130082179A1 (en) * | 2010-07-01 | 2013-04-04 | Panasonic Corporation | Object detection device |
| US8638251B1 (en) | 2012-08-29 | 2014-01-28 | Mcafee, Inc. | Delay compensation for sigma delta modulator |
| CN105556848A (en) * | 2013-08-20 | 2016-05-04 | 天工方案公司 | Dither-free error feedback fractional-N frequency synthesizer system and method |
| EP3451531A1 (en) * | 2017-08-28 | 2019-03-06 | IMEC vzw | Method for improving feedback circuit performance |
| US20210399751A1 (en) * | 2016-12-22 | 2021-12-23 | Intel Corporation | Multi-purpose receiver chain for wifi applications |
| US20240364358A1 (en) * | 2023-04-27 | 2024-10-31 | Robert Bosch Gmbh | Sigma-delta modulator and method for operating a sigma-delta modulator |
Citations (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6064326A (en) * | 1998-03-30 | 2000-05-16 | Silicon Laboratories, Inc. | Analog-to-digital conversion overload detection and suppression |
| US6141671A (en) * | 1992-09-30 | 2000-10-31 | Analog Devices, Inc. | Asynchronous digital sample rate converter |
| US6384761B1 (en) * | 2000-08-07 | 2002-05-07 | Cirrus Logic, Inc. | Second and higher order dynamic element matching in multibit digital to analog and analog to digital data converters |
| US6700519B2 (en) * | 2001-05-16 | 2004-03-02 | Pioneer Corporation | Delta sigma type AD converter |
| US20060164272A1 (en) * | 2003-06-27 | 2006-07-27 | Philips Kathleen Jeanne P | Analog-to-digital-converter comprising a sigma-delta-modulator and receiver with such analog-to-digital-converter |
| US7094036B2 (en) * | 2003-09-24 | 2006-08-22 | The Boc Group Plc | Vacuum pumping system |
| US7183956B1 (en) * | 2005-08-10 | 2007-02-27 | Northrop Grumman Corporation | High speed digital delta-sigma modulator with integrated upsampler |
| US7193546B1 (en) * | 2005-12-20 | 2007-03-20 | Cirrus Logic, Inc. | Phase-measuring delta-sigma modulator calibration method and apparatus |
| US7215270B1 (en) * | 2006-04-10 | 2007-05-08 | Intrinsix Corp. | Sigma-delta modulator having selectable OSR with optimal resonator coefficient |
| US7221302B1 (en) * | 2005-12-20 | 2007-05-22 | Cirrus Logic, Inc. | Delta-sigma modulator coefficient calibration method and apparatus |
-
2007
- 2007-04-09 US US11/786,086 patent/US7616142B1/en active Active
Patent Citations (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6141671A (en) * | 1992-09-30 | 2000-10-31 | Analog Devices, Inc. | Asynchronous digital sample rate converter |
| US6064326A (en) * | 1998-03-30 | 2000-05-16 | Silicon Laboratories, Inc. | Analog-to-digital conversion overload detection and suppression |
| US6384761B1 (en) * | 2000-08-07 | 2002-05-07 | Cirrus Logic, Inc. | Second and higher order dynamic element matching in multibit digital to analog and analog to digital data converters |
| US6700519B2 (en) * | 2001-05-16 | 2004-03-02 | Pioneer Corporation | Delta sigma type AD converter |
| US20060164272A1 (en) * | 2003-06-27 | 2006-07-27 | Philips Kathleen Jeanne P | Analog-to-digital-converter comprising a sigma-delta-modulator and receiver with such analog-to-digital-converter |
| US7094036B2 (en) * | 2003-09-24 | 2006-08-22 | The Boc Group Plc | Vacuum pumping system |
| US7183956B1 (en) * | 2005-08-10 | 2007-02-27 | Northrop Grumman Corporation | High speed digital delta-sigma modulator with integrated upsampler |
| US7193546B1 (en) * | 2005-12-20 | 2007-03-20 | Cirrus Logic, Inc. | Phase-measuring delta-sigma modulator calibration method and apparatus |
| US7221302B1 (en) * | 2005-12-20 | 2007-05-22 | Cirrus Logic, Inc. | Delta-sigma modulator coefficient calibration method and apparatus |
| US7215270B1 (en) * | 2006-04-10 | 2007-05-08 | Intrinsix Corp. | Sigma-delta modulator having selectable OSR with optimal resonator coefficient |
Cited By (19)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20140210655A1 (en) * | 2006-12-01 | 2014-07-31 | Intersil Americas Inc. | Sigma-delta converter system and method |
| US9252801B2 (en) * | 2006-12-01 | 2016-02-02 | Intersil Americas LLC | Sigma-delta converter system and method |
| US20120194370A1 (en) * | 2006-12-01 | 2012-08-02 | Intersil Americas Inc. | Sigma-delta converter system and method |
| US8779956B2 (en) * | 2006-12-01 | 2014-07-15 | Intersil Americas Inc. | Sigma-delta converter system and method |
| US20090134330A1 (en) * | 2007-11-26 | 2009-05-28 | Fraunhofer-Gesellschaft Zur Foerderung Der Angewandten Forschung E.V. | Concept for determining a measurement value at a component |
| US8692199B2 (en) * | 2007-11-26 | 2014-04-08 | Fraunhofer-Gesellschaft Zur Foerderung Der Angewandten Forschung E.V. | Concept for determining a measurement value at a component |
| US20120250884A1 (en) * | 2009-01-20 | 2012-10-04 | Nokia Corporation | Multi-membrane microphone for high-amplitude audio capture |
| US9094741B2 (en) * | 2009-01-20 | 2015-07-28 | Nokia Technologies Oy | Multi-membrane microphone for high-amplitude audio capture |
| US20130082179A1 (en) * | 2010-07-01 | 2013-04-04 | Panasonic Corporation | Object detection device |
| US9212951B2 (en) * | 2010-07-01 | 2015-12-15 | Panasonic Intellectual Property Management Co., Ltd. | Object detection device |
| US20120018615A1 (en) * | 2010-07-22 | 2012-01-26 | Azad Siahmakoun | Photonic second-order delta-sigma modulator |
| US8638251B1 (en) | 2012-08-29 | 2014-01-28 | Mcafee, Inc. | Delay compensation for sigma delta modulator |
| CN105556848A (en) * | 2013-08-20 | 2016-05-04 | 天工方案公司 | Dither-free error feedback fractional-N frequency synthesizer system and method |
| CN105556848B (en) * | 2013-08-20 | 2019-07-23 | 天工方案公司 | Jitter-free error-feedback fractional-N frequency synthesizer system and method |
| US20210399751A1 (en) * | 2016-12-22 | 2021-12-23 | Intel Corporation | Multi-purpose receiver chain for wifi applications |
| US11716102B2 (en) * | 2016-12-22 | 2023-08-01 | Intel Corporation | Multi-purpose receiver chain for wifi applications |
| EP3451531A1 (en) * | 2017-08-28 | 2019-03-06 | IMEC vzw | Method for improving feedback circuit performance |
| US10536159B2 (en) | 2017-08-28 | 2020-01-14 | Imec Vzw | Method for improving feedback circuit performance |
| US20240364358A1 (en) * | 2023-04-27 | 2024-10-31 | Robert Bosch Gmbh | Sigma-delta modulator and method for operating a sigma-delta modulator |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US7616142B1 (en) | Sigma-delta modulated analog-to-digital converter having a changeable coefficient | |
| US7936293B2 (en) | Delta-sigma modulator | |
| JP3240145B2 (en) | Delta-sigma modulator | |
| JP2994497B2 (en) | D / A converter DC offset calibration method and D / A converter DC offset calibration system | |
| US5357252A (en) | Sigma-delta modulator with improved tone rejection and method therefor | |
| US6617908B1 (en) | Switched-capacitor circuits with reduced distortion | |
| JP4122325B2 (en) | Delta-sigma modulation circuit with gain control function | |
| JP3830924B2 (en) | Cascaded delta-sigma modulator | |
| US7515079B2 (en) | Method of controlling delta-sigma modulator and delta-sigma modulator | |
| US20050012649A1 (en) | Sigma-delta modulator with reduced switching rate for use in class-D amplification | |
| CN105519133A (en) | Signal Processing for MEMS Capacitive Transducers | |
| US10833697B2 (en) | Methods and circuits for suppressing quantization noise in digital-to-analog converters | |
| US9252801B2 (en) | Sigma-delta converter system and method | |
| US10659074B2 (en) | Delta-sigma modulator, electronic device, and method for controlling delta-sigma modulator | |
| JP4662826B2 (en) | Switch control circuit, ΔΣ modulation circuit, and ΔΣ modulation AD converter | |
| JP6616485B2 (en) | Delta-sigma modulator and delta-sigma converter | |
| US11621722B2 (en) | Multi quantizer loops for delta-sigma converters | |
| WO2013053659A1 (en) | Multi-level sigma-delta adc with reduced quantization levels. | |
| US7436336B2 (en) | Analog digital converter (ADC) having improved stability and signal to noise ratio (SNR) | |
| JP3842049B2 (en) | Switching amplifier circuit | |
| Janssen et al. | Basics of sigma-delta modulation | |
| US20230060505A1 (en) | Techniques to reduce quantization noise in delta sigma converters | |
| KR100193359B1 (en) | Delta. Sigma type D / A converter | |
| CN112422131A (en) | Dynamic error eliminating method for digital-to-analog converter for improving signal dynamic input range | |
| JP4549264B2 (en) | Delta-sigma modulation circuit and switching amplifier having the same |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: MARVELL SEMICONDUCTOR, INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MAI, RIFENG;REEL/FRAME:019248/0616 Effective date: 20070406 |
|
| AS | Assignment |
Owner name: MARVELL INTERNATIONAL LTD., BERMUDA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MARVELL SEMICONDUCTOR, INC.;REEL/FRAME:019594/0690 Effective date: 20070406 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| FPAY | Fee payment |
Year of fee payment: 8 |
|
| AS | Assignment |
Owner name: CAVIUM INTERNATIONAL, CAYMAN ISLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MARVELL INTERNATIONAL LTD.;REEL/FRAME:052918/0001 Effective date: 20191231 |
|
| AS | Assignment |
Owner name: MARVELL ASIA PTE, LTD., SINGAPORE Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CAVIUM INTERNATIONAL;REEL/FRAME:053475/0001 Effective date: 20191231 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |