US7554397B2 - Highly linear low-noise amplifiers - Google Patents
Highly linear low-noise amplifiers Download PDFInfo
- Publication number
- US7554397B2 US7554397B2 US11/801,945 US80194507A US7554397B2 US 7554397 B2 US7554397 B2 US 7554397B2 US 80194507 A US80194507 A US 80194507A US 7554397 B2 US7554397 B2 US 7554397B2
- Authority
- US
- United States
- Prior art keywords
- control signal
- transistor
- coupled
- predistorter
- hllna
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related, expires
Links
- 238000000034 method Methods 0.000 claims abstract description 30
- 230000006872 improvement Effects 0.000 claims abstract description 13
- 239000013598 vector Substances 0.000 claims description 31
- 235000009508 confectionery Nutrition 0.000 claims description 21
- 230000008878 coupling Effects 0.000 claims description 9
- 238000010168 coupling process Methods 0.000 claims description 9
- 238000005859 coupling reaction Methods 0.000 claims description 9
- 230000006835 compression Effects 0.000 claims description 8
- 238000007906 compression Methods 0.000 claims description 8
- 230000009471 action Effects 0.000 claims description 4
- 238000004088 simulation Methods 0.000 abstract description 6
- 230000015556 catabolic process Effects 0.000 abstract description 5
- 238000006731 degradation reaction Methods 0.000 abstract description 5
- 230000009467 reduction Effects 0.000 abstract description 4
- 230000000694 effects Effects 0.000 description 6
- 230000004044 response Effects 0.000 description 5
- 238000002955 isolation Methods 0.000 description 3
- 230000008901 benefit Effects 0.000 description 2
- 230000001419 dependent effect Effects 0.000 description 2
- 230000006866 deterioration Effects 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- 230000010363 phase shift Effects 0.000 description 2
- WCUXLLCKKVVCTQ-UHFFFAOYSA-M Potassium chloride Chemical compound [Cl-].[K+] WCUXLLCKKVVCTQ-UHFFFAOYSA-M 0.000 description 1
- 230000003044 adaptive effect Effects 0.000 description 1
- 230000000903 blocking effect Effects 0.000 description 1
- 238000000586 desensitisation Methods 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000005457 optimization Methods 0.000 description 1
- 230000003071 parasitic effect Effects 0.000 description 1
- 230000001131 transforming effect Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F1/00—Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
- H03F1/32—Modifications of amplifiers to reduce non-linear distortion
- H03F1/3241—Modifications of amplifiers to reduce non-linear distortion using predistortion circuits
- H03F1/3276—Modifications of amplifiers to reduce non-linear distortion using predistortion circuits using the nonlinearity inherent to components, e.g. a diode
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F1/00—Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
- H03F1/34—Negative-feedback-circuit arrangements with or without positive feedback
- H03F1/347—Negative-feedback-circuit arrangements with or without positive feedback using transformers
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F3/00—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
- H03F3/189—High-frequency amplifiers, e.g. radio frequency amplifiers
- H03F3/19—High-frequency amplifiers, e.g. radio frequency amplifiers with semiconductor devices only
- H03F3/193—High-frequency amplifiers, e.g. radio frequency amplifiers with semiconductor devices only with field-effect devices
Definitions
- the invention relates generally to low-noise amplifiers and more specifically to low-noise amplifiers having predistortion circuitry.
- An elegant LNA linearization technique is the derivative superposition method.
- the CMOS implementation of the technique is effective at relatively low frequencies due to the large transistors required, whereas in a BiCMOS technology, the technique might be used at higher frequencies.
- An alternative method of predistortion using the technique of adaptive gate biasing is proposed for a 900 MHz LNA design.
- the method is limited to operation frequencies below 2 GHz due to speed problems at higher frequencies.
- a shunt FET predistortion branch can be used for PA linearization.
- the 3 rd -order derivative of the predistortion branch transfer function is used to partially cancel the third-order intermodulation distortion (IMD3) response generated by the main amplifier.
- IID3 third-order intermodulation distortion
- a significant improvement in the third order input intercept point (IIP3) value is observed, at the expense of reduced gain in the passband.
- phase delay problems at high frequencies negate the linearization effect, limiting the applicability of the topology.
- a single, shunt transistor predistorter (STP) 120 is shown with respect to a prior art linearized low noise amplifier 100 , shown in FIG. 1 .
- the main amplifier is a 1-V LNA 110 design.
- the drain current i d can be characterized by a Taylor series expansion of the gate voltage around the bias point.
- the output current is approximated by:
- I d and V g are the large signal drain current and gate voltage
- v g and i d are incremental gate-voltage and drain-current respectively around the quiescent bias point (I D , V G )
- g m (n) indicates the n th order derivative of I d with respect to V g .
- M 2 is used to generate the
- the topology achieves a large increase in linearity performance with a significant decrease in power gain ( ⁇ 1.78 dB).
- the topology suffers severely from phase delay problems at high frequencies, and this negates the linearization effect.
- the linearization depends on the g m (3) value, which is degraded severely around the optimum bias point, leading to linearity degradation. It would therefore be advantageous to provide predistortion circuitry that would overcome the shortcomings of the prior art.
- FIG. 1 is a linear LNA with a predistortion signal path (prior art).
- FIG. 2 is a highly linear LNA with magnetic coupling on the predistortion signal path.
- FIG. 3 shows the 1 st , 2 nd and 3 rd order derivatives of the M 2 drain current of the STP and the highly linear LNA with magnetic coupling designed in accordance with the disclosed invention.
- FIG. 4 shows the linearity improvement in a circuit designed in accordance with the disclosed invention.
- FIG. 5 is a transformer for magnetic feedback.
- FIG. 6 is an exemplary and simplified version of the predistortion procedure when the transformer is in place.
- FIG. 7 is a table summarizing the performance of the LNA with and without predistortion in accordance with the disclosed invention.
- FIG. 8 is an example of a comparison simulation of the power gain response (S 21 ), the reverse isolation (S 12 ), the Noise Figure (NF) and the IIP 3 performance.
- FIG. 9 includes diagrams for vector analysis of the circuits designed in accordance with the disclosed invention.
- a predistortion method for CMOS Low-Noise-Amplifiers (LNAS) to be used in Broadband Wireless applications is presented.
- the method is based on the nulling of the third order Intermodulation distortion (IMD3) of the main amplifier by a highly nonlinear predistortion branch.
- Maximum third order product cancellation is ensured by a transformer feedback method.
- the technique improves linearity in a wide range of input power without significant gain and Noise Figure (NF) degradation.
- Simulation results on a 1-V LNA indicate a 10.3 dB improvement in the Input Third-Order Intercept Point (IIP3) with a reduction of only 1 dB and 0.44 dB in amplifier gain and NF, respectively.
- IIP3 Input Third-Order Intercept Point
- the technique disclosed herein utilizes the 3 rd order derivative of the highly non-linear, combined transfer function of a three-transistor network predistortion branch, for partial cancellation of the IMD3 of the main amplifier.
- a magnetic feedback method is used to achieve maximum linearity for a wide range of input power values.
- the technique aligns the predistortion signal vector with the IMD3 signal vector generated by the main amplifier, leading to vector cancellation and optimum linearity performance.
- magnetic feedback is used to shift the “sweet spot” position introduced by the predistortion branch in order to ensure linearity improvement for a wide range of input power values.
- the technique improves linearity without significant gain and NF reduction, while both the predistortion signal phase and the “sweet spot” position are electronically tunable.
- the proposed, exemplary and non-limiting predistortion circuit 220 is presented in FIG. 2 .
- the predistorter 220 consists of transistors M 2 , M 3 and M 4 .
- Transistor M 4 is biased near the subthreshold region by V b1 and provides a highly non-linear load to transistor M 3 .
- the output node of M 3 is connected to the source node of M 2 , biased near the subthreshold region by V b , degenerating the device.
- a first order analysis is applicable to both the prior art and the predistorter 220 of the disclosed invention.
- the total output current (i d1 ) of the LNA is found by adding the current contribution of the direct signal path and the contribution of the predistortion signal path.
- the direct signal path provides a current given by eq. (4).
- i d1 (direct — path) ( v in ) g m1 (1) v in +g m1 (2) v in 2 +g m1 (3) v in 3 (4) while the predistortion signal contribution is found by transforming the current signal to an equivalent voltage at the gate of M 1 .
- Z in is the effective input impedance of the LNA 110 .
- This signal is then amplified by M 1 to provide the output current contribution of the predistortion signal.
- i d1 (predistortion — path) ( v pred ) g m1 (1) v pred +g m1 (2) v pred 2 +g m1 (3) v pred 3 (6)
- i d ⁇ ⁇ 1 ⁇ ( i d ⁇ ⁇ 1 ⁇ ( direct_path ) + i d ⁇ ⁇ 1 ⁇ ( predistortion_path ) ) ⁇ ⁇ g m ⁇ ⁇ 1 ( 1 ) ⁇ ( v in - v pred ) + g m ⁇ ⁇ 1 ( 3 ) ⁇ ( v in 3 - v pred 3 ) ⁇ ⁇ ( g m ⁇ ⁇ 1 ( 1 ) - g m ⁇ ⁇ 1 ( 1 ) ⁇ ( g m ⁇ ⁇ 2 ( 1 ) ⁇ Z in ) ) ⁇ v in + ( g m ⁇ ⁇ 1 ( 3 ) - g m ⁇ ⁇ 1 ( 1 ) ⁇ ( g m ⁇ ⁇ 2 ( 3 ) ⁇ Z in ) ) ⁇ v in + ( g m ⁇ ⁇ 1 ( 3 ) - m
- condition (a) minimum degradation on the amplifier gain and Noise Figure will be achieved, since the 1 st order signal of the predistortion branch that subtracts from the amplifier gain will tend to zero and so will be the current-dependent noise contribution of M 2 .
- condition (b) maximum IMD3 cancellation will occur.
- the 1 st , 2 nd and 3 rd order derivatives of the M 2 drain current of the two topologies with respect to the gate voltage of M 2 are compared.
- the g m2 (1) value is kept small (9% of the equivalent STP 120 value), while the g m2 (3) term is set equal in both cases. This indicates that the invention allows for g m2 (1) to be reduced by an order of magnitude compared to the prior art STP 120 , in order to satisfy condition (a), while condition (b) is satisfied by the same amount by both topologies.
- the M 2 gate bias voltage in the proposed topology is increased with increasing input power due to the self-bias effect. This is because the initial biasing is near the subthreshold region. The self-biasing limits the linearization effect due to g m2 (3) degradation away from the optimum bias point, as shown in FIG. 3 .
- the predistorter 220 generates a “sweet spot”, i.e. an improvement of the linearity performance in a narrow range of input power values due to a transistor gain expansion. This occurs for an input power of ⁇ 14.6 dBm as shown in FIG. 4 .
- the feedback action from M 4 increases the output voltage at the drain node of M 3 in a fast rate when the input power is increased. This results in M 2 gain compression due to increased voltage at the source terminal.
- the gain compression of M 2 can be seen in the g m2 (1) graph in FIG.
- the sweet spot position may be changed by the transformer consisting of inductors L 3 and L 4 .
- Transformers can be used to provide magnetic feedback which is modeled as shown in FIG. 5 .
- the transformer feedback in inductor L 4 is used to increase the voltage at the source of M 2 at an even faster rate, leading to the gain compression of M 2 for lower input power values, and therefore moving the sweet spot to a designer-defined power level.
- the second technique relies on the fact that the transformer may be used for manipulating the relative angle between the vectors in equation 8, in order to ensure maximum linearity by vector cancellation.
- the in-band phase difference between the currents and between the induced voltages in the primary and secondary inductors of a transformer deviates by a significant amount from the ideal 0° difference, in the case of positive feedback. This imperfection is used in the proposed method to the designer's advantage.
- FIG. 9( a ) represents the application of a signal to a loaded integrated inductor.
- FIG. 9( b ) the situation where the inductor value is large is depicted. If X L >>R, then the current and voltage vectors are orthogonal.
- the input signal is induced in the L 1 branch through the current dependent voltage source, sM 12 i in , providing a voltage orthogonal to I in .
- the non zero value of R′ in FIG. 9( d ) will result in a phase difference ⁇ ′ between sM 12 i in and the resulting current i 1 as shown in FIG. 9( f ).
- the current and voltage vectors are placed together under the appropriate phase relations in the same graph as shown in FIG. 9 g . It is evident that there is a deviation from the ideal case of the ideal 0° phase difference by ⁇ and ⁇ ′ in the voltage and current vectors respectively.
- FIG. 6 represents a simplified version of the predistortion procedure when the transformer is in place.
- the current source I (M2) represents the predistortion current at the drain source of M 2
- Z load represents the load the main amplifier presents to M 2 .
- V pred ′ is the modified predistortion signal at the gate terminal of M 1
- I 4 is the non-linear current flowing in inductor L 4 .
- the phase difference between I (M2) and I 4 is represented by the angle ⁇ ′ and between the induced voltages V 3 and V 4 by the angle ⁇ . Both angles are exaggerated for demonstration purposes.
- This vector is thus phase shifted by an angle ⁇ with respect to the case where there is no coupling, (represented by vector V 3 ).
- This angle is controllable by manipulating the vector V 4 , either through the value of k or by changing i 4 , as is evident from equation (9).
- the predistortion branch may be electronically tuned by a voltage, by manipulation of the current i 4 .
- the phase shifting procedure is not independent of the “sweet spot” position shifting, so it is necessary to include two electronically controlled biases as shown in FIG. 2 . This allows for maximum linearity to be achieved simultaneously by both optimum phase difference and sweet spot position.
- the design principle of the disclosed predistorter relies on three factors.
- Second, the transformer based method guarantees maximum efficiency by ensuring vector cancellation through vector alignment.
- the predistortion branch introduces a sweet spot, the position of which is changed by the transformer in order to achieve maximum linearity in a wide range of input power values.
- the use of two control voltages ensures linearity improvement under component parameter deviations, especially in the inductance values. This is done by choosing, using the bias voltages, the relative weight each linearity improvement factor contributes to the overall linearity performance depending on the fabricated circuit.
- FIG. 8 illustrates a comparison simulation of the power gain response (S 21 ), the reverse isolation (S 12 ), the NF and the IIP 3 performance of the topologies.
- the operation frequency was set at 5 GHz.
- Simulation results show a 1 dB gain loss and 0.44 dB NF deterioration of the proposed topology 200 compared to the LNA without predistortion, which are attributed to the non-zero g m2 (1) value of the topology.
- the reverse isolation performance is 1 dB better and the IIP 3 value is increased by 10.3 dB for a range of ⁇ 26 dBm- ⁇ 17 dBm of input power.
- the overall performance of the circuits is summarized in FIG. 7 .
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Nonlinear Science (AREA)
- Amplifiers (AREA)
Abstract
Description
Id and Vg are the large signal drain current and gate voltage, vg and id are incremental gate-voltage and drain-current respectively around the quiescent bias point (ID, VG) and gm (n) indicates the nth order derivative of Id with respect to Vg. Under appropriate biasing, M2 is used to generate the opposite polarity IMD3 signal with respect to that of M1, and is utilized for LNA linearization by IMD3 product cancellation.
i tot =i in −i pred (2)
where ipred is the drain current of M2. Assuming that the value of resistor R is large, vin will appear at the gate terminal of M2, and so ipred may be Taylor expanded to give:
i pred =i d2(v in)=g m2 (1) v in +g m2 (2) v in 2 +g m2 (3) v in 3 (3)
i d1(direct
while the predistortion signal contribution is found by transforming the current signal to an equivalent voltage at the gate of M1.
v pred =i d2(v in)Z in=(g m2 (1) v in +g m2 (2) v in 2 +g m2 (3) v in 3)Z in (5)
i d1(predistortion
(g m1 (1)(g m2 (1) Z in(v in)))→0 g m2 (1)→0 (a)
(g m1 3 v in 3 =g m1 (1)(g m2 (3) Z in(v in)3)) (b)
{right arrow over (I)} tot ={right arrow over (I)} in −{right arrow over (I)} pred (8)
magV pred′=√{square root over ([|i (M
Claims (25)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/801,945 US7554397B2 (en) | 2006-05-22 | 2007-05-10 | Highly linear low-noise amplifiers |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US80210606P | 2006-05-22 | 2006-05-22 | |
US11/801,945 US7554397B2 (en) | 2006-05-22 | 2007-05-10 | Highly linear low-noise amplifiers |
Publications (2)
Publication Number | Publication Date |
---|---|
US20070285162A1 US20070285162A1 (en) | 2007-12-13 |
US7554397B2 true US7554397B2 (en) | 2009-06-30 |
Family
ID=38821282
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/801,945 Expired - Fee Related US7554397B2 (en) | 2006-05-22 | 2007-05-10 | Highly linear low-noise amplifiers |
Country Status (1)
Country | Link |
---|---|
US (1) | US7554397B2 (en) |
Cited By (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100271133A1 (en) * | 2009-04-22 | 2010-10-28 | Bracale Alexandre G | Electronic Circuits including a MOSFET and a Dual-Gate JFET |
US20100321222A1 (en) * | 2009-03-25 | 2010-12-23 | Michel Robbe | Sigma-Delta Modulator Including Truncation and Applications Thereof |
US20110050345A1 (en) * | 2009-08-28 | 2011-03-03 | Sylvain Quack | Linearization Circuits and Methods for Power Amplification |
US20110063025A1 (en) * | 2008-02-13 | 2011-03-17 | Masliah Denis A | High Breakdown Voltage Double-Gate Semiconductor Device |
US20130127541A1 (en) * | 2011-11-18 | 2013-05-23 | Chandra Khandavalli | Analog Pre-distortion Linearizer |
US8532584B2 (en) | 2010-04-30 | 2013-09-10 | Acco Semiconductor, Inc. | RF switches |
US20130281043A1 (en) * | 2010-12-16 | 2013-10-24 | Telefonaktiebolaget L M Ericsson (Publ) | Low Noise Amplifier |
US8785987B2 (en) | 2005-10-12 | 2014-07-22 | Acco | IGFET device having an RF capability |
US8928410B2 (en) | 2008-02-13 | 2015-01-06 | Acco Semiconductor, Inc. | Electronic circuits including a MOSFET and a dual-gate JFET |
US9240402B2 (en) | 2008-02-13 | 2016-01-19 | Acco Semiconductor, Inc. | Electronic circuits including a MOSFET and a dual-gate JFET |
Families Citing this family (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100614928B1 (en) * | 2005-08-17 | 2006-08-25 | 삼성전기주식회사 | Derivative superposition circuit for linearization |
TWI325177B (en) * | 2006-07-05 | 2010-05-21 | Realtek Semiconductor Corp | Transistor resistor and associated method |
KR101814352B1 (en) * | 2009-08-17 | 2018-01-04 | 스카이워크스 솔루션즈, 인코포레이티드 | Predistortion in radio frequency transmitter |
US9048802B2 (en) | 2009-08-17 | 2015-06-02 | Skyworks Solutions, Inc. | Radio frequency power amplifier with linearizing predistorter |
US20120139627A1 (en) * | 2010-05-07 | 2012-06-07 | Mats Carlsson | Method for using an amplifier |
CN102651633B (en) * | 2012-05-15 | 2014-09-10 | 江苏科技大学 | Noise current feed-forward type noise cancellation circuit |
US9917555B2 (en) * | 2015-12-17 | 2018-03-13 | Twaiwan Semiconductor Manufactoring Company, Ltd. | Amplifier and method of operating same |
CN108155448A (en) * | 2017-12-12 | 2018-06-12 | 北京自动化控制设备研究所 | A kind of method for inhibiting low noise circuit cavity effect |
EP3719993B1 (en) | 2019-04-02 | 2022-12-07 | QuantalRF AG | A radio frequency power amplifier system and a method of linearizing an output signal thereof |
WO2022067201A1 (en) * | 2020-09-28 | 2022-03-31 | QuantalRF AG | Amplifier linearization using magnetically coupled feedback provided by a transformer coupled to a balun-based load |
KR102602804B1 (en) * | 2021-11-01 | 2023-11-15 | 고려대학교 산학협력단 | Frequency reconfigurable pre-distortion linearizer |
CN113872530B (en) * | 2021-12-02 | 2022-04-01 | 华南理工大学 | Low noise amplifier circuit and low noise amplifier |
CN114759886B (en) * | 2022-06-16 | 2022-10-28 | 西安博瑞集信电子科技有限公司 | Radio frequency amplifying circuit |
Citations (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6259325B1 (en) | 1998-11-25 | 2001-07-10 | Kabushiki Kaisha Toshiba | Single-ended signals to differential signals converter |
US6681103B1 (en) | 2000-08-25 | 2004-01-20 | Sige Semiconductor Inc. | On-chip image reject filter |
US6724253B2 (en) * | 2001-06-06 | 2004-04-20 | Nec Compound Semiconductor Devices, Ltd. | Predistortion type linearizer controlled by two control voltages |
US6809581B2 (en) | 2002-04-23 | 2004-10-26 | Broadcom Corp. | Integrated circuit low noise amplifier and applications thereof |
US7110742B2 (en) | 2004-03-16 | 2006-09-19 | Broadcom Corporation | Low noise amplifier with constant input impedance |
US20060281426A1 (en) | 2005-06-14 | 2006-12-14 | Galan Ariel L | Architecture for a receiver front end |
US7167044B2 (en) | 2004-05-10 | 2007-01-23 | University Of Florida Research Foundation, Inc. | Dual-band CMOS front-end with two gain modes |
US7205844B2 (en) | 2004-11-08 | 2007-04-17 | Richwave Technology Corp. | Low noise and high gain low noise amplifier |
US7339436B2 (en) | 2006-01-27 | 2008-03-04 | National Chiao Tung University | Ultra broad-band low noise amplifier utilizing dual feedback technique |
US7355479B2 (en) | 2003-03-28 | 2008-04-08 | Nxp B.V. | Neutralization of feedback capacitance in amplifiers |
-
2007
- 2007-05-10 US US11/801,945 patent/US7554397B2/en not_active Expired - Fee Related
Patent Citations (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6259325B1 (en) | 1998-11-25 | 2001-07-10 | Kabushiki Kaisha Toshiba | Single-ended signals to differential signals converter |
US6681103B1 (en) | 2000-08-25 | 2004-01-20 | Sige Semiconductor Inc. | On-chip image reject filter |
US6724253B2 (en) * | 2001-06-06 | 2004-04-20 | Nec Compound Semiconductor Devices, Ltd. | Predistortion type linearizer controlled by two control voltages |
US6809581B2 (en) | 2002-04-23 | 2004-10-26 | Broadcom Corp. | Integrated circuit low noise amplifier and applications thereof |
US7355479B2 (en) | 2003-03-28 | 2008-04-08 | Nxp B.V. | Neutralization of feedback capacitance in amplifiers |
US7110742B2 (en) | 2004-03-16 | 2006-09-19 | Broadcom Corporation | Low noise amplifier with constant input impedance |
US7167044B2 (en) | 2004-05-10 | 2007-01-23 | University Of Florida Research Foundation, Inc. | Dual-band CMOS front-end with two gain modes |
US7205844B2 (en) | 2004-11-08 | 2007-04-17 | Richwave Technology Corp. | Low noise and high gain low noise amplifier |
US20060281426A1 (en) | 2005-06-14 | 2006-12-14 | Galan Ariel L | Architecture for a receiver front end |
US7339436B2 (en) | 2006-01-27 | 2008-03-04 | National Chiao Tung University | Ultra broad-band low noise amplifier utilizing dual feedback technique |
Non-Patent Citations (6)
Title |
---|
David J. Cassan et al., "A 1-V Transformer-Feedback Low-Noise Amplifier for 5-GHz Wireless LAN in 0.18-mum CMOS", IEEE Journal of Solid-State Circuits, Mar. 2003, pp. 427-435, vol. 38, No. 3. |
Min-Gun Kim et al., "An FET-Level Linearization Method Using a Predistortion Branch FET", IEEE Microwave and Guided Wave Letters, Jun. 1999, pp. 233-235, vol. 9, No. 6. |
Ram Sadhwani et al., "Adaptive CMOS Predistortion Linearizer for Fiber-Optic Links", Journal of Lightware Technology, Dec. 2003, pp. 3180-3193, vol. 21, No. 12. |
Tae Wook Kim et al., "Highly Linear Receiver Front-End Adopting MOSFET Transconductance Linearization by Multiple Gated Transistors", IEEE Journal of Solid-State Circuits, Jan. 2004, pp. 223-229, vol. 39, No. 1. |
Vladimir Aparin et al., "Linearization of CMOS LNA's Via Optimum Gate Biasing", IEEE ISCAS 2004, pp. IV-748-IV-751. |
Vladimir Aparin et al., "Modified Derivative Superposition Method for Linearizing FET Low-Noise Amplifiers", IEEE Transactions on Microwave Theory and Techniques, Feb. 2005, pp. 571-581, vol. 53, No. 2. |
Cited By (25)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8785987B2 (en) | 2005-10-12 | 2014-07-22 | Acco | IGFET device having an RF capability |
US8188540B2 (en) | 2008-02-13 | 2012-05-29 | Acco Semiconductor, Inc. | High breakdown voltage double-gate semiconductor device |
US9240402B2 (en) | 2008-02-13 | 2016-01-19 | Acco Semiconductor, Inc. | Electronic circuits including a MOSFET and a dual-gate JFET |
US8928410B2 (en) | 2008-02-13 | 2015-01-06 | Acco Semiconductor, Inc. | Electronic circuits including a MOSFET and a dual-gate JFET |
US20110063025A1 (en) * | 2008-02-13 | 2011-03-17 | Masliah Denis A | High Breakdown Voltage Double-Gate Semiconductor Device |
US20110068376A1 (en) * | 2008-02-13 | 2011-03-24 | Masliah Denis A | High Breakdown Voltage Double-Gate Semiconductor Device |
US8334178B2 (en) | 2008-02-13 | 2012-12-18 | Acco Semiconductor, Inc. | High breakdown voltage double-gate semiconductor device |
US7969341B2 (en) | 2009-03-25 | 2011-06-28 | Acco Semiconductor, Inc. | Sigma-delta modulator including truncation and applications thereof |
US20100321222A1 (en) * | 2009-03-25 | 2010-12-23 | Michel Robbe | Sigma-Delta Modulator Including Truncation and Applications Thereof |
US20110215871A1 (en) * | 2009-04-22 | 2011-09-08 | Bracale Alexandre G | Electronic circuits including a MOSFET and a dual-gate JFET |
US8179197B2 (en) | 2009-04-22 | 2012-05-15 | Acco Semiconductor, Inc. | Electronic circuits including a MOSFET and a dual-gate JFET |
US7969243B2 (en) | 2009-04-22 | 2011-06-28 | Acco Semiconductor, Inc. | Electronic circuits including a MOSFET and a dual-gate JFET |
US20100271133A1 (en) * | 2009-04-22 | 2010-10-28 | Bracale Alexandre G | Electronic Circuits including a MOSFET and a Dual-Gate JFET |
US8400222B2 (en) | 2009-04-22 | 2013-03-19 | Acco Semiconductor, Inc. | Electronic circuits including a MOSFET and a dual-gate JFET |
US20110193636A1 (en) * | 2009-08-28 | 2011-08-11 | Sylvain Quack | Linearization circuits and methods for power amplification |
US8159298B2 (en) | 2009-08-28 | 2012-04-17 | Acco Semiconductor, Inc. | Linearization circuits and methods for power amplification |
JP2013503555A (en) * | 2009-08-28 | 2013-01-31 | アッコ セミコンダクター インコーポレイテッド | Linearization circuit and method for power amplification |
US20110050345A1 (en) * | 2009-08-28 | 2011-03-03 | Sylvain Quack | Linearization Circuits and Methods for Power Amplification |
US7952431B2 (en) * | 2009-08-28 | 2011-05-31 | Acco Semiconductor, Inc. | Linearization circuits and methods for power amplification |
US8731485B2 (en) | 2010-04-30 | 2014-05-20 | Acco Semiconductor, Inc. | RF switches |
US8532584B2 (en) | 2010-04-30 | 2013-09-10 | Acco Semiconductor, Inc. | RF switches |
US20130281043A1 (en) * | 2010-12-16 | 2013-10-24 | Telefonaktiebolaget L M Ericsson (Publ) | Low Noise Amplifier |
US8965322B2 (en) * | 2010-12-16 | 2015-02-24 | Telefonaktiebolaget L M Ericsson (Publ) | Low noise amplifier |
US8587378B2 (en) * | 2011-11-18 | 2013-11-19 | Chandra Khandavalli | Analog pre-distortion linearizer |
US20130127541A1 (en) * | 2011-11-18 | 2013-05-23 | Chandra Khandavalli | Analog Pre-distortion Linearizer |
Also Published As
Publication number | Publication date |
---|---|
US20070285162A1 (en) | 2007-12-13 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7554397B2 (en) | Highly linear low-noise amplifiers | |
US8487706B2 (en) | Stacked linear power amplifier with capacitor feedback and resistor isolation | |
US6853247B2 (en) | Methods and apparatus for using Taylor series expansion concepts to substantially reduce nonlinear distortion | |
US6940349B2 (en) | Transmitter including a composite amplifier | |
US8848824B2 (en) | High efficiency RF system linearizer using controlled complex nonlinear distortion generators | |
KR102666474B1 (en) | RF power amplifier with frequency-selective impedance matching network | |
JP2002043862A (en) | Pre-distortion circuit | |
KR100955822B1 (en) | Highly Linear Differential Amplifying Circuit | |
US20120242405A1 (en) | Frequency-Desensitizer for Broadband Predistortion Linearizers | |
JP3545125B2 (en) | Distortion compensation circuit | |
US7598806B2 (en) | Distortion compensation circuit | |
US10879851B2 (en) | Low noise amplifier with noise cancellation | |
KR100281647B1 (en) | RF integrated circuit for small signal linearity improvement using active element balun | |
US9356564B1 (en) | Broadband linear amplifier architecture by combining two distributed amplifiers | |
Vitzilaios et al. | Magnetic-feedback-based predistortion method for low-noise amplifier linearization | |
Joeng et al. | Efficiency enhancement of cross cancellation power amplifier using negative group delay circuit | |
Alngar et al. | Capacitive Feedbacked Cold-Phase Compensator Analog Pre-Distorter and PAE Enhancer for K-Band CMOS PAs | |
KR102656450B1 (en) | Amplifier having second harmonic trap | |
Papananos et al. | Low-Voltage Nanometer-Scale CMOS RF Front-End Block Design Employing Magnetic Feedback Techniques | |
US8294519B2 (en) | Power amplifying apparatus and power amplifying method | |
Sear | Techniques for Simultaneous Linearity and Efficiency Improvement in Compound RF Power Amplifiers | |
Asgari | Wideband Linear 28-nm CMOS Variable-Gain Amplifier | |
CN116349131A (en) | Peripheral device for amplifier linearization using complementary compensation | |
Vigilante et al. | mm-Wave Highly-Linear Broadband Power Amplifiers | |
Nguyen | Linearization studies for radio frequency power amplifiers in SiGe technology for wireless infrastructure applications |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: THETA MICROELECTRONICS, INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:VITZILAIOS, GEORGIOS;PAPANANOS, YANNIS;REEL/FRAME:019373/0832 Effective date: 20070510 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: THETA IP, LLC, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:THETA MICROELECTRONICS, INC.;REEL/FRAME:036872/0286 Effective date: 20150916 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY |
|
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20210630 |