US7483500B2 - Narrowband gain control of receiver with digital post filtering - Google Patents

Narrowband gain control of receiver with digital post filtering Download PDF

Info

Publication number
US7483500B2
US7483500B2 US11/399,224 US39922406A US7483500B2 US 7483500 B2 US7483500 B2 US 7483500B2 US 39922406 A US39922406 A US 39922406A US 7483500 B2 US7483500 B2 US 7483500B2
Authority
US
United States
Prior art keywords
signal
narrowband
variance
wideband
variance value
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related, expires
Application number
US11/399,224
Other versions
US20060188042A1 (en
Inventor
Mark J. Takatz
Alton S. Keel, Jr.
Stefan Haenggi
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
IPR Licensing Inc
Original Assignee
IPR Licensing Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by IPR Licensing Inc filed Critical IPR Licensing Inc
Priority to US11/399,224 priority Critical patent/US7483500B2/en
Publication of US20060188042A1 publication Critical patent/US20060188042A1/en
Application granted granted Critical
Priority to US12/360,464 priority patent/US7653159B2/en
Publication of US7483500B2 publication Critical patent/US7483500B2/en
Adjusted expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/0003Software-defined radio [SDR] systems, i.e. systems wherein components typically implemented in hardware, e.g. filters or modulators/demodulators, are implented using software, e.g. by involving an AD or DA conversion stage such that at least part of the signal processing is performed in the digital domain
    • H04B1/0007Software-defined radio [SDR] systems, i.e. systems wherein components typically implemented in hardware, e.g. filters or modulators/demodulators, are implented using software, e.g. by involving an AD or DA conversion stage such that at least part of the signal processing is performed in the digital domain wherein the AD/DA conversion occurs at radiofrequency or intermediate frequency stage
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03GCONTROL OF AMPLIFICATION
    • H03G3/00Gain control in amplifiers or frequency changers
    • H03G3/20Automatic control
    • H03G3/30Automatic control in amplifiers having semiconductor devices
    • H03G3/3052Automatic control in amplifiers having semiconductor devices in bandpass amplifiers (H.F. or I.F.) or in frequency-changers used in a (super)heterodyne receiver
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/0003Software-defined radio [SDR] systems, i.e. systems wherein components typically implemented in hardware, e.g. filters or modulators/demodulators, are implented using software, e.g. by involving an AD or DA conversion stage such that at least part of the signal processing is performed in the digital domain
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/0003Software-defined radio [SDR] systems, i.e. systems wherein components typically implemented in hardware, e.g. filters or modulators/demodulators, are implented using software, e.g. by involving an AD or DA conversion stage such that at least part of the signal processing is performed in the digital domain
    • H04B1/0028Software-defined radio [SDR] systems, i.e. systems wherein components typically implemented in hardware, e.g. filters or modulators/demodulators, are implented using software, e.g. by involving an AD or DA conversion stage such that at least part of the signal processing is performed in the digital domain wherein the AD/DA conversion occurs at baseband stage
    • H04B1/0039Software-defined radio [SDR] systems, i.e. systems wherein components typically implemented in hardware, e.g. filters or modulators/demodulators, are implented using software, e.g. by involving an AD or DA conversion stage such that at least part of the signal processing is performed in the digital domain wherein the AD/DA conversion occurs at baseband stage using DSP [Digital Signal Processor] quadrature modulation and demodulation
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/06Receivers
    • H04B1/16Circuits
    • H04B1/26Circuits for superheterodyne receivers
    • H04B1/28Circuits for superheterodyne receivers the receiver comprising at least one semiconductor device having three or more electrodes

Definitions

  • the present invention relates generally to radio receivers in which intermediate frequency signals are processed digitally, and more specifically to an automatic gain control circuit that compensates for added wideband signal power.
  • Modern radio receivers such as used in cellular telephone, wireless Local Area Network (LAN), wireless Internet access systems, and similar equipment typically now employ digital signal processing techniques to some degree.
  • Digital signal processing permits the replacement of physically large, costly, and unpredictable analog filtering components with their digital counterparts.
  • These receiver architectures require high speed, wideband, analog-to-digital converts (ADCs) and digital filters.
  • ADCs analog-to-digital converts
  • Present day ADC technology permits sampling at Intermediate Frequency (IF) or even greater frequencies.
  • IF Intermediate Frequency
  • the ADC potentially also samples out-of-band unwanted signal components. These unwanted signal components may consist of adjacent channels, extra noise, or even jamming signals along with the desired signal of interest.
  • variable gain amplifiers that permit the gain of the receiver to be adjusted by a feedback control signal.
  • the process of adjusting the received signal in this fashion is called Automatic Gain Control (AGC).
  • AGC Automatic Gain Control
  • the AGC circuitry measures an output signal power of the variable gain amplifier. This measured value is then compared with a value representing the desired signal power to derive an error signal. The error signal is then used to control the variable amplifier gain so that the input signal strength coincides with the desired input signal power.
  • the AGC circuit therefore may hold the amplitude of the variable gain amplitude close to the full dynamic range of the analog-to-digital converter.
  • a digital receiver may receive signals that exhibit rapid and wide variation in signal power.
  • CDMA Code Division Multiple Access
  • the filter coefficients of a digital signal processor are switchable between a first wide bandwidth to a second narrower bandwidth.
  • a post-filter level detector is responsive to the filtered signal and provides a control signal for selecting one of the banks of filter coefficients.
  • This type of circuit provides an effective method of filtering out of band signals after the ADC.
  • gain control in this circuit is based entirely on the signal power present at the input to the ADC, rather, its digital output.
  • This requires an adaptive filtering technique to switch to the proper coefficients as needed. Often, cases arise in which multiple sets of filter coefficients are not available due to signal processing or memory resource restrictions.
  • the circuit proposed herein benefits from reduced complexity by using a fixed set of filter coefficients and switching control of the AGC loop from narrowband to wideband power calculations (and the reverse) as necessary. Furthermore, backend gain control is achieved with a simple scale multiplier applied to both the in-phase (I) and quadrature (Q) data paths.
  • the present invention is an architecture for an Automatic Gain Control (AGC) circuit as used in a digital receiver that utilizes a main loop filter that is of a relatively wide bandwidth.
  • a pre-filter, wideband variance is determined from the input digital signal.
  • a post-filter, narrowband variance is also determined.
  • the wideband and narrowband variances are then compared to determine if the wideband signal power indicates a variance level that is too great to permit normal loop operation. In such a case, the dynamic range of the desired signal components (e.g., the desired narrowband signal) would otherwise be reduced. By reapplying this difference in the power levels to the filter output, such as by a scaling operation, the loss in dynamic range is effectively recovered.
  • AGC Automatic Gain Control
  • an Automatic Gain Control (AGC) circuit includes an additional wideband and narrowband variance comparison section.
  • An adjustable gain input amplifier feeds an intermediate frequency (IF) signal to an analog-to-digital converter (ADC).
  • ADC analog-to-digital converter
  • the digitized IF signal is then down-converted to a baseband frequency and subjected to digital filtering.
  • a narrowband sample variance (PN) of the digitally filtered (narrowband) data is then determined.
  • a wideband sample variance (PW) is also taken from the raw ADC output data over the same period as the time period used for PN.
  • the digitally post-filtered signal level has relatively the same power as the raw ADC output.
  • the normal condition is such that the digital filter removes only perhaps low-level noise and aliasing components generated from the down-conversion process.
  • the wideband sample variance (PW) will be quite different from the narrowband sample variance (PN). This difference indicates a desired proportional difference in a control voltage or a gain backoff amount. Once this backoff amount exceeds a predetermined level, that value is used in a control voltage calculation to reduce input signal.
  • this power level backoff voltage is also converted to a scale value used to multiply or amplify the filtered data.
  • FIG. 1 is a high-level block diagram of an automatic gain control circuit that makes use of a wideband and narrowband variance determination according to the invention.
  • FIG. 2 illustrates a situation where narrowband interference reduces the available dynamic range at the input to the analog-to-digital converter.
  • FIG. 3 illustrates the affect of the present invention on the available dynamic range.
  • FIG. 4 is a signal flow diagram representation of the automatic gain control circuit.
  • FIGS. 5A , 5 B, and 5 C are a detailed circuit diagram of the automatic gain control circuit.
  • FIG. 6 is a more detailed view of the two-stage digital filter block.
  • FIG. 7 is a more detailed view of the five-stage digital filter block.
  • the AGC circuit 10 includes a variable gain input intermediate frequency (IF) amplifier 12 , an analog-to-digital converter (ADC) 14 , digital down-converter and filter block 15 that includes quadrature mixers 16 - i and 16 q as well as a pair of low pass filters 17 - i and 17 - q , associated with an in-phase quadrature signal path, a main AGC loop filter 18 , and digital-to-analog converter (DAC) 19 .
  • the variable gain amplifier 12 , ADC 14 , digital down-converter and filter 15 , main ACG loop filter 18 , and DAC 19 are standard components of a digitally implemented Automatic Gain Control circuit.
  • a unique aspect of the present invention is to also include a wideband variance block 22 coupled to the output of the ADC 14 , a narrowband variance block 21 coupled to the output of the digital down-converter and filter 15 , a comparison function 23 to compare the output of wideband variance 22 and narrowband variance 21 , as well as output scaler 24 .
  • the components that comprise the invention add a variance comparison section that determines the difference between a narrowband sample variance as represented by the signal samples at the output of the filters 17 , and comparing that to a wideband sample variance associated with the input to the digital down-converter and filter 15 .
  • the difference between the wideband sample variance (PW) as provided by the wideband variance circuit 22 and narrowband variance value (PN) as provided by the narrowband variance circuit 21 represents an indication of whether the setting of the gain control loop is sufficient to guarantee proper operation of the ADC 14 .
  • PW wideband sample variance
  • PN narrowband variance value
  • an input power level voltage is provided to the main AGC loop 18 to cause it to limit clipping by the ADC 14 .
  • the loop operates as in the prior art as a standard automatic gain control loop.
  • the power level of out-of-band signal components is sufficiently large (as provided by jamming signals, noise, interfering adjacent channels, etc.)
  • the difference in variance is detected at the output of the comparison 23 .
  • an additional input power level voltage is provided to offset the AGC loop setpoint input.
  • a scale value is also preferably provided at the output of the comparison 23 .
  • the scale value allows the multiplier 24 to offset a reduction in the power level of the filtered data during conditions when the wideband variance exceeds the narrowband variance. In systems with relatively high decimation rates, even the lost sample resolution can be recovered, provided adequate filtering is applied after the multiplication.
  • FIGS. 2 and 3 there is shown a signal power diagram for signals present at the input of the ADC 14 .
  • a desired signal 30 present, but also there is present an out-of-band interfering signal 31 .
  • the ideal power level setpoint for the analog-to-digital converter should be at a level 32 .
  • the presence of the relatively strong interference 31 that is, a signal that is much stronger than the desired signal 30 , causes a standard AGC loop to adjust itself to avoid clipping of the ADC 14 output.
  • the desired signal 30 is suppressed in amplitude, causing reduced accuracy in RSSI calculation and the like.
  • FIG. 3 shows a program in a situation as provided by the invention.
  • the loop gain control signals are adjusted accordingly such that the power of the desired signal is increased at the output of the ADC 14 . This results in a more accurate magnitude of an output signal and results in overall improved receiver performance.
  • FIG. 4 is a signal flow representation of the AGC circuit 10 .
  • an input signal scaled from a range of ⁇ 57 through zero decibels with respect to a millivolt (dBm) is provided to an input adder 40 .
  • the adder 40 represents the operation of the variable gain amplifier that is controlled by the gain control input signal 70 .
  • the amplifier output is fed to a lowpass filter 42 .
  • the difference circuit 44 provides an estimate of the difference between the input and output voltages applied to the lowpass filter 42 .
  • a comparator 46 then compares this difference to a predetermined threshold. In this instance, the predetermined threshold is set to ⁇ 3 dBm or a half-power level. If the output signal power provided by the lowpass filter 42 is less than the input signal power, then the jamming signal (JAM) is asserted. In this instance, it is concluded that jamming or interfering signal power is present such that the power level that is between the in-band and out-of-band signals needs to be added back into the down-converter data. In this instance, the unfiltered input signal is selected by the multiplexer 48 .
  • the filtered signal is used for the low control signal.
  • An AGC setpoint is then compared by comparator 50 and the signal is scaled by the gain constant K 1 .
  • a loop filter 53 represented by the summer and delay 56 filters this feedback signal. Additional delay may be provided by a delay block 60 .
  • the digital analog converter is represented by a model 52 that includes log-to-linear converter, lowpass filter 66 , and linear-to-log converter 68 .
  • the resulting signal is then fed as the gain control signal 70 back to the input.
  • Decimation although not shown in FIG. 4 , can be provided so that any values larger than a predetermined value merely serve to scale the data while maintaining the same relative resolution.
  • FIGS. 5A , 5 B, and 5 C are a detailed circuit diagram for one preferred embodiment of the AGC circuit 10 .
  • the variable gain amplifier 12 is seen to comprise three individual variable gain stages 120 - 1 , 120 - 2 , and 120 - 3 .
  • the analog-to-digital converter (ADC) 14 is a 12-bit converter operating at 58.9824 mega-samples per second (Msps), provided with a 2-volt peak-to-peak input signal on a 70 MHz IF frequency.
  • the sample rate of 58.9824 Msps represents a rate of 48 times the known bandwidth of an input signal that is 1.2288 MHz, which is typical for an input CDMA radio frequency signal.
  • the digital down conversion and filtering circuit 15 is implemented in an integrated circuit known as an AD6620 available from Analog Devices of Wilmington, Mass.
  • the device provides a 16-bit signal path for both in-phase (I) and quadrature (Q) signal processing.
  • the sampling rate is set at 4.9152 mega samples per second at baseband and an AGC update rate of 38.4 kilohertz.
  • the AD6620 includes the input quadrature mixer 16 - i , 16 - q , two cascaded integrator comb (CIC) type filters, and a Ram Coefficient Filter (RCF).
  • CIC cascaded integrator comb
  • RCF Ram Coefficient Filter
  • FIG. 6 is a more detailed diagram of a two-stage CIC filter shown as elements 160 - i - 1 and 160 - q - 1 .
  • This filter provides decimation by a factor of three.
  • the cascaded CIC filters 160 and 162 provide a total factor-of-12 decimation, resulting in a four times rate output (4.9152 Msps).
  • An estimate of narrowband variance provided by the power level determination circuit is implemented with the squarers 170 - i , 170 - q , and summer 172 , as well as accumulator 174 .
  • the accumulator 174 provides an average output power indication for every 128 samples, with the shift-out operation being controlled by a 1/32 times clock.
  • the average power value output on signal line 175 is then fed to the differencing circuit 180 .
  • the narrowband variance value is determined from components of the received RF signal across a bandwidth which is less than twice a bandwidth of the intended received signal.
  • a wideband variance estimate is provided by taking the signal 140 output from the ADC and feeding it to a squaring circuit 190 .
  • the squaring circuit 190 results in an output signal at twice the frequency of the input RF signal.
  • the wide band variance value is determined from components of the received RF signal across a bandwidth which is at least twice as wide as a bandwidth of the intended receiver signal.
  • the output of squaring circuit 190 is then fed to an accumulator 192 that provides a sample output every 1/32 clock period time.
  • the accumulated power value is then fed to a divider 194 and rounding 196 to provide an average value for the wideband variance estimate. This value is then fed to the flip-flop 198 to align it in time with the narrowband value.
  • the differencing circuit feeds a rounding circuit 182 and log table 184 prior to being fed as the Received Signal Strength Indication (RSSI) value to the input of an A minus B comparator 200 .
  • the A minus B comparator 200 accepts the output of the log table 199 containing the average wideband power value at input B.
  • the differencing circuit 200 thus provides the narrowband minus wideband estimate that is needed to determine the value of the scale factor and other control factors on the loop.
  • the comparator 202 compares the output of differencing circuit 200 to a (arbitrary) value 0xFA00 that is a 16-bit hexadecimal representation of a ⁇ 3 dB reference value multiplied by 512. This comparator 202 thus indicates whether the wideband value is greater than the threshold value, and if so, asserting the JAM signal 203 to control the multiplexer 204 output to create the crest signal 205 .
  • the narrowband variance signal is greater in magnitude than the wideband variance signal, then the narrowband signal is used to control the remainder of the loop. Otherwise, the signal is zeroed out and not permitted to control the crest of the loop operation.
  • the crest signal 205 is then fed about to the AGC setpoint summer 208 that is, in turn, fed to the loop filter.
  • the loop filter in this embodiment consists of the multiplier 210 , gain input 212 , summer 214 and delay 216 .
  • the loop output signal 217 is then ingested by an attenuation factor to provide attitude 220 to provide an attenuated output signal.
  • This is then fed to a gain distribution circuit 212 that provides various signals to control the operation of the D to A converters (DACs) 214 .
  • the DACs 214 provide signals IF_AGC 1 and IF_AGC 2 to control the respective variable gain amplifiers 120 - 1 , 120 - 2 , and 120 - 3 .
  • the gain control voltage in the loop filter is linear-linear, filtering the RMS power level in decibels is possible. Otherwise, if alternate formats are used, the data needs to be converted to volts prior to the integration process performed by the local filter components 214 and 216 .
  • a crest value 205 is also fed to an inverse log table 240 to provide the scale factor 241 .
  • the scale factor is then used as an input to the multiplier 173 that provides the visual received data output on both I and Q channels.

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Control Of Amplification And Gain Control (AREA)
  • Circuits Of Receivers In General (AREA)

Abstract

An Automatic Gain Control (AGC) circuit as used in a digital receiver that utilizes a main loop filter that is of a relatively wide bandwidth. A pre-filter, wideband variance is determined from the input digital signal, and a post-filter, narrowband variance is also determined. The wideband and narrowband variances are then compared to determine if the wideband signal power indicates a variance level that is too great to permit normal loop operation. By reapplying this difference in the power levels to the filter output as needed, such as by a scaling operation, the loss in dynamic range is effectively recovered. In a preferred embodiment, an adjustable gain input amplifier feeds an intermediate frequency (IF) signal to an analog-to-digital converter (ADC). The digitized IF signal is then down-converted to a baseband frequency and subjected to digital filtering. A narrowband sample variance (PN) of the digitally filtered (narrowband) data is then determined. A wideband sample variance (PW) is also taken from the raw ADC output data over the same period as the time period used for PN. In the presence of out-of-band signal components, PW will be quite different from PN. This difference indicates a desired proportional difference in a control voltage or a gain backoff amount.

Description

RELATED APPLICATIONS
This application is a continuation of U.S. application Ser. No. 09/847,056, filed May 1, 2001 now U.S. Pat. No. 7,046,749. The entire teachings of the above application is incorporated herein by reference.
BACKGROUND OF THE INVENTION
The present invention relates generally to radio receivers in which intermediate frequency signals are processed digitally, and more specifically to an automatic gain control circuit that compensates for added wideband signal power.
Modern radio receivers, such as used in cellular telephone, wireless Local Area Network (LAN), wireless Internet access systems, and similar equipment typically now employ digital signal processing techniques to some degree. Digital signal processing permits the replacement of physically large, costly, and unpredictable analog filtering components with their digital counterparts. These receiver architectures require high speed, wideband, analog-to-digital converts (ADCs) and digital filters. Present day ADC technology permits sampling at Intermediate Frequency (IF) or even greater frequencies. However, by replacing traditional analog filters with digital filters implemented after digitization, the ADC potentially also samples out-of-band unwanted signal components. These unwanted signal components may consist of adjacent channels, extra noise, or even jamming signals along with the desired signal of interest.
Direct application of analog receiver architectures to a digital implementation therefore, is often not sufficient to provide the required signal filtering properties. One difficulty stems from the fact that analog demodulation techniques are not directly adaptable to digital receivers. For example, clipping of a received signal lowers the probability of correctly detecting the signal of interest and the data derived there from.
To reduce clipping, digital receivers often include one or more variable gain amplifiers that permit the gain of the receiver to be adjusted by a feedback control signal. The process of adjusting the received signal in this fashion is called Automatic Gain Control (AGC). In the typical digital receiver, the AGC circuitry measures an output signal power of the variable gain amplifier. This measured value is then compared with a value representing the desired signal power to derive an error signal. The error signal is then used to control the variable amplifier gain so that the input signal strength coincides with the desired input signal power. In the typical desired arrangement, the AGC circuit therefore may hold the amplitude of the variable gain amplitude close to the full dynamic range of the analog-to-digital converter.
In the presence of out-of-band signal components, standard gain control loop architectures are often insufficient to guarantee proper analog-to-digital converter operation. Especially in the cellular environment, a digital receiver may receive signals that exhibit rapid and wide variation in signal power. For example, in Code Division Multiple Access (CDMA) wireless communications, it is necessary to precisely control the power level of transmitted signals for proper capacity management.
Some have proposed the use of an AGC circuit wherein the filter bandwidth may be changed. In particular, as described in U.S. Pat. No. 6,178,211, the filter coefficients of a digital signal processor are switchable between a first wide bandwidth to a second narrower bandwidth. A post-filter level detector is responsive to the filtered signal and provides a control signal for selecting one of the banks of filter coefficients. Thus, the circuit reduces the effect of adjacent channel interference by narrowing the bandwidth of a filter in the receiver, which reduces the signal content from the adjacent channel propagating through the receiver.
This type of circuit provides an effective method of filtering out of band signals after the ADC. However, gain control in this circuit is based entirely on the signal power present at the input to the ADC, rather, its digital output. This requires an adaptive filtering technique to switch to the proper coefficients as needed. Often, cases arise in which multiple sets of filter coefficients are not available due to signal processing or memory resource restrictions.
SUMMARY OF THE INVENTION
The circuit proposed herein benefits from reduced complexity by using a fixed set of filter coefficients and switching control of the AGC loop from narrowband to wideband power calculations (and the reverse) as necessary. Furthermore, backend gain control is achieved with a simple scale multiplier applied to both the in-phase (I) and quadrature (Q) data paths.
More particularly, the present invention is an architecture for an Automatic Gain Control (AGC) circuit as used in a digital receiver that utilizes a main loop filter that is of a relatively wide bandwidth. A pre-filter, wideband variance is determined from the input digital signal. In addition, a post-filter, narrowband variance is also determined. The wideband and narrowband variances are then compared to determine if the wideband signal power indicates a variance level that is too great to permit normal loop operation. In such a case, the dynamic range of the desired signal components (e.g., the desired narrowband signal) would otherwise be reduced. By reapplying this difference in the power levels to the filter output, such as by a scaling operation, the loss in dynamic range is effectively recovered.
In a preferred embodiment, an Automatic Gain Control (AGC) circuit includes an additional wideband and narrowband variance comparison section. An adjustable gain input amplifier feeds an intermediate frequency (IF) signal to an analog-to-digital converter (ADC). The digitized IF signal is then down-converted to a baseband frequency and subjected to digital filtering. A narrowband sample variance (PN) of the digitally filtered (narrowband) data is then determined. A wideband sample variance (PW) is also taken from the raw ADC output data over the same period as the time period used for PN.
Assuming that the input signal fed to the ADC is relatively band limited, under normal operating conditions without much interference signal level, the digitally post-filtered signal level has relatively the same power as the raw ADC output. In other words, the normal condition is such that the digital filter removes only perhaps low-level noise and aliasing components generated from the down-conversion process.
In the presence of out-of-band signal components, the wideband sample variance (PW) will be quite different from the narrowband sample variance (PN). This difference indicates a desired proportional difference in a control voltage or a gain backoff amount. Once this backoff amount exceeds a predetermined level, that value is used in a control voltage calculation to reduce input signal.
However, simply replacing the narrowband variance with the wideband variance in the control voltage calculation may yield an inaccurate received signal strength indication and, in turn, actually reduce the signal level of the filtered data. Thus, this power level backoff voltage is also converted to a scale value used to multiply or amplify the filtered data.
This results in recovering the reduced signal level of the filtered data. In addition, if the sampling or decimation rate is high enough, lost sample resolution can also be recovered by output filtering.
BRIEF DESCRIPTION OF THE DRAWINGS
The foregoing will be apparent from the following more particular description of example embodiments of the invention, as illustrated in the accompanying drawings in which like reference characters refer to the same parts throughout the different views. The drawings are not necessarily to scale, emphasis instead being placed upon illustrating embodiments of the present invention.
FIG. 1 is a high-level block diagram of an automatic gain control circuit that makes use of a wideband and narrowband variance determination according to the invention.
FIG. 2 illustrates a situation where narrowband interference reduces the available dynamic range at the input to the analog-to-digital converter.
FIG. 3 illustrates the affect of the present invention on the available dynamic range.
FIG. 4 is a signal flow diagram representation of the automatic gain control circuit.
FIGS. 5A, 5B, and 5C are a detailed circuit diagram of the automatic gain control circuit.
FIG. 6 is a more detailed view of the two-stage digital filter block.
FIG. 7 is a more detailed view of the five-stage digital filter block.
DETAILED DESCRIPTION OF THE INVENTION
A description of preferred embodiments of the invention follows.
While this invention has been particularly shown and described with references to preferred embodiments thereof, it will be understood by those skilled in the art that various changes in form and details may be made therein without departing from the scope of the invention encompassed by the appended claims.
Turning attention now to FIG. 1, there is shown a high-level block diagram of an Automatic Gain Control (AGC) circuit 10 operated in accordance with the invention. The AGC circuit 10 includes a variable gain input intermediate frequency (IF) amplifier 12, an analog-to-digital converter (ADC) 14, digital down-converter and filter block 15 that includes quadrature mixers 16-i and 16 q as well as a pair of low pass filters 17-i and 17-q, associated with an in-phase quadrature signal path, a main AGC loop filter 18, and digital-to-analog converter (DAC) 19. The variable gain amplifier 12, ADC 14, digital down-converter and filter 15, main ACG loop filter 18, and DAC 19 are standard components of a digitally implemented Automatic Gain Control circuit.
A unique aspect of the present invention is to also include a wideband variance block 22 coupled to the output of the ADC 14, a narrowband variance block 21 coupled to the output of the digital down-converter and filter 15, a comparison function 23 to compare the output of wideband variance 22 and narrowband variance 21, as well as output scaler 24. In general, the components that comprise the invention add a variance comparison section that determines the difference between a narrowband sample variance as represented by the signal samples at the output of the filters 17, and comparing that to a wideband sample variance associated with the input to the digital down-converter and filter 15.
The difference between the wideband sample variance (PW) as provided by the wideband variance circuit 22 and narrowband variance value (PN) as provided by the narrowband variance circuit 21 represents an indication of whether the setting of the gain control loop is sufficient to guarantee proper operation of the ADC 14. In particular, when the difference between the wideband sample variance PW and the narrowband sample variance PN exceeds a predetermined level, an input power level voltage is provided to the main AGC loop 18 to cause it to limit clipping by the ADC 14.
Thus, in cases when the narrowband sample variance PN of the narrowband data is sufficiently the same as the determined wideband variance PW, then the loop operates as in the prior art as a standard automatic gain control loop. However, when the power level of out-of-band signal components is sufficiently large (as provided by jamming signals, noise, interfering adjacent channels, etc.), the difference in variance is detected at the output of the comparison 23. In this instance, an additional input power level voltage is provided to offset the AGC loop setpoint input.
A scale value is also preferably provided at the output of the comparison 23. The scale value allows the multiplier 24 to offset a reduction in the power level of the filtered data during conditions when the wideband variance exceeds the narrowband variance. In systems with relatively high decimation rates, even the lost sample resolution can be recovered, provided adequate filtering is applied after the multiplication.
Turning attention now to FIGS. 2 and 3, the situation addressed by the invention is described in relative terms. In particular, in connection with FIG. 2, there is shown a signal power diagram for signals present at the input of the ADC 14. In this instance, not only is a desired signal 30 present, but also there is present an out-of-band interfering signal 31. The ideal power level setpoint for the analog-to-digital converter should be at a level 32. However, the presence of the relatively strong interference 31, that is, a signal that is much stronger than the desired signal 30, causes a standard AGC loop to adjust itself to avoid clipping of the ADC 14 output. Thus, the desired signal 30 is suppressed in amplitude, causing reduced accuracy in RSSI calculation and the like.
FIG. 3 shows a program in a situation as provided by the invention. In particular, using a comparison between the narrowband variance and wideband variance, the loop gain control signals are adjusted accordingly such that the power of the desired signal is increased at the output of the ADC 14. This results in a more accurate magnitude of an output signal and results in overall improved receiver performance.
FIG. 4 is a signal flow representation of the AGC circuit 10. In the preferred embodiment, an input signal scaled from a range of −57 through zero decibels with respect to a millivolt (dBm) is provided to an input adder 40. The adder 40 represents the operation of the variable gain amplifier that is controlled by the gain control input signal 70.
The amplifier output is fed to a lowpass filter 42. The difference circuit 44 provides an estimate of the difference between the input and output voltages applied to the lowpass filter 42. A comparator 46 then compares this difference to a predetermined threshold. In this instance, the predetermined threshold is set to −3 dBm or a half-power level. If the output signal power provided by the lowpass filter 42 is less than the input signal power, then the jamming signal (JAM) is asserted. In this instance, it is concluded that jamming or interfering signal power is present such that the power level that is between the in-band and out-of-band signals needs to be added back into the down-converter data. In this instance, the unfiltered input signal is selected by the multiplexer 48.
In an instance where the narrowband signal power is approximately the same or greater than the broadband signal power, then the filtered signal is used for the low control signal. An AGC setpoint is then compared by comparator 50 and the signal is scaled by the gain constant K1. A loop filter 53 represented by the summer and delay 56 filters this feedback signal. Additional delay may be provided by a delay block 60.
The digital analog converter (DAC) is represented by a model 52 that includes log-to-linear converter, lowpass filter 66, and linear-to-log converter 68.
The resulting signal is then fed as the gain control signal 70 back to the input. Decimation, although not shown in FIG. 4, can be provided so that any values larger than a predetermined value merely serve to scale the data while maintaining the same relative resolution.
FIGS. 5A, 5B, and 5C are a detailed circuit diagram for one preferred embodiment of the AGC circuit 10. In this implementation, the variable gain amplifier 12 is seen to comprise three individual variable gain stages 120-1, 120-2, and 120-3.
The analog-to-digital converter (ADC) 14 is a 12-bit converter operating at 58.9824 mega-samples per second (Msps), provided with a 2-volt peak-to-peak input signal on a 70 MHz IF frequency. The sample rate of 58.9824 Msps represents a rate of 48 times the known bandwidth of an input signal that is 1.2288 MHz, which is typical for an input CDMA radio frequency signal.
The digital down conversion and filtering circuit 15 is implemented in an integrated circuit known as an AD6620 available from Analog Devices of Wilmington, Mass. The device provides a 16-bit signal path for both in-phase (I) and quadrature (Q) signal processing. The sampling rate is set at 4.9152 mega samples per second at baseband and an AGC update rate of 38.4 kilohertz. The AD6620 includes the input quadrature mixer 16-i, 16-q, two cascaded integrator comb (CIC) type filters, and a Ram Coefficient Filter (RCF).
FIG. 6 is a more detailed diagram of a two-stage CIC filter shown as elements 160-i-1 and 160-q-1. This filter provides decimation by a factor of three. For the preferred implementation, the filter has an equivalent Finite Impulse Response (FIR) as follows:
H2=[1, 2, 3, 2, 1]/16
The five-stage CIC5 filter designated as 162-i-1 and 162-q-1 has a similar FIR-type response. This filter, however has five stages with a response as follows:
H5=[1, 5, 15, 35, 65, 101, 135, 155, 155, 135, 101, 65, 35, 15, 5, 1]/1024
The cascaded CIC filters 160 and 162 provide a total factor-of-12 decimation, resulting in a four times rate output (4.9152 Msps).
The RCF filter 164-i and 164-q is a 12-tap FIR filter with coefficients:
H12=[12512, −10490, −34369, −1668, 99965, 195803, 195803, 99965, −1668, −34369, −10490, 12512]/524288
An estimate of narrowband variance provided by the power level determination circuit is implemented with the squarers 170-i, 170-q, and summer 172, as well as accumulator 174. The accumulator 174 provides an average output power indication for every 128 samples, with the shift-out operation being controlled by a 1/32 times clock. The average power value output on signal line 175 is then fed to the differencing circuit 180. The narrowband variance value is determined from components of the received RF signal across a bandwidth which is less than twice a bandwidth of the intended received signal.
A wideband variance estimate is provided by taking the signal 140 output from the ADC and feeding it to a squaring circuit 190. As in the case with squaring circuits 170-i and 170-q, the squaring circuit 190 results in an output signal at twice the frequency of the input RF signal. The wide band variance value is determined from components of the received RF signal across a bandwidth which is at least twice as wide as a bandwidth of the intended receiver signal. The output of squaring circuit 190 is then fed to an accumulator 192 that provides a sample output every 1/32 clock period time. The accumulated power value is then fed to a divider 194 and rounding 196 to provide an average value for the wideband variance estimate. This value is then fed to the flip-flop 198 to align it in time with the narrowband value.
Returning attention to generation of the narrowband variance value, the differencing circuit feeds a rounding circuit 182 and log table 184 prior to being fed as the Received Signal Strength Indication (RSSI) value to the input of an A minus B comparator 200. The A minus B comparator 200 accepts the output of the log table 199 containing the average wideband power value at input B.
The differencing circuit 200 thus provides the narrowband minus wideband estimate that is needed to determine the value of the scale factor and other control factors on the loop. For example, the comparator 202 compares the output of differencing circuit 200 to a (arbitrary) value 0xFA00 that is a 16-bit hexadecimal representation of a −3 dB reference value multiplied by 512. This comparator 202 thus indicates whether the wideband value is greater than the threshold value, and if so, asserting the JAM signal 203 to control the multiplexer 204 output to create the crest signal 205.
Thus, if the narrowband variance signal is greater in magnitude than the wideband variance signal, then the narrowband signal is used to control the remainder of the loop. Otherwise, the signal is zeroed out and not permitted to control the crest of the loop operation.
The crest signal 205 is then fed about to the AGC setpoint summer 208 that is, in turn, fed to the loop filter. The loop filter in this embodiment consists of the multiplier 210, gain input 212, summer 214 and delay 216. The loop output signal 217 is then ingested by an attenuation factor to provide attitude 220 to provide an attenuated output signal. This is then fed to a gain distribution circuit 212 that provides various signals to control the operation of the D to A converters (DACs) 214. The DACs 214 provide signals IF_AGC1 and IF_AGC2 to control the respective variable gain amplifiers 120-1, 120-2, and 120-3.
Since the gain control voltage in the loop filter is linear-linear, filtering the RMS power level in decibels is possible. Otherwise, if alternate formats are used, the data needs to be converted to volts prior to the integration process performed by the local filter components 214 and 216.
A crest value 205 is also fed to an inverse log table 240 to provide the scale factor 241. The scale factor is then used as an input to the multiplier 173 that provides the visual received data output on both I and Q channels.
While this invention has been particularly shown and described with references to preferred embodiments thereof, it will be understood by those skilled in the art that various changes in form and details may be made therein without departing from the scope of the invention encompassed by the appended claims.

Claims (10)

1. A method for automatic gain control in a circuit that outputs a digitized signal, comprising:
coupling an input signal to a variable gain amplifier, the variable gain amplifier producing a gain controlled signal in accordance with a gain control input;
digitizing the gain controlled signal to produce a digital signal;
determining a wideband variance value from the digital signal;
determining a narrowband variance value from the digital signal; and
comparing the wideband variance value and narrowband variance value, to set a reference level for the automatic gain control loop circuit and determined a scale factor for the input to the variable gain amplifier, wherein the narrowband variance value is connected to set the gain control input on the gain controller receiver.
2. The method of claim 1, additionally comprising the step of:
filtering the digital signal to produce a filtered signal;
determining the narrowband variance value from the filtered signal.
3. The method of claim 2, wherein the signal is a baseband signal.
4. The method of claim 2, additionally comprising the step of:
down-converting the digital signal, to produce a down-converted signal; quadrature demodulating the down-converted signal, to produce an in-phase (I) and quadrature (Q) signal used in determining the narrowband variance value.
5. The method of claim 1, wherein the wideband variance value is determined directly from the input signal.
6. An automatic gain control apparatus for use in a radio frequency receiver that outputs a down-converted, digitized signal, the apparatus comprising:
a variable gain amplifier coupled to receive a radio frequency (RF) signal, the variable gain receiver amplifier having a gain control input, and to produce a gain controlled RF signal;
a digitizer, connected to digitize the gain controlled RF signal to produce a received digital signal;
a wideband variance detector, for determining a wideband variance value from the received digital signal;
a narrowband variance detector, for determining a narrowband variance value from the received digital signal; and
a comparator, for comparing the wideband variance value and narrowband variance value, to set a reference level for the automatic gain control loop circuit, wherein the narrowband variance value is connected to set the gain control input on the gain controlled receiver.
7. An apparatus as in claim 6 wherein the wideband variance value is determined directly from the received digital signal.
8. An apparatus as in claim 6 additionally comprising:
a down-converter, for down-converting the received digital signal, to produce a down-converted signal;
a filter, connected to receive the down-converted signal, and to produce a filtered received signal; and
wherein the narrowband variance detector determines the narrowband variance value from the filtered received signal.
9. An apparatus as in claim 6 wherein the down-converted signal is a baseband signal.
10. An apparatus as in claim 6 additionally comprising:
a quadrature demodulator, connected to receive the down-converted signal, and to produce an in-phase (I) and quadrature (Q) signal used in determining the narrowband variance value.
US11/399,224 2001-05-01 2006-04-06 Narrowband gain control of receiver with digital post filtering Expired - Fee Related US7483500B2 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US11/399,224 US7483500B2 (en) 2001-05-01 2006-04-06 Narrowband gain control of receiver with digital post filtering
US12/360,464 US7653159B2 (en) 2001-05-01 2009-01-27 Narrowband gain control of receiver with digital post filtering

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US09/847,056 US7046749B2 (en) 2001-05-01 2001-05-01 Narrowband gain control of receiver with digital post filtering
US11/399,224 US7483500B2 (en) 2001-05-01 2006-04-06 Narrowband gain control of receiver with digital post filtering

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/847,056 Continuation US7046749B2 (en) 2001-05-01 2001-05-01 Narrowband gain control of receiver with digital post filtering

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US12/360,464 Continuation US7653159B2 (en) 2001-05-01 2009-01-27 Narrowband gain control of receiver with digital post filtering

Publications (2)

Publication Number Publication Date
US20060188042A1 US20060188042A1 (en) 2006-08-24
US7483500B2 true US7483500B2 (en) 2009-01-27

Family

ID=25299636

Family Applications (3)

Application Number Title Priority Date Filing Date
US09/847,056 Expired - Fee Related US7046749B2 (en) 2001-05-01 2001-05-01 Narrowband gain control of receiver with digital post filtering
US11/399,224 Expired - Fee Related US7483500B2 (en) 2001-05-01 2006-04-06 Narrowband gain control of receiver with digital post filtering
US12/360,464 Expired - Fee Related US7653159B2 (en) 2001-05-01 2009-01-27 Narrowband gain control of receiver with digital post filtering

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US09/847,056 Expired - Fee Related US7046749B2 (en) 2001-05-01 2001-05-01 Narrowband gain control of receiver with digital post filtering

Family Applications After (1)

Application Number Title Priority Date Filing Date
US12/360,464 Expired - Fee Related US7653159B2 (en) 2001-05-01 2009-01-27 Narrowband gain control of receiver with digital post filtering

Country Status (1)

Country Link
US (3) US7046749B2 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080181283A1 (en) * 2006-10-20 2008-07-31 Alon Elhanati Automatic Gain Control for a Wideband Signal
US20080227424A1 (en) * 2007-03-13 2008-09-18 Khurram Muhammad Methods and apparatus to perform radio frequency (RF) analog-to-digital conversion
WO2011100920A2 (en) * 2011-04-13 2011-08-25 华为技术有限公司 Method and device for automatic gain adjustment in wireless receiver

Families Citing this family (39)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020110206A1 (en) * 1998-11-12 2002-08-15 Neal Becker Combined interference cancellation with FEC decoding for high spectral efficiency satellite communications
GB2375925B (en) * 2001-05-25 2004-12-01 Motorola Inc Allocation of timeslolts in a cellular communication system
EP1620955A1 (en) * 2002-11-18 2006-02-01 Koninklijke Philips Electronics N.V. Automatic gain control using signal and interference power to obtain extended blocking performance
JP4168393B2 (en) * 2003-09-05 2008-10-22 日本電気株式会社 AGC control method for radio communication mobile station
US20050201494A1 (en) * 2004-03-15 2005-09-15 Samsung Electronics Co., Ltd. Apparatus and method for digital down-conversion in a multi-mode wireless terminal
US7792228B2 (en) * 2004-03-15 2010-09-07 Samsung Electronics Co., Ltd. Apparatus and method for digital down-conversion in a multi-mode wireless terminal
EP1605587A1 (en) * 2004-06-07 2005-12-14 Infineon Technologies AG A receiver comprised in a radio communication system
US20060014506A1 (en) * 2004-07-19 2006-01-19 Haartsen Jacobus C Dynamic carrier selection and link adaptation in fading environments
CN100377617C (en) * 2005-03-04 2008-03-26 上海华为技术有限公司 Dynamic channel distribution method for broadband CDMA mobile communication system
US20060222116A1 (en) * 2005-03-31 2006-10-05 Freescale Semiconductor, Inc. AGC with integrated wideband interferer detection
US7030795B1 (en) 2005-05-17 2006-04-18 Motorola, Inc. Digital automatic gain control method and device
JP4737458B2 (en) * 2005-09-14 2011-08-03 日本電気株式会社 Reception amplitude correction circuit, reception amplitude correction method, and receiver using the same
US7929650B2 (en) * 2005-10-18 2011-04-19 Freescale Semiconductor, Inc. AGC for narrowband receivers
US7706473B2 (en) * 2006-03-24 2010-04-27 Freescale Semiconductor, Inc. Comparative signal strength detection
US7620380B2 (en) * 2006-03-24 2009-11-17 Sigmatel Inc Adjustable automatic gain control
TWI327864B (en) * 2006-11-28 2010-07-21 Mstar Semiconductor Inc Video automatic gain controlling circuit and related method of which
GB2458542A (en) * 2008-03-28 2009-09-30 Nokia Corp Automatic gain control system
US20100067364A1 (en) * 2008-09-12 2010-03-18 Francis Swarts Method and system for variance-based automatic gain control in ofdm systems
US8126094B2 (en) * 2009-01-07 2012-02-28 Skyworks Solutions, Inc. Circuits, systems, and methods for managing automatic gain control in quadrature signal paths of a receiver
US8731500B2 (en) * 2009-01-29 2014-05-20 Telefonaktiebolaget Lm Ericsson (Publ) Automatic gain control based on bandwidth and delay spread
US8537284B2 (en) * 2009-03-20 2013-09-17 Advanced Micro Devices, Inc. Adjacent channel power scan
US8588348B2 (en) * 2009-07-10 2013-11-19 Freescale Semiconductor, Inc. Receiver with automatic gain control
US10389453B2 (en) * 2009-12-15 2019-08-20 Interdigital Madison Patent Holdings Multiplexed RFAGC for frequency diversity receivers
FR2974258B1 (en) * 2011-04-14 2019-08-09 Thales ANALOG-DIGITAL CONVERSION SYSTEM COMPRISING A DOUBLE AUTOMATIC GAIN CONTROL BUCKLE
DE102011075577B4 (en) * 2011-05-10 2013-01-31 MULTIPOND Wägetechnik GmbH Signal processing method, signal processing apparatus and balance with signal processing apparatus
US9118294B2 (en) 2011-07-08 2015-08-25 Nec Corporation Receiving device and gain control method
US9001941B2 (en) * 2012-01-31 2015-04-07 Analog Devices, Inc. Method and apparatus to independently control front end gain and baseband gain
US11265118B2 (en) * 2013-06-26 2022-03-01 Maxlinear Asia Singapore Private Limited Spectrum analyzer integrated in a point-to-point outdoor unit
US9800279B2 (en) * 2015-02-16 2017-10-24 Samsung Electronics Co., Ltd. Method and apparatus for automatic gain control in wireless receiver
KR102369411B1 (en) * 2015-02-16 2022-03-03 삼성전자주식회사 Method and system for automatic gain control in wireless receiver
JP6471810B2 (en) * 2015-11-04 2019-02-20 株式会社村田製作所 Demultiplexer and design method thereof
TWI593283B (en) * 2016-04-07 2017-07-21 晨星半導體股份有限公司 Signal receiving end of digital TV and signal processing method thereof
CN107370971A (en) * 2016-05-11 2017-11-21 晨星半导体股份有限公司 The signal receiving end of DTV and its signal processing method
CN106571787B (en) * 2016-11-13 2019-02-01 天津大学 A kind of numerical model analysis automatic gain control amplifier
CA3089908A1 (en) * 2018-02-08 2019-08-15 Bae Systems Australia Limited Improved automatic gain control for analog to digital converters
US10873868B2 (en) * 2018-08-16 2020-12-22 Rohde & Schwarz Gmbh & Co. Kg Apparatus for measuring radio frequency power as well as method of analyzing a radio frequency signal
CN114726386B (en) * 2021-01-05 2023-05-05 瑞昱半导体股份有限公司 Data receiving method and data receiver
CN113189721A (en) * 2021-05-19 2021-07-30 深圳市爱得乐电子有限公司 Photoelectric hybrid module
CN118100838B (en) * 2024-04-28 2024-09-03 广州龙之音电子科技有限公司 Self-adaptive-adjustment ultra-wideband low-noise amplifier

Citations (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5175883A (en) 1989-07-05 1992-12-29 Pioneer Electronic Corporation Receiving apparatus
US5469115A (en) 1994-04-28 1995-11-21 Qualcomm Incorporated Method and apparatus for automatic gain control in a digital receiver
WO1996010298A1 (en) 1994-09-27 1996-04-04 Nokia Mobile Phones Ltd. Digital agc for a cdma radiotelephone
US5640385A (en) 1994-01-04 1997-06-17 Motorola, Inc. Method and apparatus for simultaneous wideband and narrowband wireless communication
WO2000018023A1 (en) 1998-09-24 2000-03-30 Conexant Systems, Inc. Intelligent control of receiver linearity based on interferences
US6178211B1 (en) 1997-06-27 2001-01-23 Visteon Global Technologies, Inc. Digital processing radio receiver with adaptive bandwidth control
US6556636B1 (en) 1997-08-05 2003-04-29 Sony Corporation Digital communication apparatus having level controller with a disturbance detection unit
US6650878B1 (en) 1999-09-29 2003-11-18 Kabushiki Kaisha Toshiba Automatic gain control circuit and receiver having the same
US6658069B1 (en) 1998-06-24 2003-12-02 Nec Corporation Automatic gain control circuit and control method therefor
US6731703B2 (en) 1999-12-08 2004-05-04 Nec Corporation Reception power level calculating circuit and receiver using the same

Patent Citations (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5175883A (en) 1989-07-05 1992-12-29 Pioneer Electronic Corporation Receiving apparatus
US5640385A (en) 1994-01-04 1997-06-17 Motorola, Inc. Method and apparatus for simultaneous wideband and narrowband wireless communication
US5469115A (en) 1994-04-28 1995-11-21 Qualcomm Incorporated Method and apparatus for automatic gain control in a digital receiver
WO1996010298A1 (en) 1994-09-27 1996-04-04 Nokia Mobile Phones Ltd. Digital agc for a cdma radiotelephone
US6178211B1 (en) 1997-06-27 2001-01-23 Visteon Global Technologies, Inc. Digital processing radio receiver with adaptive bandwidth control
US6556636B1 (en) 1997-08-05 2003-04-29 Sony Corporation Digital communication apparatus having level controller with a disturbance detection unit
US6658069B1 (en) 1998-06-24 2003-12-02 Nec Corporation Automatic gain control circuit and control method therefor
WO2000018023A1 (en) 1998-09-24 2000-03-30 Conexant Systems, Inc. Intelligent control of receiver linearity based on interferences
US6650878B1 (en) 1999-09-29 2003-11-18 Kabushiki Kaisha Toshiba Automatic gain control circuit and receiver having the same
US6731703B2 (en) 1999-12-08 2004-05-04 Nec Corporation Reception power level calculating circuit and receiver using the same

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080181283A1 (en) * 2006-10-20 2008-07-31 Alon Elhanati Automatic Gain Control for a Wideband Signal
US7746965B2 (en) * 2006-10-20 2010-06-29 Texas Instruments Incorporated Automatic gain control for a wideband signal
US20080227424A1 (en) * 2007-03-13 2008-09-18 Khurram Muhammad Methods and apparatus to perform radio frequency (RF) analog-to-digital conversion
US7885625B2 (en) * 2007-03-13 2011-02-08 Texas Instruments Incorporated RF A/D converter with phased feedback to low noise amplifier
WO2011100920A2 (en) * 2011-04-13 2011-08-25 华为技术有限公司 Method and device for automatic gain adjustment in wireless receiver
WO2011100920A3 (en) * 2011-04-13 2011-12-08 华为技术有限公司 Method and device for automatic gain adjustment in wireless receiver
US8818313B2 (en) 2011-04-13 2014-08-26 Huawei Technologies Co., Ltd. Method and apparatus for auto gain control in radio receiver

Also Published As

Publication number Publication date
US20090135971A1 (en) 2009-05-28
US7653159B2 (en) 2010-01-26
US7046749B2 (en) 2006-05-16
US20060188042A1 (en) 2006-08-24
US20020163979A1 (en) 2002-11-07

Similar Documents

Publication Publication Date Title
US7483500B2 (en) Narrowband gain control of receiver with digital post filtering
JP5248658B2 (en) Filter and adjustable delay unit for narrowband noise reduction
KR100329673B1 (en) Method and apparatus for DC offset clearing and automatic gain control in quadrature receivers
US7929650B2 (en) AGC for narrowband receivers
US5946607A (en) Method of apparatus for automatic gain control, and digital receiver using same
EP1303053A1 (en) Method and apparatus for continuously controlling the dynamic range from an analog to digital converter
KR20070122468A (en) Agc with integrated wideband interferer detection
US7565125B2 (en) Telecommunications receiver with automatic gain control
JP2006121146A (en) Filter control apparatus and method of wireless receiver, and integrated circuit for wireless receiver employing the same
KR100572133B1 (en) Receiver with controllable amplifier means
JPH0556693B2 (en)
US20030081706A1 (en) Noise reduction filtering in a wireless communication system
US20040036637A1 (en) Methods of receiving communications signals including a plurality of digital filters having different bandwidths and related receivers
US7030795B1 (en) Digital automatic gain control method and device
US20050163197A1 (en) Spread-spectrum receivers with extended dynamic range
US20080056413A1 (en) Adaptive agc approach to maximize received signal fidelity and minimize receiver power dissipation
US7231006B2 (en) Receiver and method for generating a control signal
US20040162043A1 (en) System and method for compensating receiver gain using a mixed signal technique by implementing both automatic gain control (AGC) and bit-normalization
EP2647130B1 (en) Receiver gain adjustment to reducing an influence of a dc offset
JP3699026B2 (en) Radio receiver automatic gain control method and apparatus
US20100202569A1 (en) Radio receiver
US7447283B2 (en) Method for automatic gain control, for instance in a telecommunication system, device and computer program product therefor
KR19980039203A (en) Frequency Down Conversion Circuit of Mobile Communication System Base Station by Code Division Multiple Access
KR20070082455A (en) Apparatus and method for controlling gain in a mobile terminal
Hensley et al. A dual channel IF-digitizing IC with 117dB dynamic range at 300Mhz IF for EDGE/GSM base-stations [receiver]

Legal Events

Date Code Title Description
STCF Information on status: patent grant

Free format text: PATENTED CASE

CC Certificate of correction
FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FEPP Fee payment procedure

Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

LAPS Lapse for failure to pay maintenance fees

Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20210127