US6849898B2 - Trench MIS device with active trench corners and thick bottom oxide - Google Patents

Trench MIS device with active trench corners and thick bottom oxide Download PDF

Info

Publication number
US6849898B2
US6849898B2 US09/927,143 US92714301A US6849898B2 US 6849898 B2 US6849898 B2 US 6849898B2 US 92714301 A US92714301 A US 92714301A US 6849898 B2 US6849898 B2 US 6849898B2
Authority
US
United States
Prior art keywords
trench
insulative layer
region
mosfet
gate
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US09/927,143
Other versions
US20030032247A1 (en
Inventor
Mohamed N. Darwish
Frederick P. Giles
Kam Hong Lui
Kuo-In Chen
Kyle Terrill
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Vishay Siliconix Inc
Original Assignee
Siliconix Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Siliconix Inc filed Critical Siliconix Inc
Priority to US09/927,143 priority Critical patent/US6849898B2/en
Priority to US10/106,896 priority patent/US6875657B2/en
Priority to US10/106,812 priority patent/US6903412B2/en
Priority to JP2003520005A priority patent/JP4299665B2/en
Priority to PCT/US2002/024782 priority patent/WO2003015180A2/en
Priority to KR1020047002023A priority patent/KR100771815B1/en
Priority to TW091117605A priority patent/TW586232B/en
Priority to AU2002355547A priority patent/AU2002355547A1/en
Priority to CNB028156749A priority patent/CN1303699C/en
Priority to EP02794662.3A priority patent/EP1435115B1/en
Priority to US10/326,311 priority patent/US7033876B2/en
Publication of US20030032247A1 publication Critical patent/US20030032247A1/en
Priority to US10/454,031 priority patent/US7291884B2/en
Assigned to SILICONIX INCORPORATED reassignment SILICONIX INCORPORATED ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CHEN, KUO-IN, DARWISH, MOHAMED N., GILES, FREDERICK P., LUI, KAM HONG, TERRILL, KYLE
Priority to US10/722,984 priority patent/US7009247B2/en
Priority to US10/872,931 priority patent/US7435650B2/en
Publication of US6849898B2 publication Critical patent/US6849898B2/en
Application granted granted Critical
Priority to US11/158,382 priority patent/US7326995B2/en
Priority to US11/335,747 priority patent/US7416947B2/en
Priority to JP2009049460A priority patent/JP5467781B2/en
Assigned to COMERICA BANK, AS AGENT reassignment COMERICA BANK, AS AGENT SECURITY AGREEMENT Assignors: SILICONIX INCORPORATED, VISHAY DALE ELECTRONICS, INC., VISHAY INTERTECHNOLOGY, INC., VISHAY MEASUREMENTS GROUP, INC., VISHAY SPRAGUE, INC., SUCCESSOR IN INTEREST TO VISHAY EFI, INC. AND VISHAY THIN FILM, LLC
Assigned to SILICONIX INCORPORATED, A DELAWARE CORPORATION, VISHAY DALE ELECTRONICS, INC., A DELAWARE CORPORATION, VISHAY GENERAL SEMICONDUCTOR, LLC, F/K/A GENERAL SEMICONDUCTOR, INC., A DELAWARE LIMITED LIABILITY COMPANY, VISHAY INTERTECHNOLOGY, INC., A DELAWARE CORPORATION, VISHAY MEASUREMENTS GROUP, INC., A DELAWARE CORPORATION, VISHAY SPRAGUE, INC., SUCCESSOR-IN-INTEREST TO VISHAY EFI, INC. AND VISHAY THIN FILM, LLC, A DELAWARE CORPORATION, VISHAY VITRAMON, INCORPORATED, A DELAWARE CORPORATION, YOSEMITE INVESTMENT, INC., AN INDIANA CORPORATION reassignment SILICONIX INCORPORATED, A DELAWARE CORPORATION RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: COMERICA BANK, AS AGENT, A TEXAS BANKING ASSOCIATION (FORMERLY A MICHIGAN BANKING CORPORATION)
Assigned to JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT reassignment JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT SECURITY AGREEMENT Assignors: SILICONIX INCORPORATED, VISHAY DALE ELECTRONICS, INC., VISHAY INTERTECHNOLOGY, INC., VISHAY SPRAGUE, INC.
Assigned to JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT reassignment JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: DALE ELECTRONICS, INC., SILICONIX INCORPORATED, SPRAGUE ELECTRIC COMPANY, VISHAY DALE ELECTRONICS, INC., VISHAY DALE ELECTRONICS, LLC, VISHAY EFI, INC., VISHAY GENERAL SEMICONDUCTOR, INC., VISHAY INTERTECHNOLOGY, INC., VISHAY SPRAGUE, INC., VISHAY-DALE, INC., VISHAY-SILICONIX, VISHAY-SILICONIX, INC.
Assigned to VISHAY INTERTECHNOLOGY, INC., VISHAY SPRAGUE, INC., SPRAGUE ELECTRIC COMPANY, VISHAY TECHNO COMPONENTS, LLC, VISHAY VITRAMON, INC., VISHAY EFI, INC., DALE ELECTRONICS, INC., VISHAY DALE ELECTRONICS, INC., SILICONIX INCORPORATED reassignment VISHAY INTERTECHNOLOGY, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/7801DMOS transistors, i.e. MISFETs with a channel accommodating body or base region adjoining a drain drift region
    • H01L29/7802Vertical DMOS transistors, i.e. VDMOS transistors
    • H01L29/7813Vertical DMOS transistors, i.e. VDMOS transistors with trench gate electrode, e.g. UMOS transistors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/08Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
    • H01L29/0843Source or drain regions of field-effect devices
    • H01L29/0847Source or drain regions of field-effect devices of field-effect transistors with insulated gate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/28008Making conductor-insulator-semiconductor electrodes
    • H01L21/28017Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
    • H01L21/28158Making the insulator
    • H01L21/28167Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation
    • H01L21/28185Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation with a treatment, e.g. annealing, after the formation of the gate insulator and before the formation of the definitive gate conductor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/28008Making conductor-insulator-semiconductor electrodes
    • H01L21/28017Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
    • H01L21/28158Making the insulator
    • H01L21/28238Making the insulator with sacrificial oxide
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/0603Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions
    • H01L29/0607Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration
    • H01L29/0611Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices
    • H01L29/0615Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices by the doping profile or the shape or the arrangement of the PN junction, or with supplementary regions, e.g. junction termination extension [JTE]
    • H01L29/063Reduced surface field [RESURF] pn-junction structures
    • H01L29/0634Multiple reduced surface field (multi-RESURF) structures, e.g. double RESURF, charge compensation, cool, superjunction (SJ), 3D-RESURF, composite buffer (CB) structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/41Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
    • H01L29/423Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
    • H01L29/42312Gate electrodes for field effect devices
    • H01L29/42316Gate electrodes for field effect devices for field-effect transistors
    • H01L29/4232Gate electrodes for field effect devices for field-effect transistors with insulated gate
    • H01L29/42364Gate electrodes for field effect devices for field-effect transistors with insulated gate characterised by the insulating layer, e.g. thickness or uniformity
    • H01L29/42368Gate electrodes for field effect devices for field-effect transistors with insulated gate characterised by the insulating layer, e.g. thickness or uniformity the thickness being non-uniform
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/43Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/49Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
    • H01L29/4983Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET with a lateral structure, e.g. a Polysilicon gate with a lateral doping variation or with a lateral composition variation or characterised by the sidewalls being composed of conductive, resistive or dielectric material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/43Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/49Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
    • H01L29/51Insulating materials associated therewith
    • H01L29/511Insulating materials associated therewith with a compositional variation, e.g. multilayer structures
    • H01L29/512Insulating materials associated therewith with a compositional variation, e.g. multilayer structures the variation being parallel to the channel plane
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/43Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/49Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
    • H01L29/51Insulating materials associated therewith
    • H01L29/518Insulating materials associated therewith the insulating material containing nitrogen, e.g. nitride, oxynitride, nitrogen-doped material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66568Lateral single gate silicon transistors
    • H01L29/66613Lateral single gate silicon transistors with a gate recessing step, e.g. using local oxidation
    • H01L29/66621Lateral single gate silicon transistors with a gate recessing step, e.g. using local oxidation using etching to form a recess at the gate location
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/7833Field effect transistors with field effect produced by an insulated gate with lightly doped drain or source extension, e.g. LDD MOSFET's; DDD MOSFET's
    • H01L29/7834Field effect transistors with field effect produced by an insulated gate with lightly doped drain or source extension, e.g. LDD MOSFET's; DDD MOSFET's with a non-planar structure, e.g. the gate or the source or the drain being non-planar
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/28008Making conductor-insulator-semiconductor electrodes
    • H01L21/28017Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
    • H01L21/28158Making the insulator
    • H01L21/28167Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation
    • H01L21/28194Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation by deposition, e.g. evaporation, ALD, CVD, sputtering, laser deposition
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/28008Making conductor-insulator-semiconductor electrodes
    • H01L21/28017Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
    • H01L21/28158Making the insulator
    • H01L21/28167Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation
    • H01L21/28211Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation in a gaseous ambient using an oxygen or a water vapour, e.g. RTO, possibly through a layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/08Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
    • H01L29/0843Source or drain regions of field-effect devices
    • H01L29/0847Source or drain regions of field-effect devices of field-effect transistors with insulated gate
    • H01L29/0852Source or drain regions of field-effect devices of field-effect transistors with insulated gate of DMOS transistors
    • H01L29/0873Drain regions
    • H01L29/0878Impurity concentration or distribution

Definitions

  • This invention relates to trench metal-insulator-semiconductor (MIS) devices and in particular to trench MOSFETs that are suitable for high frequency operation.
  • MIS trench metal-insulator-semiconductor
  • MIS devices include a gate located in a trench that extends downward from the surface of a semiconductor substrate (e.g., silicon).
  • the current flow in such devices is primarily vertical and, as a result, the cells can be more densely packed. All else being equal, this increases the current carrying capability and reduces the on-resistance of the device.
  • Devices included in the general category of MIS devices include metal-oxide-semiconductor field effect transistors (MOSFETs), insulated gate bipolar transistors (IGBTs), and MOS-gated thyristors.
  • Trench MOSFETs for example, can be fabricated with a high transconductance (g m,max ) and low specific on resistance (R on ), which are important for optimal linear signal amplification and switching.
  • the internal capacitances include the gate-to-drain capacitance (C gd ), which is also called the feedback capacitance (C rss ), the input capacitance (C iss ), and the output capacitance (C oss ).
  • FIG. 1 is a cross-sectional view of a conventional n-type trench MOSFET 10 .
  • MOSFET 10 an n-type epitaxial (“N-epi”) layer 13 , which is usually grown on an N + substrate (not shown), is the drain.
  • N-epi layer 13 may be a lightly doped layer, that is, an N ⁇ layer.
  • a p-type body region 12 separates N-epi layer 13 from N + source regions 11 .
  • Current flows vertically through a channel (denoted by the dashed lines) along the sidewall of a trench 19 .
  • the sidewall and bottom of trench 19 are lined with a thin gate insulator 15 (e.g., silicon dioxide).
  • a thin gate insulator 15 e.g., silicon dioxide
  • Trench 19 is filled with a conductive material, such as doped polysilicon, which forms a gate 14 .
  • a conductive material such as doped polysilicon
  • Trench 19 including gate 14 therein, is covered with an insulative layer 16 , which may be borophosphosilicate glass (BPSG).
  • BPSG borophosphosilicate glass
  • Electrical contact to source regions 11 and body region 12 is made with a conductor 17 , which is typically a metal or metal alloy.
  • Gate 14 is contacted in the third dimension, outside of the plane of FIG. 1 .
  • a significant disadvantage of MOSFET 10 is a large overlap region 18 formed between gate 14 and N-epi layer 13 , which subjects a portion of thin gate insulator 15 to the drain operating voltage.
  • the large overlap limits the drain voltage rating of MOSFET 10 , presents long term reliability issues for thin gate insulator 15 , and greatly increases the gate-to-drain capacitance, C gd , of MOSFET 10 .
  • C gd is larger than in conventional lateral devices, limiting the switching speed of MOSFET 10 and thus its use in high frequency applications.
  • FIG. 2 is a cross-sectional view of a trench MOSFET 20 with an undoped polysilicon plug 22 near the bottom of trench 19 .
  • MOSFET 20 is similar to MOSFET 10 of FIG. 1 , except for polysilicon plug 22 , which is isolated from the bottom of trench 19 by oxide layer 21 and from gate 14 by oxide layer 23 .
  • the sandwich of oxide layer 21 , polysilicon plug 22 , and oxide layer 23 serves to increase the distance between gate 14 and N-epi layer 13 , thereby decreasing C gd .
  • FIG. 3 is a cross-sectional view of a trench MOSFET 30 with a thick insulative layer 31 near the bottom of trench 19 .
  • MOSFET 30 is similar to MOSFET 10 of FIG. 1 and MOSFET 20 of FIG. 2 .
  • thin gate insulator 15 e.g., silicon dioxide
  • a thick insulative layer 31 e.g., silicon dioxide lines the bottom of trench 19 of MOSFET 30 of FIG. 3 .
  • Thick insulative layer 31 separates gate 14 from N-epi layer 13 . This circumvents the problems that occur when only thin gate insulator 15 separates gate 14 from N-epi layer 13 (the drain) as in FIG. 1 . Thick insulative layer 31 provides a more effective insulator than is achievable with polysilicon plug 22 as shown in FIG. 2 . Thick insulative layer 31 decreases the gate-to-drain capacitance, C gd , of MOSFET 30 compared to MOSFET 20 of FIG. 2 .
  • the solution of FIG. 3 has a thin gate oxide region 24 between body region 12 and thick insulative layer 31 . This is because the bottom interface of body region 12 and the top edge of thick insulative layer 31 are not self-aligned. If body region 12 extends past the top edge of thick insulative layer 31 , MOSFET 30 could have a high on-resistance, R on , and a high threshold voltage. Since such alignment is difficult to control in manufacturing, sufficient process margin can lead to significant gate-to-drain overlap in thin gate oxide regions 24 . Thin gate region 24 also exists in MOSFET 20 of FIG. 2 , between body region 12 and polysilicon plug 22 . Thus, C gd can still be a problem for high frequency applications. Accordingly, a trench MOSFET with decreased gate-to-drain capacitance, C gd , and better high frequency performance is desirable.
  • a metal-insulator-semiconductor (MIS) device includes a semiconductor substrate including a trench extending into the substrate from a surface of the substrate.
  • a source region of a first conductivity type is adjacent to a sidewall of the trench and to the surface of the substrate.
  • a body region of a second conductivity type opposite to the first conductivity type is adjacent to the source region and to the sidewall and to a first portion of a bottom surface of the trench.
  • a drain region of the first conductivity type is adjacent to the body region and to a second portion of the bottom surface of the trench.
  • the trench is lined with a first insulative layer at least along the sidewall that abuts the body region and at least along the first portion of the bottom surface that abuts the body region.
  • the trench is also lined with a second insulative layer along the second portion of the bottom surface of the trench.
  • the second insulative layer is coupled to the first insulative layer, and the second insulative layer is thicker than the first insulative layer.
  • a trench including a sidewall, a corner surface, and a central bottom surface is formed in a substrate.
  • a thick insulative layer is deposited on the central bottom surface.
  • a thin insulative layer is formed on the sidewall and on the corner surface.
  • a gate is formed around and above the thick insulative layer and adjacent to the thin insulative layer in the trench, so as to form an active corner region along at least a portion of the corner surface.
  • the thick insulative layer is deposited using a mask layer that is deposited and etched to expose a central portion of the bottom surface of the trench.
  • the thick insulative layer is deposited and etched to form an exposed portion of the mask layer on the sidewall, leaving a portion of the thick insulative layer on the central portion of the bottom surface of the trench.
  • the mask layer is removed, exposing the sidewall and the corner surface of the trench, while leaving the portion of the thick insulative layer on the central portion of the bottom surface of the trench.
  • the thick insulative layer separates the trench gate from the drain conductive region at the bottom of the trench, while the active corner regions minimize the gate-to-drain overlap in thin gate insulator regions. This results in a reduced gate-to-drain capacitance, making MIS devices in accordance with the present invention, such as trench MOSFETs, suitable for high frequency applications.
  • FIG. 1 is a cross-sectional view of a conventional trench MOSFET.
  • FIG. 2 is a cross-sectional view of a trench MOSFET with a polysilicon plug at the bottom of the trench.
  • FIG. 3 is a cross-sectional view of a trench MOSFET with a thick insulative layer at the bottom of the trench.
  • FIG. 4 is a cross-sectional view of one embodiment of a trench MOSFET in accordance with the present invention.
  • FIGS. 5A-5P are cross-sectional views illustrating one embodiment of a process for fabricating a trench MOSFET in accordance with the present invention.
  • FIG. 6 is a cross-sectional view of an alternative embodiment of a trench MOSFET in accordance with the present invention.
  • FIG. 7 is a cross-sectional view of an alternative embodiment of a trench MOSFET in accordance with the present invention.
  • FIG. 4 is a cross-sectional view of one embodiment of a trench MOSFET 40 in accordance with the present invention.
  • an n-type epitaxial (“N-epi”) layer 13 which may be an N ⁇ layer and is usually grown on an N + substrate (not shown), is the drain.
  • a p-type body region 12 separates N-epi layer 13 from N + source regions 11 .
  • Body region 12 is diffused along the sidewall of a trench 19 , past a corner region 25 , and partially long the bottom of trench 19 .
  • trench 19 The sidewall and corner region 25 of trench 19 are lined with a thin gate insulator 15 (e.g., silicon dioxide).
  • An oxide plug 33 is centrally located in the bottom of trench 19 .
  • Trench 19 is filled with a conductive material, such as doped polysilicon, which forms a gate 14 .
  • Gate 14 extends into corner region 25 of trench 19 , between oxide plug 33 and gate insulator 15 .
  • Trench 19 including gate 14 and oxide plug 33 therein, is covered with an insulative layer 16 , which may be borophosphosilicate glass (BPSG). Electrical contact to source regions 11 and body region 12 is made with a conductor 17 , which is typically a metal or metal alloy.
  • Gate 14 is contacted in the third dimension, outside of the plane of FIG. 4 .
  • the trench MOSFET of FIG. 4 uses oxide plug 33 to separate gate 14 from N-epi layer 13 , thereby decreasing the gate-to-drain capacitance, C gd .
  • Having the channel extend around corner region 25 to the bottom of the trench precludes significant gate-to-drain overlap in thin gate oxide regions (i.e., see thin gate oxide regions 24 in FIG. 3 ) because the diffusion of body region 12 can be very well controlled through corner region 25 . Since lateral diffusion is six to ten times slower than vertical diffusion, the pn junction between body region 12 and N-epi layer 13 can be made to coincide with the transition between thin gate insulator 15 and oxide plug 33 .
  • oxide plug 33 and active corner region 25 minimize the gate-to-drain capacitance, C gd , with minimum impact on on-resistance, R on , yielding a trench MOSFET 40 useful for high frequency applications.
  • FIGS. 5A-5P are cross-sectional views illustrating one embodiment of a process for fabricating a trench MOSFET, such as MOSFET 40 of FIG. 4 , in accordance with the present invention.
  • the process begins with a lightly-doped N-epi layer 413 (typically about 8 ⁇ m thick) grown on a heavily doped N + substrate (not shown).
  • a pad oxide 450 e.g., 100-200 ⁇
  • a nitride layer 452 (e.g., 200-300 ⁇ ) is deposited by chemical vapor deposition (CVD) on pad oxide 450 .
  • CVD chemical vapor deposition
  • nitride layer 452 and pad oxide 450 are patterned to form an opening 453 where a trench 419 is to be located.
  • Trench 419 is etched through opening 453 , typically using a dry plasma etch, for example, a reactive ion etch (RIE).
  • RIE reactive ion etch
  • a second pad oxide 454 (e.g., 100-200 ⁇ ) is thermally grown on the sidewall and bottom of trench 419 , as shown in FIG. 5D.
  • a thick nitride layer 456 (e.g., 1000-2000 ⁇ ) is deposited conformally by CVD on the sidewall and bottom of trench 419 as well as on top of nitride layer 452 , as shown in FIG. 5 E.
  • Nitride layer 456 is etched using a directional, dry plasma etch, such as an RIE, using etchants that have high selectivity for nitride layer 456 over pad oxide 450 .
  • nitride etch leaves spacers of nitride layer 456 along the sidewall of trench 419 , while exposing pad oxide 454 in the central bottom portion of trench 419 , as shown in FIG. 5 F. It is possible that nitride layer 456 may be overetched to such a degree that nitride layer 452 is removed from the top of pad oxide 450 .
  • a thick insulative layer 433 (e.g., 2-4 ⁇ m) is then deposited.
  • the deposition process is chosen, according to conventional deposition techniques such as CVD, to be non-conformal, filling trench 419 and overflowing onto the top surface of N-epi layer 413 .
  • Thick insulative layer 433 may be, for example, a low temperature oxide (LTO), a phosphosilicate glass (PSG), a BPSG, or another insulative material.
  • Insulative layer 433 is etched back, typically by performing a wet etch, using an etchant that has high selectivity for insulative layer 433 over nitride layer 456 . Insulative layer 433 is etched back into trench 419 until only about 0.1-0.2 ⁇ m remains in trench 419 , as shown in FIG. 5 H.
  • Nitride layer 456 is removed, typically by performing a wet etch, using an etchant that has high selectivity for nitride layer 456 over insulative layer 433 .
  • Pad oxide 450 is also removed, typically by a wet etch. This wet etch will remove a small, but insignificant portion of insulative layer 433 , leaving the structure as shown in FIG. 5 I.
  • an approximately 500 ⁇ sacrificial gate oxide (not shown) can be thermally grown by dry oxidation at 1050° C. for 20 minutes and removed by a wet etch to clean the sidewall of trench 419 .
  • the wet etch of such a sacrificial gate oxide is kept short to minimize etching of insulative layer 433 .
  • a thin gate insulator 415 (e.g., about 300-1000 ⁇ thick) is then formed on the sidewall of trench 419 and the top surface of N-epi layer 413 .
  • Thin gate insulator 415 may be, for example, a silicon dioxide layer that is thermally grown using a dry oxidation at 1050° C. for 20 minutes.
  • a conductive material 456 is deposited by CVD, possibly by low pressure CVD (LPCVD), to fill trench 419 and overflow past the topmost surface of thin gate insulator 415 .
  • Conductive material 456 may be, for example, an in-situ doped polysilicon, or an undoped polysilicon layer that is subsequently implanted and annealed, or an alternative conductive material.
  • Conductive material 456 is etched, typically using a reactive ion etch, until the top surface of material 456 is approximately level with the top of N-epi layer 413 , thereby forming gate 414 , as shown in FIG. 5 L.
  • gate 414 may be, for example, a polysilicon layer with a doping concentration of 10 20 cm ⁇ 3 .
  • conductive material 456 may be etched past the top of trench 419 , thereby recessing gate 414 to minimize the gate-to-source overlap capacitance.
  • p-type body regions 412 are formed in N-epi layer 413 as shown in FIG. 5 M.
  • Body regions 412 are diffused such that the PN junctions between p-type body regions 412 and the remainder of N-epi layer 413 are located near the interface between thick insulative layer 433 and thin gate insulator 415 .
  • This interface occurs at a location along the bottom of trench 419 , where the diffusion of body regions 412 is dominated by lateral diffusion under trench 419 rather than vertical diffusion deeper into N-epi layer 413 , making control of the diffusion of body regions 412 easier.
  • N + source regions 411 are formed in N-epi layer 413 as shown in FIG. 5 N.
  • an insulative layer 416 which may be borophosphosilicate glass (BPSG), is deposited by CVD on the surfaces of N-epi layer 413 and gate 414 .
  • Insulative layer 416 is etched, typically using a dry etch, to expose portions of p-type body regions 412 and N + source regions 411 , as shown in FIG. 5 P.
  • Electrical contact to body regions 412 and source regions 411 is made with a conductor 417 , which is typically a deposited (e.g., by physical vapor deposition) metal or metal alloy.
  • Electrical contact to gate 414 is made in the third dimension, outside of the plane of FIG. 5 P. Electrical contact to the drain (not shown) is made to the opposite surface of the N + substrate (not shown) on which N-epi layer 413 is grown.
  • This method thus allows incorporation of thick insulative layer 433 , centrally positioned at the bottom of trench 419 , to decrease C gd with minimal undesirable effects or manufacturing concerns. For example, stress effects from growing a thick oxide in the concave bottom of trench 419 are avoided by depositing the oxide rather than thermally growing it. In addition, by keeping corner region 25 active (i.e., part of the MOSFET channel), the gate-to-drain overlap in thin gate oxide regions 24 of MOSFET 30 (see FIG. 3 ) are avoided. This minimizes C gd .
  • FIG. 6 is a cross-sectional view of an alternative embodiment of a trench MOSFET 60 in accordance with the present invention.
  • MOSFET 60 has many similarities to MOSFET 40 of FIG. 4 .
  • the sidewall and corner region 25 of trench 19 are lined with thin gate insulator 15 , while oxide plug 33 is centrally located in the bottom of trench 19 .
  • the PN junctions between body regions 12 and N-epi layer 13 are not located as near to the interface between oxide plug 33 and thin gate insulator 15 as in MOSFET 40 of FIG. 4 .
  • the location of the PN junctions between body regions 12 and N-epi layer 13 can vary. As discussed above with reference to FIG.
  • body regions 412 are formed using known implantation and diffusion techniques.
  • the structure of MOSFET 60 of FIG. 6 can be fabricated by varying the diffusion conditions associated with the diffusion of body regions 12 so that diffusion stops before body regions 12 reach the interface of oxide plug 33 .
  • MOSFET 60 of FIG. 6 exhibits reduced gate-to-drain capacitance, C gd , compared to MOSFET 10 of FIG. 1 , MOSFET 20 of FIG. 2 , and MOSFET 30 of FIG. 3 .
  • MOSFET 10 of FIG. 1 has a large C gd due to thin gate insulator 15 throughout overlap region 18 .
  • MOSFET 20 of FIG. 2 and MOSFET 30 of FIG. 3 have large C gd due to thin gate insulator 15 throughout thin gate oxide regions 24 , since regions 24 may be large due to the fast nature of vertical diffusion.
  • the extent of thin gate oxide region 24 in MOSFET 60 of FIG. 6 can be minimized since the diffusion of body regions 12 in thin gate oxide region 24 will be dominated by lateral diffusion under trench 19 , instead of vertical diffusion deeper into N-epi layer 13 .
  • FIG. 7 is a cross-sectional view of an alternative embodiment of a trench MOSFET 70 in accordance with the present invention.
  • MOSFET 70 has many similarities to MOSFET 40 of FIG. 4 .
  • the sidewall and corner region 25 of trench 19 are lined with thin gate insulator 15 , while oxide plug 33 is centrally located in the bottom of trench 19 .
  • oxide plug 33 may increase the on-resistance (R on ) of MOSFET 40 due to an increase in the spreading resistance in the accumulation layer at the bottom of trench 19 .
  • MOSFET 70 of FIG. 7 includes a high doping region 73 at the bottom of trench 19 to help spread current more effectively and minimize pinching of body region 12 .
  • High doping region 73 also helps self-align the PN junction between p-type body regions 412 and N-epi layer 413 to the edge of thick insulative layer 433 , during the diffusion process shown in FIG. 5 M.
  • High doping region 73 is formed in N-epi layer 13 .
  • High doping region 73 may be created by implanting an n-type dopant, such as arsenic or phosphorous, after trench 19 is etched as shown in FIG. 5C , after pad oxide 454 is formed as shown in FIG. 5D , or after nitride layer 456 is etched as shown in FIG. 5 F.
  • oxide plug 33 minimizes gate-to-drain capacitance, C gd
  • high doped region 73 minimizes on-resistance, R on , yielding a trench MOSFET 70 well-suited for high frequency applications.
  • MIS metal-insulator-semiconductor
  • the structures and methods of this invention can be used with any type of metal-insulator-semiconductor (MIS) device in which it is desirable to form an insulating layer between a trench gate and a region outside the trench, while minimizing the gate-to-drain overlap regions.
  • MIS metal-insulator-semiconductor
  • various insulative or conductive materials can be used where appropriate, and the invention is also applicable to p-type MOSFETs. The invention is limited only by the following claims.

Abstract

Trench MOSFETs including active corner regions and a thick insulative layer at the bottom of the trench are disclosed, along with methods of fabricating such MOSFETs. In an exemplary embodiment, the trench MOSFET includes a thick insulative layer centrally located at the bottom of the trench. A thin gate insulative layer lines the sidewall and a peripheral portion of the bottom surface of the trench. A gate fills the trench, adjacent to the gate insulative layer. The gate is adjacent to the sides and top of the thick insulative layer. The thick insulative layer separates the gate from the drain conductive region at the bottom of the trench yielding a reduced gate-to-drain capacitance making such MOSFETs suitable for high frequency applications.

Description

CROSS-REFERENCE TO RELATED APPLICATIONS
This application is related to Application No. 09/927,320 filed on the same date as this application, and to application Ser. No. 09/591,179, filed Jun. 8, 2000, each of which is incorporated herein by reference in its entirety.
FIELD OF THE INVENTION
This invention relates to trench metal-insulator-semiconductor (MIS) devices and in particular to trench MOSFETs that are suitable for high frequency operation.
BACKGROUND
Some metal-insulator-semiconductor (MIS) devices include a gate located in a trench that extends downward from the surface of a semiconductor substrate (e.g., silicon). The current flow in such devices is primarily vertical and, as a result, the cells can be more densely packed. All else being equal, this increases the current carrying capability and reduces the on-resistance of the device. Devices included in the general category of MIS devices include metal-oxide-semiconductor field effect transistors (MOSFETs), insulated gate bipolar transistors (IGBTs), and MOS-gated thyristors.
Trench MOSFETs, for example, can be fabricated with a high transconductance (gm,max) and low specific on resistance (Ron), which are important for optimal linear signal amplification and switching. One of the most important issues for high frequency operation, however, is reduction of the MOSFET internal capacitances. The internal capacitances include the gate-to-drain capacitance (Cgd), which is also called the feedback capacitance (Crss), the input capacitance (Ciss), and the output capacitance (Coss).
FIG. 1 is a cross-sectional view of a conventional n-type trench MOSFET 10. In MOSFET 10, an n-type epitaxial (“N-epi”) layer 13, which is usually grown on an N+ substrate (not shown), is the drain. N-epi layer 13 may be a lightly doped layer, that is, an Nlayer. A p-type body region 12 separates N-epi layer 13 from N+ source regions 11. Current flows vertically through a channel (denoted by the dashed lines) along the sidewall of a trench 19. The sidewall and bottom of trench 19 are lined with a thin gate insulator 15 (e.g., silicon dioxide). Trench 19 is filled with a conductive material, such as doped polysilicon, which forms a gate 14. Trench 19, including gate 14 therein, is covered with an insulative layer 16, which may be borophosphosilicate glass (BPSG). Electrical contact to source regions 11 and body region 12 is made with a conductor 17, which is typically a metal or metal alloy. Gate 14 is contacted in the third dimension, outside of the plane of FIG. 1.
A significant disadvantage of MOSFET 10 is a large overlap region 18 formed between gate 14 and N-epi layer 13, which subjects a portion of thin gate insulator 15 to the drain operating voltage. The large overlap limits the drain voltage rating of MOSFET 10, presents long term reliability issues for thin gate insulator 15, and greatly increases the gate-to-drain capacitance, Cgd, of MOSFET 10. In a trench structure, Cgd is larger than in conventional lateral devices, limiting the switching speed of MOSFET 10 and thus its use in high frequency applications.
One possible method to address this disadvantage is described in the above-referenced application Ser. No. 09/591,179 and is illustrated in FIG. 2. FIG. 2 is a cross-sectional view of a trench MOSFET 20 with an undoped polysilicon plug 22 near the bottom of trench 19. MOSFET 20 is similar to MOSFET 10 of FIG. 1, except for polysilicon plug 22, which is isolated from the bottom of trench 19 by oxide layer 21 and from gate 14 by oxide layer 23. The sandwich of oxide layer 21, polysilicon plug 22, and oxide layer 23 serves to increase the distance between gate 14 and N-epi layer 13, thereby decreasing Cgd.
In some situations, however, it may be preferable to have a material even more insulative than undoped polysilicon in the bottom of trench 19 to minimize Cgd for high frequency applications.
One possible method to address this issue is described in the above-referenced Application No. [Attorney Docket No. M-11671 US] and is illustrated in FIG. 3. FIG. 3 is a cross-sectional view of a trench MOSFET 30 with a thick insulative layer 31 near the bottom of trench 19. MOSFET 30 is similar to MOSFET 10 of FIG. 1 and MOSFET 20 of FIG. 2. In MOSFET 30, however, only the sidewall of trench 19 is lined with thin gate insulator 15 (e.g., silicon dioxide). Unlike MOSFET 10 of FIG. 1, a thick insulative layer 31 (e.g., silicon dioxide) lines the bottom of trench 19 of MOSFET 30 of FIG. 3. Thick insulative layer 31 separates gate 14 from N-epi layer 13. This circumvents the problems that occur when only thin gate insulator 15 separates gate 14 from N-epi layer 13 (the drain) as in FIG. 1. Thick insulative layer 31 provides a more effective insulator than is achievable with polysilicon plug 22 as shown in FIG. 2. Thick insulative layer 31 decreases the gate-to-drain capacitance, Cgd, of MOSFET 30 compared to MOSFET 20 of FIG. 2.
The solution of FIG. 3 has a thin gate oxide region 24 between body region 12 and thick insulative layer 31. This is because the bottom interface of body region 12 and the top edge of thick insulative layer 31 are not self-aligned. If body region 12 extends past the top edge of thick insulative layer 31, MOSFET 30 could have a high on-resistance, Ron, and a high threshold voltage. Since such alignment is difficult to control in manufacturing, sufficient process margin can lead to significant gate-to-drain overlap in thin gate oxide regions 24. Thin gate region 24 also exists in MOSFET 20 of FIG. 2, between body region 12 and polysilicon plug 22. Thus, Cgd can still be a problem for high frequency applications. Accordingly, a trench MOSFET with decreased gate-to-drain capacitance, Cgd, and better high frequency performance is desirable.
SUMMARY
In accordance with the present invention, a metal-insulator-semiconductor (MIS) device includes a semiconductor substrate including a trench extending into the substrate from a surface of the substrate. A source region of a first conductivity type is adjacent to a sidewall of the trench and to the surface of the substrate. A body region of a second conductivity type opposite to the first conductivity type is adjacent to the source region and to the sidewall and to a first portion of a bottom surface of the trench. A drain region of the first conductivity type is adjacent to the body region and to a second portion of the bottom surface of the trench. The trench is lined with a first insulative layer at least along the sidewall that abuts the body region and at least along the first portion of the bottom surface that abuts the body region. The trench is also lined with a second insulative layer along the second portion of the bottom surface of the trench. The second insulative layer is coupled to the first insulative layer, and the second insulative layer is thicker than the first insulative layer.
In an exemplary embodiment of a fabrication process for such an MIS device, a trench including a sidewall, a corner surface, and a central bottom surface is formed in a substrate. A thick insulative layer is deposited on the central bottom surface. A thin insulative layer is formed on the sidewall and on the corner surface. A gate is formed around and above the thick insulative layer and adjacent to the thin insulative layer in the trench, so as to form an active corner region along at least a portion of the corner surface.
In one embodiment, the thick insulative layer is deposited using a mask layer that is deposited and etched to expose a central portion of the bottom surface of the trench. The thick insulative layer is deposited and etched to form an exposed portion of the mask layer on the sidewall, leaving a portion of the thick insulative layer on the central portion of the bottom surface of the trench. The mask layer is removed, exposing the sidewall and the corner surface of the trench, while leaving the portion of the thick insulative layer on the central portion of the bottom surface of the trench.
The thick insulative layer separates the trench gate from the drain conductive region at the bottom of the trench, while the active corner regions minimize the gate-to-drain overlap in thin gate insulator regions. This results in a reduced gate-to-drain capacitance, making MIS devices in accordance with the present invention, such as trench MOSFETs, suitable for high frequency applications.
BRIEF DESCRIPTION OF THE DRAWINGS
This invention will be better understood by reference to the following description and drawings. In the drawings, like or similar features are typically labeled with the same reference numbers.
FIG. 1 is a cross-sectional view of a conventional trench MOSFET.
FIG. 2 is a cross-sectional view of a trench MOSFET with a polysilicon plug at the bottom of the trench.
FIG. 3 is a cross-sectional view of a trench MOSFET with a thick insulative layer at the bottom of the trench.
FIG. 4 is a cross-sectional view of one embodiment of a trench MOSFET in accordance with the present invention.
FIGS. 5A-5P are cross-sectional views illustrating one embodiment of a process for fabricating a trench MOSFET in accordance with the present invention.
FIG. 6 is a cross-sectional view of an alternative embodiment of a trench MOSFET in accordance with the present invention.
FIG. 7 is a cross-sectional view of an alternative embodiment of a trench MOSFET in accordance with the present invention.
DETAILED DESCRIPTION OF THE INVENTION
FIG. 4 is a cross-sectional view of one embodiment of a trench MOSFET 40 in accordance with the present invention. In MOSFET 40, an n-type epitaxial (“N-epi”) layer 13, which may be an Nlayer and is usually grown on an N+ substrate (not shown), is the drain. A p-type body region 12 separates N-epi layer 13 from N+ source regions 11. Body region 12 is diffused along the sidewall of a trench 19, past a corner region 25, and partially long the bottom of trench 19. Current flows vertically through a channel (denoted by the dashed lines) along the sidewall and around corner region 25 of trench 19.
The sidewall and corner region 25 of trench 19 are lined with a thin gate insulator 15 (e.g., silicon dioxide). An oxide plug 33 is centrally located in the bottom of trench 19. Trench 19 is filled with a conductive material, such as doped polysilicon, which forms a gate 14. Gate 14 extends into corner region 25 of trench 19, between oxide plug 33 and gate insulator 15. Trench 19, including gate 14 and oxide plug 33 therein, is covered with an insulative layer 16, which may be borophosphosilicate glass (BPSG). Electrical contact to source regions 11 and body region 12 is made with a conductor 17, which is typically a metal or metal alloy. Gate 14 is contacted in the third dimension, outside of the plane of FIG. 4.
The trench MOSFET of FIG. 4 uses oxide plug 33 to separate gate 14 from N-epi layer 13, thereby decreasing the gate-to-drain capacitance, Cgd. Having the channel extend around corner region 25 to the bottom of the trench precludes significant gate-to-drain overlap in thin gate oxide regions (i.e., see thin gate oxide regions 24 in FIG. 3) because the diffusion of body region 12 can be very well controlled through corner region 25. Since lateral diffusion is six to ten times slower than vertical diffusion, the pn junction between body region 12 and N-epi layer 13 can be made to coincide with the transition between thin gate insulator 15 and oxide plug 33. Thus, oxide plug 33 and active corner region 25 minimize the gate-to-drain capacitance, Cgd, with minimum impact on on-resistance, Ron, yielding a trench MOSFET 40 useful for high frequency applications.
FIGS. 5A-5P are cross-sectional views illustrating one embodiment of a process for fabricating a trench MOSFET, such as MOSFET 40 of FIG. 4, in accordance with the present invention. As shown in FIG. 5A, the process begins with a lightly-doped N-epi layer 413 (typically about 8 μm thick) grown on a heavily doped N+ substrate (not shown). A pad oxide 450 (e.g., 100-200 Å) is thermally grown by dry oxidation at 950° C. for 10 minutes on N-epi layer 413. As shown in FIG. 5B, a nitride layer 452 (e.g., 200-300 Å) is deposited by chemical vapor deposition (CVD) on pad oxide 450. As shown in FIG. 5C, nitride layer 452 and pad oxide 450 are patterned to form an opening 453 where a trench 419 is to be located. Trench 419 is etched through opening 453, typically using a dry plasma etch, for example, a reactive ion etch (RIE). Trench 419 may be about 0.5-1.2 μm wide and about 1-2 μm deep.
A second pad oxide 454 (e.g., 100-200 Å) is thermally grown on the sidewall and bottom of trench 419, as shown in FIG. 5D. A thick nitride layer 456 (e.g., 1000-2000 Å) is deposited conformally by CVD on the sidewall and bottom of trench 419 as well as on top of nitride layer 452, as shown in FIG. 5E. Nitride layer 456 is etched using a directional, dry plasma etch, such as an RIE, using etchants that have high selectivity for nitride layer 456 over pad oxide 450. The nitride etch leaves spacers of nitride layer 456 along the sidewall of trench 419, while exposing pad oxide 454 in the central bottom portion of trench 419, as shown in FIG. 5F. It is possible that nitride layer 456 may be overetched to such a degree that nitride layer 452 is removed from the top of pad oxide 450.
As shown in FIG. 5G, a thick insulative layer 433 (e.g., 2-4 μm) is then deposited. The deposition process is chosen, according to conventional deposition techniques such as CVD, to be non-conformal, filling trench 419 and overflowing onto the top surface of N-epi layer 413. Thick insulative layer 433 may be, for example, a low temperature oxide (LTO), a phosphosilicate glass (PSG), a BPSG, or another insulative material.
Insulative layer 433 is etched back, typically by performing a wet etch, using an etchant that has high selectivity for insulative layer 433 over nitride layer 456. Insulative layer 433 is etched back into trench 419 until only about 0.1-0.2 μm remains in trench 419, as shown in FIG. 5H.
Nitride layer 456 is removed, typically by performing a wet etch, using an etchant that has high selectivity for nitride layer 456 over insulative layer 433. Pad oxide 450 is also removed, typically by a wet etch. This wet etch will remove a small, but insignificant portion of insulative layer 433, leaving the structure as shown in FIG. 5I.
In some embodiments, an approximately 500 Å sacrificial gate oxide (not shown) can be thermally grown by dry oxidation at 1050° C. for 20 minutes and removed by a wet etch to clean the sidewall of trench 419. The wet etch of such a sacrificial gate oxide is kept short to minimize etching of insulative layer 433.
As shown in FIG. 5J, a thin gate insulator 415 (e.g., about 300-1000 Å thick) is then formed on the sidewall of trench 419 and the top surface of N-epi layer 413. Thin gate insulator 415 may be, for example, a silicon dioxide layer that is thermally grown using a dry oxidation at 1050° C. for 20 minutes.
As shown in FIG. 5K, a conductive material 456 is deposited by CVD, possibly by low pressure CVD (LPCVD), to fill trench 419 and overflow past the topmost surface of thin gate insulator 415. Conductive material 456 may be, for example, an in-situ doped polysilicon, or an undoped polysilicon layer that is subsequently implanted and annealed, or an alternative conductive material. Conductive material 456 is etched, typically using a reactive ion etch, until the top surface of material 456 is approximately level with the top of N-epi layer 413, thereby forming gate 414, as shown in FIG. 5L. In an n-type MOSFET, gate 414 may be, for example, a polysilicon layer with a doping concentration of 1020 cm−3. In some embodiments, conductive material 456 may be etched past the top of trench 419, thereby recessing gate 414 to minimize the gate-to-source overlap capacitance.
Using known implantation and diffusion processes, p-type body regions 412 are formed in N-epi layer 413 as shown in FIG. 5M. Body regions 412 are diffused such that the PN junctions between p-type body regions 412 and the remainder of N-epi layer 413 are located near the interface between thick insulative layer 433 and thin gate insulator 415. This interface occurs at a location along the bottom of trench 419, where the diffusion of body regions 412 is dominated by lateral diffusion under trench 419 rather than vertical diffusion deeper into N-epi layer 413, making control of the diffusion of body regions 412 easier.
Using known implantation and diffusion processes, N+ source regions 411 are formed in N-epi layer 413 as shown in FIG. 5N.
As shown in FIG. 5O, an insulative layer 416, which may be borophosphosilicate glass (BPSG), is deposited by CVD on the surfaces of N-epi layer 413 and gate 414. Insulative layer 416 is etched, typically using a dry etch, to expose portions of p-type body regions 412 and N+ source regions 411, as shown in FIG. 5P. Electrical contact to body regions 412 and source regions 411 is made with a conductor 417, which is typically a deposited (e.g., by physical vapor deposition) metal or metal alloy. Electrical contact to gate 414 is made in the third dimension, outside of the plane of FIG. 5P. Electrical contact to the drain (not shown) is made to the opposite surface of the N+ substrate (not shown) on which N-epi layer 413 is grown.
This method thus allows incorporation of thick insulative layer 433, centrally positioned at the bottom of trench 419, to decrease Cgd with minimal undesirable effects or manufacturing concerns. For example, stress effects from growing a thick oxide in the concave bottom of trench 419 are avoided by depositing the oxide rather than thermally growing it. In addition, by keeping corner region 25 active (i.e., part of the MOSFET channel), the gate-to-drain overlap in thin gate oxide regions 24 of MOSFET 30 (see FIG. 3) are avoided. This minimizes Cgd.
FIG. 6 is a cross-sectional view of an alternative embodiment of a trench MOSFET 60 in accordance with the present invention. MOSFET 60 has many similarities to MOSFET 40 of FIG. 4. In particular, the sidewall and corner region 25 of trench 19 are lined with thin gate insulator 15, while oxide plug 33 is centrally located in the bottom of trench 19. In FIG. 6, however, the PN junctions between body regions 12 and N-epi layer 13 are not located as near to the interface between oxide plug 33 and thin gate insulator 15 as in MOSFET 40 of FIG. 4. In fact, the location of the PN junctions between body regions 12 and N-epi layer 13 can vary. As discussed above with reference to FIG. 5M, body regions 412 are formed using known implantation and diffusion techniques. The structure of MOSFET 60 of FIG. 6 can be fabricated by varying the diffusion conditions associated with the diffusion of body regions 12 so that diffusion stops before body regions 12 reach the interface of oxide plug 33.
MOSFET 60 of FIG. 6 exhibits reduced gate-to-drain capacitance, Cgd, compared to MOSFET 10 of FIG. 1, MOSFET 20 of FIG. 2, and MOSFET 30 of FIG. 3. MOSFET 10 of FIG. 1 has a large Cgd due to thin gate insulator 15 throughout overlap region 18. MOSFET 20 of FIG. 2 and MOSFET 30 of FIG. 3 have large Cgd due to thin gate insulator 15 throughout thin gate oxide regions 24, since regions 24 may be large due to the fast nature of vertical diffusion. The extent of thin gate oxide region 24 in MOSFET 60 of FIG. 6, however, can be minimized since the diffusion of body regions 12 in thin gate oxide region 24 will be dominated by lateral diffusion under trench 19, instead of vertical diffusion deeper into N-epi layer 13.
FIG. 7 is a cross-sectional view of an alternative embodiment of a trench MOSFET 70 in accordance with the present invention. MOSFET 70 has many similarities to MOSFET 40 of FIG. 4. In particular, the sidewall and corner region 25 of trench 19 are lined with thin gate insulator 15, while oxide plug 33 is centrally located in the bottom of trench 19. In MOSFET 40 of FIG. 4, oxide plug 33 may increase the on-resistance (Ron) of MOSFET 40 due to an increase in the spreading resistance in the accumulation layer at the bottom of trench 19. MOSFET 70 of FIG. 7, however, includes a high doping region 73 at the bottom of trench 19 to help spread current more effectively and minimize pinching of body region 12. High doping region 73 also helps self-align the PN junction between p-type body regions 412 and N-epi layer 413 to the edge of thick insulative layer 433, during the diffusion process shown in FIG. 5M. High doping region 73 is formed in N-epi layer 13. High doping region 73 may be created by implanting an n-type dopant, such as arsenic or phosphorous, after trench 19 is etched as shown in FIG. 5C, after pad oxide 454 is formed as shown in FIG. 5D, or after nitride layer 456 is etched as shown in FIG. 5F. Thus, oxide plug 33 minimizes gate-to-drain capacitance, Cgd, and high doped region 73 minimizes on-resistance, Ron, yielding a trench MOSFET 70 well-suited for high frequency applications.
The foregoing embodiments are intended to be illustrative and not limiting of the broad principles of this invention. Many additional embodiments will be apparent to persons skilled in the art. For example, the structures and methods of this invention can be used with any type of metal-insulator-semiconductor (MIS) device in which it is desirable to form an insulating layer between a trench gate and a region outside the trench, while minimizing the gate-to-drain overlap regions. Also, various insulative or conductive materials can be used where appropriate, and the invention is also applicable to p-type MOSFETs. The invention is limited only by the following claims.

Claims (25)

1. A metal-insulator-semiconductor device, comprising:
a semiconductor substrate including a trench extending into said substrate from a surface of said substrate;
a source region of a first conductivity type adjacent to a sidewall of said trench and to said surface;
a body region of a second conductivity type opposite to said first conductivity type adjacent to said source region and to said sidewall and to a first portion of a bottom surface of said trench; and
a drain region of said first conductivity type adjacent to said body region and to a second portion of said bottom surface of said trench,
wherein said trench is lined with a first insulative layer at least along said sidewall that abuts said body region and at least along said first portion of said bottom surface that abuts said body region, and wherein said trench is lined with a second insulative layer at least along said second portion of said bottom surface of said trench, said second insulative layer being coupled to said first insulative layer and said second insulative layer being thicker than said first insulative layer.
2. The MIS device of claim 1, further comprising a gate region coupled to said first insulative layer and said second insulative layer within said trench.
3. The MIS device of claim 2, wherein said gate region comprises polysilicon.
4. The MIS device of claim 1, further including a high conductivity region of said first conductivity type formed in said drain region adjacent to at least said second portion of said bottom surface of said trench.
5. The MIS device of claim 1, wherein said first insulative layer extends to the interface between said first portion of said bottom surface and said second portion of said bottom surface.
6. The MIS device of claim 5, wherein said body region extends to the interface between said first portion of said bottom surface and said second portion of said bottom surface.
7. The MIS device of claim 5, wherein said body region extends to a first distance along said first portion of said bottom surface of said trench.
8. The MIS device of claim 1, wherein said first insulative layer comprises an oxide.
9. The MIS device of claim 1, wherein said second insulative layer comprises an oxide.
10. The MIS device of claim 1, wherein said second insulative layer comprises a multi-layer insulative layer.
11. The MIS device of claim 1, wherein said MIS device comprises a MOSFET.
12. A trench-gated MOSFET, comprising:
a semiconductor substrate including a trench extending into said substrate from a surface of said substrate;
a source region of a first conductivity type adjacent to a sidewall of said trench and to said surface;
a body region of a second conductivity type opposite to said first conductivity type adjacent to said source region and to said sidewall and to a peripheral portion of a bottom surface of said trench;
a drain region of said first conductivity type adjacent to said body region and to a central portion of said bottom surface of said trench,
wherein said trench is lined with a first insulative layer at least along said sidewall that abuts said body region and at least along said peripheral portion of said bottom surface that abuts said body region, and wherein said trench is lined with a second insulative layer at least along said central portion of said bottom surface of said trench, said second insulative layer being coupled to said first insulative layer and said second insulative layer being thicker than said first insulative layer; and
a gate region coupled to said first insulative layer and said second insulative layer within said trench.
13. The trench-gated MOSFET of claim 12, wherein said gate region comprises polysilicon.
14. The trench-gated MOSFET of claim 12, further including a high conductivity region of said first conductivity type formed in said drain region adjacent to at least said central portion of said bottom surface of said trench.
15. The trench-gated MOSFET of claim 12, wherein said first insulative layer extends to the interface between said peripheral portion of said bottom surface and said central portion of said bottom surface.
16. The trench-gated MOSFET of claim 15, wherein said body region extends to the interface between said peripheral portion of said bottom surface and said central portion of said bottom surface.
17. The trench-gated MOSFET of claim 15, wherein said body region extends to a first distance along said peripheral portion of said bottom surface of said trench.
18. The trench-gated MOSFET of claim 12, wherein said first insulative layer comprises an oxide.
19. The trench-gated MOSFET of claim 12, wherein said second insulative layer comprises an oxide.
20. The trench-gated MOSFET of claim 12, wherein said second insulative layer comprises multi-layer insulative layer.
21. A trench-gated MOSFET, comprising:
a semiconductor substrate including a trench extending into said substrate from a first surface of said substrate, said trench including a sidewall, a corner surface, and a central bottom surface;
a source region of a first conductivity type adjacent to said sidewall of said trench and to said first surface;
a body region of a second conductivity type opposite to said first conductivity type adjacent to said source region and to said sidewall and to said corner surface of said trench;
a drain region of said first conductivity type adjacent to said body region and to said central bottom surface of said trench,
wherein said trench is lined with a first insulative layer at least along said sidewall that abuts said body region and at least along said corner surface that abuts said body region, and wherein said trench is lined with a second insulative layer at least along said central bottom surface of said trench, said second insulative layer being coupled to said first insulative layer and said second insulative layer being thicker than said first insulative layer; and
a gate region coupled to said first insulative layer and said second insulative layer within said trench, so as to form an active corner region along at least a portion of said corner surface.
22. The trench-gated MOSFET of claim 21, further including a high conductivity region of said first conductivity type formed in said drain region adjacent to at least said central bottom surface of said trench.
23. The trench-gated MOSFET of claim 21, wherein said first insulative layer extends to the interface between said corner surface and said central bottom surface.
24. The trench-gated MOSFET of claim 23, wherein said body region extends to the interface between said corner surface and said central bottom surface.
25. The trench-gated MOSFET of claim 23, wherein said body region extends to a first distance along said corner surface of said trench.
US09/927,143 2001-07-03 2001-08-10 Trench MIS device with active trench corners and thick bottom oxide Expired - Lifetime US6849898B2 (en)

Priority Applications (17)

Application Number Priority Date Filing Date Title
US09/927,143 US6849898B2 (en) 2001-08-10 2001-08-10 Trench MIS device with active trench corners and thick bottom oxide
US10/106,812 US6903412B2 (en) 2001-08-10 2002-03-26 Trench MIS device with graduated gate oxide layer
US10/106,896 US6875657B2 (en) 2001-08-10 2002-03-26 Method of fabricating trench MIS device with graduated gate oxide layer
PCT/US2002/024782 WO2003015180A2 (en) 2001-08-10 2002-08-05 Mis device having a trench gate electrode and method of making the same
JP2003520005A JP4299665B2 (en) 2001-08-10 2002-08-05 Trench MIS device with active trench corner and thick bottom oxide, and method of manufacturing the same
KR1020047002023A KR100771815B1 (en) 2001-08-10 2002-08-05 Trench mis device with active trench corners and thick bottom oxide and method of making the same
TW091117605A TW586232B (en) 2001-08-10 2002-08-05 Trench MIS device with active trench corners and thick bottom oxide and method of making the same
AU2002355547A AU2002355547A1 (en) 2001-08-10 2002-08-05 Mis device having a trench gate electrode and method of making the same
CNB028156749A CN1303699C (en) 2001-08-10 2002-08-05 Trech MIS device with active trench coreners and thick bottom oxide and method of making same
EP02794662.3A EP1435115B1 (en) 2001-08-10 2002-08-05 Mis device having a trench gate electrode and method of making the same
US10/326,311 US7033876B2 (en) 2001-07-03 2002-12-19 Trench MIS device having implanted drain-drift region and thick bottom oxide and process for manufacturing the same
US10/454,031 US7291884B2 (en) 2001-07-03 2003-06-04 Trench MIS device having implanted drain-drift region and thick bottom oxide
US10/722,984 US7009247B2 (en) 2001-07-03 2003-11-25 Trench MIS device with thick oxide layer in bottom of gate contact trench
US10/872,931 US7435650B2 (en) 2001-07-03 2004-06-21 Process for manufacturing trench MIS device having implanted drain-drift region and thick bottom oxide
US11/158,382 US7326995B2 (en) 2001-07-03 2005-06-22 Trench MIS device having implanted drain-drift region and thick bottom oxide
US11/335,747 US7416947B2 (en) 2001-07-03 2006-01-19 Method of fabricating trench MIS device with thick oxide layer in bottom of trench
JP2009049460A JP5467781B2 (en) 2001-08-10 2009-03-03 Trench-gate semiconductor device and MIS device manufacturing method

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US09/927,143 US6849898B2 (en) 2001-08-10 2001-08-10 Trench MIS device with active trench corners and thick bottom oxide

Related Parent Applications (2)

Application Number Title Priority Date Filing Date
US09/898,652 Continuation-In-Part US6569738B2 (en) 2001-07-03 2001-07-03 Process for manufacturing trench gated MOSFET having drain/drift region
US10/326,311 Continuation-In-Part US7033876B2 (en) 2001-07-03 2002-12-19 Trench MIS device having implanted drain-drift region and thick bottom oxide and process for manufacturing the same

Related Child Applications (2)

Application Number Title Priority Date Filing Date
US10/106,812 Continuation-In-Part US6903412B2 (en) 2001-07-03 2002-03-26 Trench MIS device with graduated gate oxide layer
US10/106,896 Continuation-In-Part US6875657B2 (en) 2001-08-10 2002-03-26 Method of fabricating trench MIS device with graduated gate oxide layer

Publications (2)

Publication Number Publication Date
US20030032247A1 US20030032247A1 (en) 2003-02-13
US6849898B2 true US6849898B2 (en) 2005-02-01

Family

ID=25454261

Family Applications (3)

Application Number Title Priority Date Filing Date
US09/927,143 Expired - Lifetime US6849898B2 (en) 2001-07-03 2001-08-10 Trench MIS device with active trench corners and thick bottom oxide
US10/106,812 Expired - Lifetime US6903412B2 (en) 2001-07-03 2002-03-26 Trench MIS device with graduated gate oxide layer
US10/106,896 Expired - Lifetime US6875657B2 (en) 2001-08-10 2002-03-26 Method of fabricating trench MIS device with graduated gate oxide layer

Family Applications After (2)

Application Number Title Priority Date Filing Date
US10/106,812 Expired - Lifetime US6903412B2 (en) 2001-07-03 2002-03-26 Trench MIS device with graduated gate oxide layer
US10/106,896 Expired - Lifetime US6875657B2 (en) 2001-08-10 2002-03-26 Method of fabricating trench MIS device with graduated gate oxide layer

Country Status (3)

Country Link
US (3) US6849898B2 (en)
JP (1) JP5467781B2 (en)
KR (1) KR100771815B1 (en)

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040227182A1 (en) * 2001-07-03 2004-11-18 Siliconix Incorporated Process for manufacturing trench MIS device having implanted drain-drift region and thick botton oxide
US20050236665A1 (en) * 2001-07-03 2005-10-27 Darwish Mohamed N Trench MIS device having implanted drain-drift region and thick bottom oxide and process for manufacturing the same
US20060038223A1 (en) * 2001-07-03 2006-02-23 Siliconix Incorporated Trench MOSFET having drain-drift region comprising stack of implanted regions
US20060121676A1 (en) * 2001-07-03 2006-06-08 Siliconix Incorporated Trench MIS device with thick oxide layer in bottom of gate contact trench
US20070108515A1 (en) * 2003-11-29 2007-05-17 Koninklijke Philips Electronics, N.V. Trench mosfet
US20100176444A1 (en) * 2009-01-09 2010-07-15 Niko Semiconductor Co., Ltd. Power mosfet and method of fabricating the same
US20100308400A1 (en) * 2008-06-20 2010-12-09 Maxpower Semiconductor Inc. Semiconductor Power Switches Having Trench Gates
US8426275B2 (en) 2009-01-09 2013-04-23 Niko Semiconductor Co., Ltd. Fabrication method of trenched power MOSFET

Families Citing this family (27)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7652326B2 (en) 2003-05-20 2010-01-26 Fairchild Semiconductor Corporation Power semiconductor devices and methods of manufacture
JP3954541B2 (en) * 2003-08-05 2007-08-08 株式会社東芝 Semiconductor device and manufacturing method thereof
US7202525B2 (en) * 2004-03-01 2007-04-10 International Rectifier Corporation Trench MOSFET with trench tip implants
US20060026248A1 (en) * 2004-07-29 2006-02-02 International Business Machines Corporation System and method for preparing electronic mails
DE112006001516T5 (en) 2005-06-10 2008-04-17 Fairchild Semiconductor Corp. Field effect transistor with charge balance
US7648877B2 (en) * 2005-06-24 2010-01-19 Fairchild Semiconductor Corporation Structure and method for forming laterally extending dielectric layer in a trench-gate FET
TWI400757B (en) * 2005-06-29 2013-07-01 Fairchild Semiconductor Methods for forming shielded gate field effect transistors
US7883965B2 (en) * 2006-07-31 2011-02-08 Hynix Semiconductor Inc. Semiconductor device and method for fabricating the same
KR100824205B1 (en) * 2006-12-26 2008-04-21 매그나칩 반도체 유한회사 Dmos transistor and manufacturing method thereof
US7956411B2 (en) * 2008-01-15 2011-06-07 Fairchild Semiconductor Corporation High aspect ratio trench structures with void-free fill material
US7807576B2 (en) * 2008-06-20 2010-10-05 Fairchild Semiconductor Corporation Structure and method for forming a thick bottom dielectric (TBD) for trench-gate devices
US7936009B2 (en) * 2008-07-09 2011-05-03 Fairchild Semiconductor Corporation Shielded gate trench FET with an inter-electrode dielectric having a low-k dielectric therein
US8193579B2 (en) * 2008-07-29 2012-06-05 Rohm Co., Ltd. Trench type semiconductor device and fabrication method for the same
US8105903B2 (en) * 2009-09-21 2012-01-31 Force Mos Technology Co., Ltd. Method for making a trench MOSFET with shallow trench structures
US8735992B2 (en) * 2010-02-18 2014-05-27 Vishay-Siliconix Power switch with active snubber
US8378392B2 (en) * 2010-04-07 2013-02-19 Force Mos Technology Co., Ltd. Trench MOSFET with body region having concave-arc shape
US8598654B2 (en) 2011-03-16 2013-12-03 Fairchild Semiconductor Corporation MOSFET device with thick trench bottom oxide
JP5729331B2 (en) * 2011-04-12 2015-06-03 株式会社デンソー Semiconductor device manufacturing method and semiconductor device
KR101339271B1 (en) * 2012-12-18 2013-12-09 현대자동차 주식회사 Method manufacturing for semiconductor device
JP2016181617A (en) 2015-03-24 2016-10-13 株式会社デンソー Semiconductor device
US20210043735A1 (en) * 2016-04-07 2021-02-11 Abb Power Grids Switzerland Ag Short channel trench power mosfet and method
KR102335490B1 (en) 2017-12-14 2021-12-03 현대자동차 주식회사 Semiconductor device and method manufacturing the same
CN109935625A (en) * 2017-12-15 2019-06-25 深圳尚阳通科技有限公司 A kind of schottky diode device and manufacturing method
KR102417149B1 (en) * 2020-12-09 2022-07-05 현대모비스 주식회사 Power semiconductor device
KR102417147B1 (en) * 2020-12-09 2022-07-05 현대모비스 주식회사 Power semiconductor device and method of fabricating the same
CN116072716A (en) * 2023-04-06 2023-05-05 深圳市美浦森半导体有限公司 Split gate trench MOS device structure and manufacturing method thereof
CN116487418B (en) * 2023-06-20 2023-09-08 合肥晶合集成电路股份有限公司 Semiconductor structure and preparation method thereof

Citations (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4683643A (en) * 1984-07-16 1987-08-04 Nippon Telegraph And Telephone Corporation Method of manufacturing a vertical MOSFET with single surface electrodes
JPH01192174A (en) 1988-01-27 1989-08-02 Hitachi Ltd Semiconductor device
US4914058A (en) * 1987-12-29 1990-04-03 Siliconix Incorporated Grooved DMOS process with varying gate dielectric thickness
US4967245A (en) * 1988-03-14 1990-10-30 Siliconix Incorporated Trench power MOSFET device
JPH03211885A (en) 1990-01-17 1991-09-17 Matsushita Electron Corp Semiconductor device and manufacture thereof
US5424231A (en) * 1994-08-09 1995-06-13 United Microelectronics Corp. Method for manufacturing a VDMOS transistor
US5473176A (en) 1993-09-01 1995-12-05 Kabushiki Kaisha Toshiba Vertical insulated gate transistor and method of manufacture
US5486714A (en) * 1994-07-18 1996-01-23 United Microelectronics Corporation Trench EEPROM with tunnel oxide in trench
EP0801426A2 (en) 1996-04-10 1997-10-15 Harris Corporation Improved trench MOS gate device and method of producing the same
WO1998004004A1 (en) 1996-07-19 1998-01-29 Siliconix Incorporated High density trench dmos transistor with trench bottom implant
JPH1032331A (en) 1996-07-15 1998-02-03 Nec Corp Semiconductor device and its manufacturing method
JPH1126758A (en) 1997-07-03 1999-01-29 Fuji Electric Co Ltd Trench type mos semiconductor device and manufacture thereof
US5882971A (en) * 1996-12-09 1999-03-16 United Microelectronics Corp. Method of making multi-stage ROM structure
JPH11163342A (en) 1997-11-27 1999-06-18 Nec Corp Semiconductor device
US5915180A (en) * 1994-04-06 1999-06-22 Denso Corporation Process for producing a semiconductor device having a single thermal oxidizing step
US5976936A (en) * 1995-09-06 1999-11-02 Denso Corporation Silicon carbide semiconductor device
US6074909A (en) 1998-07-31 2000-06-13 Siemens Aktiengesellschaft Apparatus and method for forming controlled deep trench top isolation layers
WO2000057481A2 (en) 1999-03-24 2000-09-28 Infineon Technologies Ag Mos-transistor structure with a trench-gate electrode and a reduced specific closing resistor and methods for producing an mos transistor structure
JP2000269487A (en) 1999-03-15 2000-09-29 Toshiba Corp Semiconductor device and its manufacture
US6144054A (en) 1998-12-04 2000-11-07 International Business Machines Corporation DRAM cell having an annular signal transfer region
US6291298B1 (en) 1999-05-25 2001-09-18 Advanced Analogic Technologies, Inc. Process of manufacturing Trench gate semiconductor device having gate oxide layer with multiple thicknesses
US20010026989A1 (en) 2000-04-04 2001-10-04 International Rectifier Corp. Low voltage power MOSFET device and process for its manufacture
US6444528B1 (en) * 2000-08-16 2002-09-03 Fairchild Semiconductor Corporation Selective oxide deposition in the bottom of a trench

Family Cites Families (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US106812A (en) * 1870-08-30 Improvement in fire-escapes
US927143A (en) * 1905-11-20 1909-07-06 Hill Motor Car Company Steering-gear for automobiles.
US4546367A (en) * 1982-06-21 1985-10-08 Eaton Corporation Lateral bidirectional notch FET with extended gate insulator
US4683714A (en) * 1986-06-17 1987-08-04 General Motors Corporation Oil scavenge system
JPH0621468A (en) 1992-06-29 1994-01-28 Toshiba Corp Insulated gate semiconductor device
KR0159075B1 (en) * 1995-11-11 1998-12-01 김광호 Trench dmos device and a method of fabricating the same
JPH1168102A (en) * 1997-08-21 1999-03-09 Toshiba Corp Production of semiconductor device
US6084264A (en) * 1998-11-25 2000-07-04 Siliconix Incorporated Trench MOSFET having improved breakdown and on-resistance characteristics
US20010001494A1 (en) * 1999-04-01 2001-05-24 Christopher B. Kocon Power trench mos-gated device and process for forming same
JP2001127284A (en) * 1999-10-26 2001-05-11 Hitachi Ltd Method of manufacturing semiconductor device
US6291200B1 (en) 1999-11-17 2001-09-18 Agentase, Llc Enzyme-containing polymeric sensors
US6569738B2 (en) * 2001-07-03 2003-05-27 Siliconix, Inc. Process for manufacturing trench gated MOSFET having drain/drift region

Patent Citations (24)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4683643A (en) * 1984-07-16 1987-08-04 Nippon Telegraph And Telephone Corporation Method of manufacturing a vertical MOSFET with single surface electrodes
US4914058A (en) * 1987-12-29 1990-04-03 Siliconix Incorporated Grooved DMOS process with varying gate dielectric thickness
JPH01192174A (en) 1988-01-27 1989-08-02 Hitachi Ltd Semiconductor device
US4967245A (en) * 1988-03-14 1990-10-30 Siliconix Incorporated Trench power MOSFET device
JPH03211885A (en) 1990-01-17 1991-09-17 Matsushita Electron Corp Semiconductor device and manufacture thereof
US5473176A (en) 1993-09-01 1995-12-05 Kabushiki Kaisha Toshiba Vertical insulated gate transistor and method of manufacture
US5915180A (en) * 1994-04-06 1999-06-22 Denso Corporation Process for producing a semiconductor device having a single thermal oxidizing step
US5486714A (en) * 1994-07-18 1996-01-23 United Microelectronics Corporation Trench EEPROM with tunnel oxide in trench
US5424231A (en) * 1994-08-09 1995-06-13 United Microelectronics Corp. Method for manufacturing a VDMOS transistor
US6020600A (en) 1995-09-06 2000-02-01 Nippondenso Co., Ltd. Silicon carbide semiconductor device with trench
US5976936A (en) * 1995-09-06 1999-11-02 Denso Corporation Silicon carbide semiconductor device
EP0801426A2 (en) 1996-04-10 1997-10-15 Harris Corporation Improved trench MOS gate device and method of producing the same
JPH1032331A (en) 1996-07-15 1998-02-03 Nec Corp Semiconductor device and its manufacturing method
WO1998004004A1 (en) 1996-07-19 1998-01-29 Siliconix Incorporated High density trench dmos transistor with trench bottom implant
US5882971A (en) * 1996-12-09 1999-03-16 United Microelectronics Corp. Method of making multi-stage ROM structure
JPH1126758A (en) 1997-07-03 1999-01-29 Fuji Electric Co Ltd Trench type mos semiconductor device and manufacture thereof
JPH11163342A (en) 1997-11-27 1999-06-18 Nec Corp Semiconductor device
US6074909A (en) 1998-07-31 2000-06-13 Siemens Aktiengesellschaft Apparatus and method for forming controlled deep trench top isolation layers
US6144054A (en) 1998-12-04 2000-11-07 International Business Machines Corporation DRAM cell having an annular signal transfer region
JP2000269487A (en) 1999-03-15 2000-09-29 Toshiba Corp Semiconductor device and its manufacture
WO2000057481A2 (en) 1999-03-24 2000-09-28 Infineon Technologies Ag Mos-transistor structure with a trench-gate electrode and a reduced specific closing resistor and methods for producing an mos transistor structure
US6291298B1 (en) 1999-05-25 2001-09-18 Advanced Analogic Technologies, Inc. Process of manufacturing Trench gate semiconductor device having gate oxide layer with multiple thicknesses
US20010026989A1 (en) 2000-04-04 2001-10-04 International Rectifier Corp. Low voltage power MOSFET device and process for its manufacture
US6444528B1 (en) * 2000-08-16 2002-09-03 Fairchild Semiconductor Corporation Selective oxide deposition in the bottom of a trench

Non-Patent Citations (9)

* Cited by examiner, † Cited by third party
Title
European Patent Office, Abstract of Japan vol. 1999, No. 04, Apr. 30, 1999 (Fuji Electronic Co. Ltd.).
European Patent Office, Abstract of Japan vol. 1999, No. 08, Jun. 30, 1999, (Toshiba Corp).
European Patent Office, Abstract of Japan vol. 2000, No. 12, Jan. 3, 2000, (Toshiba Corp; Kaga Toshiba Electron KK).
European Patent Office, Abstract of Japan, vol. 1998, No. 06, Apr. 30, 1998, (Nec Corp).
European Patent Office, Patent Abstracts of Japan, vol. 013, No. 483 (E-839), Nov. 2, 1989 (Nov. 2, 1989) (Hitachi).
European Patent Office, Patent Abstracts of Japan, vol. 015, No. 486 (E-1143), Dec. 10, 1991 (Dec. 10, 1991) (Matsushita).
European Patent Office, Patent Abstracts of Japan, vol. 1999, No. 11, Sep. 30, 1999 (Sep. 30, 1999) (NEC Corp.).
U.S. Patent Appl. No. 10/106,812, Darwish et al., Mar. 26, 2002.
U.S. Patent Appl. No. 10/106,896, Yue et al., filed Mar. 26, 2002.

Cited By (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040227182A1 (en) * 2001-07-03 2004-11-18 Siliconix Incorporated Process for manufacturing trench MIS device having implanted drain-drift region and thick botton oxide
US20050236665A1 (en) * 2001-07-03 2005-10-27 Darwish Mohamed N Trench MIS device having implanted drain-drift region and thick bottom oxide and process for manufacturing the same
US20060038223A1 (en) * 2001-07-03 2006-02-23 Siliconix Incorporated Trench MOSFET having drain-drift region comprising stack of implanted regions
US20060121676A1 (en) * 2001-07-03 2006-06-08 Siliconix Incorporated Trench MIS device with thick oxide layer in bottom of gate contact trench
US7326995B2 (en) 2001-07-03 2008-02-05 Siliconix Incorporated Trench MIS device having implanted drain-drift region and thick bottom oxide
US7416947B2 (en) 2001-07-03 2008-08-26 Siliconix Incorporated Method of fabricating trench MIS device with thick oxide layer in bottom of trench
US7435650B2 (en) 2001-07-03 2008-10-14 Siliconix Incorporated Process for manufacturing trench MIS device having implanted drain-drift region and thick bottom oxide
US20070108515A1 (en) * 2003-11-29 2007-05-17 Koninklijke Philips Electronics, N.V. Trench mosfet
US20100308400A1 (en) * 2008-06-20 2010-12-09 Maxpower Semiconductor Inc. Semiconductor Power Switches Having Trench Gates
US20100176444A1 (en) * 2009-01-09 2010-07-15 Niko Semiconductor Co., Ltd. Power mosfet and method of fabricating the same
US8426275B2 (en) 2009-01-09 2013-04-23 Niko Semiconductor Co., Ltd. Fabrication method of trenched power MOSFET

Also Published As

Publication number Publication date
US6903412B2 (en) 2005-06-07
JP5467781B2 (en) 2014-04-09
KR100771815B1 (en) 2007-10-30
US20030032247A1 (en) 2003-02-13
KR20040044441A (en) 2004-05-28
US20030030104A1 (en) 2003-02-13
US20030032248A1 (en) 2003-02-13
US6875657B2 (en) 2005-04-05
JP2009152630A (en) 2009-07-09

Similar Documents

Publication Publication Date Title
US6849898B2 (en) Trench MIS device with active trench corners and thick bottom oxide
US6921697B2 (en) Method for making trench MIS device with reduced gate-to-drain capacitance
US7416947B2 (en) Method of fabricating trench MIS device with thick oxide layer in bottom of trench
US7795675B2 (en) Termination for trench MIS device
US7326995B2 (en) Trench MIS device having implanted drain-drift region and thick bottom oxide
US7435650B2 (en) Process for manufacturing trench MIS device having implanted drain-drift region and thick bottom oxide
JP5649597B2 (en) Process for producing termination region of trench MIS device, semiconductor die including MIS device, and method of forming the same
US6709930B2 (en) Thicker oxide formation at the trench bottom by selective oxide deposition
US20050218447A1 (en) Process of fabricating termination region for trench MIS device
US7494876B1 (en) Trench-gated MIS device having thick polysilicon insulation layer at trench bottom and method of fabricating the same
EP1162665A2 (en) Trench gate MIS device and method of fabricating the same
JP4299665B2 (en) Trench MIS device with active trench corner and thick bottom oxide, and method of manufacturing the same

Legal Events

Date Code Title Description
AS Assignment

Owner name: SILICONIX INCORPORATED, CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:DARWISH, MOHAMED N.;GILES, FREDERICK P.;LUI, KAM HONG;AND OTHERS;REEL/FRAME:014100/0020

Effective date: 20010726

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

AS Assignment

Owner name: COMERICA BANK, AS AGENT,MICHIGAN

Free format text: SECURITY AGREEMENT;ASSIGNORS:VISHAY SPRAGUE, INC., SUCCESSOR IN INTEREST TO VISHAY EFI, INC. AND VISHAY THIN FILM, LLC;VISHAY DALE ELECTRONICS, INC.;VISHAY INTERTECHNOLOGY, INC.;AND OTHERS;REEL/FRAME:024006/0515

Effective date: 20100212

Owner name: COMERICA BANK, AS AGENT, MICHIGAN

Free format text: SECURITY AGREEMENT;ASSIGNORS:VISHAY SPRAGUE, INC., SUCCESSOR IN INTEREST TO VISHAY EFI, INC. AND VISHAY THIN FILM, LLC;VISHAY DALE ELECTRONICS, INC.;VISHAY INTERTECHNOLOGY, INC.;AND OTHERS;REEL/FRAME:024006/0515

Effective date: 20100212

AS Assignment

Owner name: YOSEMITE INVESTMENT, INC., AN INDIANA CORPORATION,

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:COMERICA BANK, AS AGENT, A TEXAS BANKING ASSOCIATION (FORMERLY A MICHIGAN BANKING CORPORATION);REEL/FRAME:025489/0184

Effective date: 20101201

Owner name: VISHAY SPRAGUE, INC., SUCCESSOR-IN-INTEREST TO VIS

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:COMERICA BANK, AS AGENT, A TEXAS BANKING ASSOCIATION (FORMERLY A MICHIGAN BANKING CORPORATION);REEL/FRAME:025489/0184

Effective date: 20101201

Owner name: VISHAY MEASUREMENTS GROUP, INC., A DELAWARE CORPOR

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:COMERICA BANK, AS AGENT, A TEXAS BANKING ASSOCIATION (FORMERLY A MICHIGAN BANKING CORPORATION);REEL/FRAME:025489/0184

Effective date: 20101201

Owner name: VISHAY DALE ELECTRONICS, INC., A DELAWARE CORPORAT

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:COMERICA BANK, AS AGENT, A TEXAS BANKING ASSOCIATION (FORMERLY A MICHIGAN BANKING CORPORATION);REEL/FRAME:025489/0184

Effective date: 20101201

Owner name: VISHAY VITRAMON, INCORPORATED, A DELAWARE CORPORAT

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:COMERICA BANK, AS AGENT, A TEXAS BANKING ASSOCIATION (FORMERLY A MICHIGAN BANKING CORPORATION);REEL/FRAME:025489/0184

Effective date: 20101201

Owner name: VISHAY GENERAL SEMICONDUCTOR, LLC, F/K/A GENERAL S

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:COMERICA BANK, AS AGENT, A TEXAS BANKING ASSOCIATION (FORMERLY A MICHIGAN BANKING CORPORATION);REEL/FRAME:025489/0184

Effective date: 20101201

Owner name: SILICONIX INCORPORATED, A DELAWARE CORPORATION, PE

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:COMERICA BANK, AS AGENT, A TEXAS BANKING ASSOCIATION (FORMERLY A MICHIGAN BANKING CORPORATION);REEL/FRAME:025489/0184

Effective date: 20101201

Owner name: VISHAY INTERTECHNOLOGY, INC., A DELAWARE CORPORATI

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:COMERICA BANK, AS AGENT, A TEXAS BANKING ASSOCIATION (FORMERLY A MICHIGAN BANKING CORPORATION);REEL/FRAME:025489/0184

Effective date: 20101201

AS Assignment

Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT, TEXAS

Free format text: SECURITY AGREEMENT;ASSIGNORS:VISHAY INTERTECHNOLOGY, INC.;VISHAY DALE ELECTRONICS, INC.;SILICONIX INCORPORATED;AND OTHERS;REEL/FRAME:025675/0001

Effective date: 20101201

Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT

Free format text: SECURITY AGREEMENT;ASSIGNORS:VISHAY INTERTECHNOLOGY, INC.;VISHAY DALE ELECTRONICS, INC.;SILICONIX INCORPORATED;AND OTHERS;REEL/FRAME:025675/0001

Effective date: 20101201

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12

AS Assignment

Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT

Free format text: SECURITY INTEREST;ASSIGNORS:VISHAY DALE ELECTRONICS, INC.;DALE ELECTRONICS, INC.;VISHAY DALE ELECTRONICS, LLC;AND OTHERS;REEL/FRAME:049440/0876

Effective date: 20190605

Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT, ILLINOIS

Free format text: SECURITY INTEREST;ASSIGNORS:VISHAY DALE ELECTRONICS, INC.;DALE ELECTRONICS, INC.;VISHAY DALE ELECTRONICS, LLC;AND OTHERS;REEL/FRAME:049440/0876

Effective date: 20190605

AS Assignment

Owner name: VISHAY TECHNO COMPONENTS, LLC, VERMONT

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:049826/0312

Effective date: 20190716

Owner name: VISHAY INTERTECHNOLOGY, INC., PENNSYLVANIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:049826/0312

Effective date: 20190716

Owner name: DALE ELECTRONICS, INC., NEBRASKA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:049826/0312

Effective date: 20190716

Owner name: SPRAGUE ELECTRIC COMPANY, VERMONT

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:049826/0312

Effective date: 20190716

Owner name: VISHAY SPRAGUE, INC., VERMONT

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:049826/0312

Effective date: 20190716

Owner name: VISHAY EFI, INC., VERMONT

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:049826/0312

Effective date: 20190716

Owner name: VISHAY DALE ELECTRONICS, INC., NEBRASKA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:049826/0312

Effective date: 20190716

Owner name: SILICONIX INCORPORATED, CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:049826/0312

Effective date: 20190716

Owner name: VISHAY VITRAMON, INC., VERMONT

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:049826/0312

Effective date: 20190716