US6410426B1 - Damascene cap layer process for integrated circuit interconnects - Google Patents
Damascene cap layer process for integrated circuit interconnects Download PDFInfo
- Publication number
- US6410426B1 US6410426B1 US09/901,392 US90139201A US6410426B1 US 6410426 B1 US6410426 B1 US 6410426B1 US 90139201 A US90139201 A US 90139201A US 6410426 B1 US6410426 B1 US 6410426B1
- Authority
- US
- United States
- Prior art keywords
- layer
- trench
- dielectric
- forming
- dielectric layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76807—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures
- H01L21/76808—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures involving intermediate temporary filling with material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/97—Specified etch stop material
Definitions
- the invention is generally related to the field of semiconductor devices and fabrication and more specifically to a method for forming copper lines in integrated circuits using a cap layer process.
- the damascene method is the most widely used method for forming copper interconnects.
- the IMD Intra-Metal Dielectric
- the IMD is then patterned and etched to form trenches for the interconnect lines.
- a barrier layer and a copper seed layer are then deposited over the structure.
- the barrier layer is typically tantalum nitride or some other binary transition metal nitride.
- the copper layer is electrochemically deposited (ECD) using the seed layer over the entire structure.
- the copper is then chemically-mechanically polished (CMP'd) to remove the excess copper from the surface of the dielectric.
- CMP'd chemically-mechanically polished
- the single damascene copper via formation in the ILD can be accomplished in a similar way.
- an ILD layer is deposited first, followed by an IMD deposition.
- An IMD etch-stop layer such as SiN or SiC, can be optionally used in between ILD and IMD.
- a via is patterned and etched through the IMD and ILD for connection to lower interconnect levels.
- a trench is patterned and etched in the IMD.
- the barrier layer, copper seed layer and thick copper layer are then deposited over the entire structure.
- CMP is used to remove the copper from over the IMD, leaving copper interconnect lines and vias.
- the present invention describes a damascene process for forming integrated circuit interconnects.
- a Ti (1-x) Al x N capping layer is formed over a low dielectric constant dielectric layer.
- a trench is formed in the dielectric layer using the capping layer as a hardmask. Copper is then used to fill the trench thereby forming the integrated circuit interconnect.
- first and second trenches are formed in the dielectric layer.
- the second trench is positioned above the first trench.
- the capping layer is used as a hardmask for the formation of both the first and second trench. Copper is then used to form a contiguous layer in both the first and second trench.
- FIGS. 1-5 are cross-sectional diagrams illustrating an embodiment of the instant invention.
- dielectric layers such as organosilicate glass (OSG) (dielectric constant ⁇ 2.7-3.0) are currently being used to take advantage of the lower dielectric constant of such materials compared to silicon dioxide.
- OSG organosilicate glass
- an etch stop layer 30 is formed over a copper layer 20 and a dielectric layer 10 .
- the dielectric layer 10 is formed over a silicon substrate which contains one or more electronic devices such as transistors, diodes, etc. These electronic devices will typically be part of an integrated circuit.
- the dielectric layer 10 may be formed over various portions of an integrated circuit.
- the copper layer 20 represents a portion of the copper interconnect of the integrated circuit.
- the etch stop layer may comprise silicon nitride (SiN), silicon carbide (SiC), or any suitable material with good etch selectivity and preferably low dielectric constant. Following the formation of the etch stop layer 30 , a dielectric film 40 with a low dielectric constant (i.e.
- this low k dielectric film 40 comprises organosilicate glass (OSG) which has a dielectric constant of about 2.8.
- OSG organosilicate glass
- any suitable low k dielectric film may be used to form the dielectric layer 40 .
- a capping layer 50 is formed following the formation of the low k dielectric layer 40 .
- This capping layer 50 comprises a material selected from the group consisting of titanium aluminide (TiAl), titanium aluminum nitride (TiAlN), titanium nitride (TiN), aluminum nitride (AlN), tantalum aluminide (TaAl), tantalum aluminum nitride, or any combination of layers of these various alloys.
- Ti (1-x) Al x N is used with x varying from 0 to 100% and more preferably from 25% to 40%.
- etch rate selectivity of OSG to Ti (1-x) Al x N is approximately 15:1 indicating that the OSG layer will etch fifteen times faster that the Ti (1-x) Al x N layer.
- a layer of antireflective coating (BARC) 55 is formed followed by a photoresist layer 60 which is patterned as shown in FIG. 1 .
- the antireflective coating 55 is an optional layer.
- FIG. 2 Shown in FIG. 2 is the structure of FIG. 1 following the etching of the low k dielectric layer 40 to form a first trench.
- the BARC layer is etched first, then the Ti (1-x) Al x N capping layer is etched with a dry plasma etch process comprising BCl 3 ,Cl 2 and other additives such as N 2 and Ar, and a plasma source power of approximately 800 Watts to 1500 Watts, and a bias power of approximately 50-250 Watts.
- the flow rates of BCl 3 and Cl 2 are 0-150 sccm and 50-200 sccm respectively and the chamber pressure is approximately 5 mTorr to 20 mTorr.
- the low k dielectric layer 40 is etched.
- a C 4 F 8 /N 2 /CO plasma based process can be used with flow rates of 5-10 sccm (C 4 F 8 ), 50-300 sccm (N 2 ), and 50-200 sccm (CO) with a plasma power source of approximately 900 Watts to 2000 Watts.
- the photoresist layer 60 will be attacked during the etching processes and will be partially or wholly removed. Shown in FIG. 2 is the residual layer 56 remaining following the etching processes. This residual layer 56 can comprise photoresist and/or BARC as shown in FIG. 2 .
- the residual layer 56 is removed using ash and/or wet clean processes.
- the capping layer 50 can be optionally removed using a cl-based plasma etch.
- the portion of the exposed etch stop layer 30 covering the copper layer 20 is removed using a standard etch-stop etch process.
- a liner layer 80 and copper layer 90 will be formed to provide electrical contact to the underlying copper layer 20 as illustrated in FIG. 2 ( a ).
- the copper filled trench extends through the dielectric layer 40 .
- the depth of the trench can be less that the thickness of the dielectric layer.
- any suitable electrically conducting material can be used to fill the via.
- Standard semiconductor process techniques can be used to form the liner layer 80 and copper layer 90 such as film deposition and chemical mechanical polishing (CMP).
- CMP chemical mechanical polishing
- the capping layer can be removed using CMP.
- the copper layer 90 is formed by first forming a thick layer of copper followed by CMP processes to remove the excess copper. The removal of the capping layer 50 using CMP can be incorporated into this copper CMP removal process by changing the polishing conditions.
- the single damascene copper trench formation in the IMD can be accomplished in a similar way.
- a second BARC layer 65 and patterned photoresist film 70 are formed on the structure of FIG. 2 as shown in FIG. 3 .
- the residual layer 56 from the previous processing steps is removed.
- the capping layer used for first trench etch hardmask is not removed, and will be served as the second trench etch hardmask as well.
- an addition BARC region 67 is formed over the exposed portion of the etch stop layer 30 . This additional BARC region 67 will protect the etch stop region during the subsequent etch processes.
- the exposed portion of the BARC layer 65 on the top surface and the capping layer 50 are etched using the above described plasma etch process. This is followed by a timed etch process to etch the low k dielectric layer 40 to form a second trench. During the etching, the BARC region 67 , the photoresist layer 70 , and the BARC layer 65 will be partially or wholly removed.
- the exposed portion of the etch stop layer 30 is etched.
- a liner layer 85 and a copper layer 95 are formed as shown in FIG. 5 .
- any suitable electrically conducting material can be used to fill the dual damascene first and second trenches.
- the capping layer can be removed using CMP.
- the copper region 95 is formed by first forming a thick layer of copper followed by CMP processes to remove the excess copper. The removal of the capping layer 50 using CMP can be incorporated into this copper CMP removal process by changing the polishing conditions.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Drying Of Semiconductors (AREA)
Abstract
The invention describes a method for forming integrated circuit interconnects. A capping layer (50) is formed on a low k dielectric layer (40). The capping layer (50) and the low k dielectric layer (40) are etched to form a via and/or trench in the low k dielectric (4) which is filled with a conducting material (90) (95).
Description
The invention is generally related to the field of semiconductor devices and fabrication and more specifically to a method for forming copper lines in integrated circuits using a cap layer process.
To increase the operating speed, high performance integrated circuits use copper interconnect technology along with low dielectric constant (low k) dielectrics. Currently the damascene method is the most widely used method for forming copper interconnects. In a single damascene trench process, the IMD (Intra-Metal Dielectric) is deposited first. The IMD is then patterned and etched to form trenches for the interconnect lines. A barrier layer and a copper seed layer are then deposited over the structure. The barrier layer is typically tantalum nitride or some other binary transition metal nitride. The copper layer is electrochemically deposited (ECD) using the seed layer over the entire structure. The copper is then chemically-mechanically polished (CMP'd) to remove the excess copper from the surface of the dielectric. The single damascene copper via formation in the ILD (Inter-Level Dielectric) can be accomplished in a similar way. In a via-first dual damascene process, an ILD layer is deposited first, followed by an IMD deposition. An IMD etch-stop layer, such as SiN or SiC, can be optionally used in between ILD and IMD. A via is patterned and etched through the IMD and ILD for connection to lower interconnect levels. Then a trench is patterned and etched in the IMD. The barrier layer, copper seed layer and thick copper layer are then deposited over the entire structure. CMP is used to remove the copper from over the IMD, leaving copper interconnect lines and vias.
During the damascene process a number of photolithograph, etch, and clean-up processes are used. Using the low k dielectric films, a number of unwanted interactions occur between these films and the photolithograph, etch, and clean-up processes. The dry etching of the low k dielectrics, such as organosilicate glass (OSG), often has poor selectivity to photoresist. The selectivity is worsened when 193 nm photoresist is used for patterning smaller vias or trenches. Resist erosion during etch can lead to trench and via flaring, and pitting of the dielectric surface. The severity of the problem increases during etch-stop etch and pre-sputter etch when no mask is present to protect the dielectric layer. Severe trench and via flaring, and pitting can result in metal shorts. Various methods have been utilized to try and reduce these interactions including the use of silicon nitride and silicon carbide hardmasks. A major limitation restricting the use of these various hardmasks is the low etch rate selectivity between the low k dielectric layers and these hardmask layers. Typical etch rate selectivity is in the range of ˜1:3 to 1:8. There is therefore a need for an improved methodology for forming copper interconnects in integrated circuits, specifically the hardmask selection.
The present invention describes a damascene process for forming integrated circuit interconnects. In particular a Ti(1-x)AlxN capping layer is formed over a low dielectric constant dielectric layer. A trench is formed in the dielectric layer using the capping layer as a hardmask. Copper is then used to fill the trench thereby forming the integrated circuit interconnect.
In another embodiment of the invention, first and second trenches are formed in the dielectric layer. The second trench is positioned above the first trench. The capping layer is used as a hardmask for the formation of both the first and second trench. Copper is then used to form a contiguous layer in both the first and second trench.
In the drawings:
FIGS. 1-5 are cross-sectional diagrams illustrating an embodiment of the instant invention.
The invention will now be described with reference to FIGS. 1-5. It will be apparent to those of ordinary skill in the art that the benefits of the invention can be applied to other structures where a damascene process is utilized.
The requirement of higher clock speed has lead to the use of copper to form the metal interconnect lines in integrated circuits. In addition to the use of copper, dielectric layers such as organosilicate glass (OSG) (dielectric constant ˜2.7-3.0) are currently being used to take advantage of the lower dielectric constant of such materials compared to silicon dioxide.
In an embodiment of the instant invention, an etch stop layer 30 is formed over a copper layer 20 and a dielectric layer 10. The dielectric layer 10 is formed over a silicon substrate which contains one or more electronic devices such as transistors, diodes, etc. These electronic devices will typically be part of an integrated circuit. The dielectric layer 10 may be formed over various portions of an integrated circuit. The copper layer 20 represents a portion of the copper interconnect of the integrated circuit. The etch stop layer may comprise silicon nitride (SiN), silicon carbide (SiC), or any suitable material with good etch selectivity and preferably low dielectric constant. Following the formation of the etch stop layer 30, a dielectric film 40 with a low dielectric constant (i.e. less that 3.0) is formed over the etch stop layer 30. In an embodiment of the instant invention this low k dielectric film 40 comprises organosilicate glass (OSG) which has a dielectric constant of about 2.8. In addition to OSG films, any suitable low k dielectric film may be used to form the dielectric layer 40. Following the formation of the low k dielectric layer 40, a capping layer 50 is formed. This capping layer 50 comprises a material selected from the group consisting of titanium aluminide (TiAl), titanium aluminum nitride (TiAlN), titanium nitride (TiN), aluminum nitride (AlN), tantalum aluminide (TaAl), tantalum aluminum nitride, or any combination of layers of these various alloys. In an embodiment of the instant invention Ti(1-x)AlxN is used with x varying from 0 to 100% and more preferably from 25% to 40%. For a Ti(1-x)AlxN film where x varies from 25% to 40% the etch rate selectivity of OSG to Ti(1-x)AlxN is approximately 15:1 indicating that the OSG layer will etch fifteen times faster that the Ti(1-x)AlxN layer. Following the formation of the capping layer 50, a layer of antireflective coating (BARC) 55 is formed followed by a photoresist layer 60 which is patterned as shown in FIG. 1. The antireflective coating 55 is an optional layer.
Shown in FIG. 2 is the structure of FIG. 1 following the etching of the low k dielectric layer 40 to form a first trench. In an embodiment of the instant invention, the BARC layer is etched first, then the Ti(1-x)AlxN capping layer is etched with a dry plasma etch process comprising BCl3,Cl2 and other additives such as N2 and Ar, and a plasma source power of approximately 800 Watts to 1500 Watts, and a bias power of approximately 50-250 Watts. The flow rates of BCl3 and Cl2 are 0-150 sccm and 50-200 sccm respectively and the chamber pressure is approximately 5 mTorr to 20 mTorr. Following the capping layer etch, the low k dielectric layer 40 is etched. In the case of an OSG layer a C4F8/N2/CO plasma based process can be used with flow rates of 5-10 sccm (C4F8), 50-300 sccm (N2), and 50-200 sccm (CO) with a plasma power source of approximately 900 Watts to 2000 Watts. The photoresist layer 60 will be attacked during the etching processes and will be partially or wholly removed. Shown in FIG. 2 is the residual layer 56 remaining following the etching processes. This residual layer 56 can comprise photoresist and/or BARC as shown in FIG. 2. For a single damascene process, the residual layer 56 is removed using ash and/or wet clean processes. The capping layer 50 can be optionally removed using a cl-based plasma etch. The portion of the exposed etch stop layer 30 covering the copper layer 20 is removed using a standard etch-stop etch process. A liner layer 80 and copper layer 90 will be formed to provide electrical contact to the underlying copper layer 20 as illustrated in FIG. 2 (a). As shown in FIG. 2 (a), the copper filled trench extends through the dielectric layer 40. In other embodiments of the instant invention the depth of the trench can be less that the thickness of the dielectric layer. In addition to copper any suitable electrically conducting material can be used to fill the via. Standard semiconductor process techniques can be used to form the liner layer 80 and copper layer 90 such as film deposition and chemical mechanical polishing (CMP). In a further embodiment of the single damascene process, the capping layer can be removed using CMP. Typically the copper layer 90 is formed by first forming a thick layer of copper followed by CMP processes to remove the excess copper. The removal of the capping layer 50 using CMP can be incorporated into this copper CMP removal process by changing the polishing conditions. The single damascene copper trench formation in the IMD can be accomplished in a similar way.
For a dual damascene process, a second BARC layer 65 and patterned photoresist film 70 are formed on the structure of FIG. 2 as shown in FIG. 3. Prior to the formation of the BARC layer 65 the residual layer 56 from the previous processing steps is removed. The capping layer used for first trench etch hardmask is not removed, and will be served as the second trench etch hardmask as well. During formation of the BARC layer 65, an addition BARC region 67 is formed over the exposed portion of the etch stop layer 30. This additional BARC region 67 will protect the etch stop region during the subsequent etch processes.
As shown in FIG. 4 the exposed portion of the BARC layer 65 on the top surface and the capping layer 50 are etched using the above described plasma etch process. This is followed by a timed etch process to etch the low k dielectric layer 40 to form a second trench. During the etching, the BARC region 67, the photoresist layer 70, and the BARC layer 65 will be partially or wholly removed.
Following a clean up process to remove any remaining BARC and/or photoresist, the exposed portion of the etch stop layer 30 is etched. A liner layer 85 and a copper layer 95 are formed as shown in FIG. 5. In addition to copper any suitable electrically conducting material can be used to fill the dual damascene first and second trenches. In a further embodiment of the dual damascene process, the capping layer can be removed using CMP. Typically the copper region 95 is formed by first forming a thick layer of copper followed by CMP processes to remove the excess copper. The removal of the capping layer 50 using CMP can be incorporated into this copper CMP removal process by changing the polishing conditions.
While this invention has been described with reference to illustrative embodiments, this description is not intended to be construed in a limiting sense. Various modifications and combinations of the illustrative embodiments, as well as other embodiments of the invention will be apparent to persons skilled in the art upon reference to the description. It is therefore intended that the appended claims encompass any such modifications or embodiments.
Claims (6)
1. A method for forming interconnects, comprising:
providing a silicon substrate containing one or more electronic devices;
forming a first dielectric layer over said silicon substrate;
forming a second dielectric layer over said first dielectric layer wherein the dielectric constant of the second dielectric layer is less than 3.0;
forming a capping layer on said second dielectric layer wherein said capping layer consists of a material selected form the group consisting of titanium aluminide (TiAl), titanium aluminum nitride (TiAlN), titanium nitride (TiN), aluminum nitride (AlN), tantalum aluminide (TaAl), and tantalum aluminum nitride (TaAlN);
forming a trench in said second dielectric; and
filling said trench with a conducting material.
2. The method of claim 1 wherein said second dielectric layer is OSG.
3. The method of claim 1 wherein said conducting material is copper.
4. A method for forming integrated circuit interconnects, comprising:
providing a silicon substrate containing one or more electronic devices;
forming a first dielectric layer over said silicon substrate;
forming a second dielectric layer over said etch stop layer wherein the dielectric constant of the second dielectric layer is less than 3.0;
forming a capping layer on said second dielectric layer wherein said capping layer consists of a material selected form the group consisting of titanium aluminide (TiAl), titanium aluminum nitride (TiAlN), titanium nitride (TiN), aluminum nitride (AlN), tantalum aluminide (TaAl), and tantalum aluminum nitride (TaAlN);
forming a first trench in said second dielectric wherein said first trench has a first width; forming a second trench in said second dielectric wherein said second trench has a second width different from said first width and said second trench is positioned over said first trench; and
filling said first and second trench with a conducting material.
5. The method of claim 4 wherein said second dielectric layer is OSG.
6. The method of claim 4 wherein said conducting material is copper.
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/901,392 US6410426B1 (en) | 2001-07-09 | 2001-07-09 | Damascene cap layer process for integrated circuit interconnects |
JP2002199866A JP2003100870A (en) | 2001-07-09 | 2002-07-09 | Damascene cap layer method for integrated circuit wiring |
EP02100790A EP1276146A3 (en) | 2001-07-09 | 2002-07-09 | Damascene cap layer process for integrated circuit interconnects |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/901,392 US6410426B1 (en) | 2001-07-09 | 2001-07-09 | Damascene cap layer process for integrated circuit interconnects |
Publications (1)
Publication Number | Publication Date |
---|---|
US6410426B1 true US6410426B1 (en) | 2002-06-25 |
Family
ID=25414078
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/901,392 Expired - Lifetime US6410426B1 (en) | 2001-07-09 | 2001-07-09 | Damascene cap layer process for integrated circuit interconnects |
Country Status (3)
Country | Link |
---|---|
US (1) | US6410426B1 (en) |
EP (1) | EP1276146A3 (en) |
JP (1) | JP2003100870A (en) |
Cited By (21)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040100779A1 (en) * | 2002-11-26 | 2004-05-27 | Texas Instruments Incorporated | Via formation for damascene metal conductors in an integrated circuit |
US20040127016A1 (en) * | 2002-12-30 | 2004-07-01 | Texas Instruments Incorporated | Dual cap layer in damascene interconnection processes |
US20040130035A1 (en) * | 2003-01-07 | 2004-07-08 | Zhen-Cheng Wu | Method of forming copper interconnects |
US20040140289A1 (en) * | 2003-01-21 | 2004-07-22 | Lam Research Corporation | Method for selectively etching organosilicate glass with respect to a doped silicon carbide |
US20040150012A1 (en) * | 2003-02-04 | 2004-08-05 | Texas Instruments Incorporated | Chemical treatment of low-k dielectric films |
US20040203223A1 (en) * | 2003-04-09 | 2004-10-14 | Institute Of Microelectronics | Method to form Cu/OSG dual damascene structure for high performance and reliable interconnects |
US20040229460A1 (en) * | 2003-05-16 | 2004-11-18 | Wen-Kai Wan | Surface treatment of metal interconnect lines |
US20050106858A1 (en) * | 2003-11-19 | 2005-05-19 | Yi-Lung Cheng | Method and system for fabricating a copper barrier layer with low dielectric constant and leakage current |
US20050153505A1 (en) * | 2004-01-14 | 2005-07-14 | International Business Machines Corporation | Sacrificial inorganic polymer intermetal dielectric damascene wire and via liner |
US20050157089A1 (en) * | 2004-01-20 | 2005-07-21 | Bell Byron V. | Micro-fluid ejection device having high resistance heater film |
US20050245074A1 (en) * | 2004-04-29 | 2005-11-03 | Ping Jiang | In-situ etch-stop etch and ashing in association with damascene processing in forming semiconductor interconnect structures |
US20060024956A1 (en) * | 2004-07-30 | 2006-02-02 | Lu Zhijian | Method of eliminating etch ridges in a dual damascene process |
US7144828B2 (en) * | 2004-01-30 | 2006-12-05 | Chartered Semiconductor Manufacturing Ltd. | He treatment to improve low-k adhesion property |
US20070001303A1 (en) * | 2005-06-30 | 2007-01-04 | Chartered Semiconductor Manufacturing, Ltd. | Integrated circuit system using dual damascene process |
US7214609B2 (en) | 2002-12-05 | 2007-05-08 | Texas Instruments Incorporated | Methods for forming single damascene via or trench cavities and for forming dual damascene via cavities |
CN1332436C (en) * | 2003-06-13 | 2007-08-15 | 因芬尼昂技术股份公司 | Bilayered metal hardmasks for use in dual damascene etch schemes |
US20080171434A1 (en) * | 2007-01-16 | 2008-07-17 | United Microelectronics Corp. | Method of fabricating dual damascene structure |
CN101308808B (en) * | 2007-05-16 | 2012-04-18 | 联华电子股份有限公司 | Method for making double-metal inlaid structure |
CN105742233A (en) * | 2014-12-26 | 2016-07-06 | 台湾积体电路制造股份有限公司 | Mechanisms for forming semiconductor device structure with feature opening |
WO2017044154A1 (en) * | 2015-09-09 | 2017-03-16 | International Business Machines Corporation | Hydrofluorocarbon gas-assisted plasma etch for interconnect fabrication |
US9646876B2 (en) | 2015-02-27 | 2017-05-09 | Applied Materials, Inc. | Aluminum nitride barrier layer |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7581549B2 (en) * | 2004-07-23 | 2009-09-01 | Air Products And Chemicals, Inc. | Method for removing carbon-containing residues from a substrate |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6245690B1 (en) * | 1998-11-04 | 2001-06-12 | Applied Materials, Inc. | Method of improving moisture resistance of low dielectric constant films |
US6303523B2 (en) * | 1998-02-11 | 2001-10-16 | Applied Materials, Inc. | Plasma processes for depositing low dielectric constant films |
US6326301B1 (en) * | 1999-07-13 | 2001-12-04 | Motorola, Inc. | Method for forming a dual inlaid copper interconnect structure |
US6340435B1 (en) * | 1998-02-11 | 2002-01-22 | Applied Materials, Inc. | Integrated low K dielectrics and etch stops |
Family Cites Families (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6066569A (en) * | 1997-09-30 | 2000-05-23 | Siemens Aktiengesellschaft | Dual damascene process for metal layers and organic intermetal layers |
US6291334B1 (en) * | 1997-12-19 | 2001-09-18 | Applied Materials, Inc. | Etch stop layer for dual damascene process |
TW389988B (en) * | 1998-05-22 | 2000-05-11 | United Microelectronics Corp | Method for forming metal interconnect in dielectric layer with low dielectric constant |
US6127089A (en) * | 1998-08-28 | 2000-10-03 | Advanced Micro Devices, Inc. | Interconnect structure with low k dielectric materials and method of making the same with single and dual damascene techniques |
US6184142B1 (en) * | 1999-04-26 | 2001-02-06 | United Microelectronics Corp. | Process for low k organic dielectric film etch |
-
2001
- 2001-07-09 US US09/901,392 patent/US6410426B1/en not_active Expired - Lifetime
-
2002
- 2002-07-09 EP EP02100790A patent/EP1276146A3/en not_active Withdrawn
- 2002-07-09 JP JP2002199866A patent/JP2003100870A/en active Pending
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6303523B2 (en) * | 1998-02-11 | 2001-10-16 | Applied Materials, Inc. | Plasma processes for depositing low dielectric constant films |
US6340435B1 (en) * | 1998-02-11 | 2002-01-22 | Applied Materials, Inc. | Integrated low K dielectrics and etch stops |
US6245690B1 (en) * | 1998-11-04 | 2001-06-12 | Applied Materials, Inc. | Method of improving moisture resistance of low dielectric constant films |
US6326301B1 (en) * | 1999-07-13 | 2001-12-04 | Motorola, Inc. | Method for forming a dual inlaid copper interconnect structure |
Cited By (47)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040100779A1 (en) * | 2002-11-26 | 2004-05-27 | Texas Instruments Incorporated | Via formation for damascene metal conductors in an integrated circuit |
US7119006B2 (en) | 2002-11-26 | 2006-10-10 | Texas Instruments Incorporated | Via formation for damascene metal conductors in an integrated circuit |
US7214609B2 (en) | 2002-12-05 | 2007-05-08 | Texas Instruments Incorporated | Methods for forming single damascene via or trench cavities and for forming dual damascene via cavities |
US20040127016A1 (en) * | 2002-12-30 | 2004-07-01 | Texas Instruments Incorporated | Dual cap layer in damascene interconnection processes |
US7129162B2 (en) | 2002-12-30 | 2006-10-31 | Texas Instruments Incorporated | Dual cap layer in damascene interconnection processes |
US20040130035A1 (en) * | 2003-01-07 | 2004-07-08 | Zhen-Cheng Wu | Method of forming copper interconnects |
US7056826B2 (en) | 2003-01-07 | 2006-06-06 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of forming copper interconnects |
US20040140289A1 (en) * | 2003-01-21 | 2004-07-22 | Lam Research Corporation | Method for selectively etching organosilicate glass with respect to a doped silicon carbide |
CN1525540B (en) * | 2003-01-21 | 2010-05-26 | 兰姆研究有限公司 | Method for selectively etching organosilicate glass with respect to a doped silicon carbide |
US7041230B2 (en) * | 2003-01-21 | 2006-05-09 | Lam Research Corporation | Method for selectively etching organosilicate glass with respect to a doped silicon carbide |
US6838300B2 (en) | 2003-02-04 | 2005-01-04 | Texas Instruments Incorporated | Chemical treatment of low-k dielectric films |
US20040150012A1 (en) * | 2003-02-04 | 2004-08-05 | Texas Instruments Incorporated | Chemical treatment of low-k dielectric films |
US6913994B2 (en) | 2003-04-09 | 2005-07-05 | Agency For Science, Technology And Research | Method to form Cu/OSG dual damascene structure for high performance and reliable interconnects |
US20040203223A1 (en) * | 2003-04-09 | 2004-10-14 | Institute Of Microelectronics | Method to form Cu/OSG dual damascene structure for high performance and reliable interconnects |
US20040229460A1 (en) * | 2003-05-16 | 2004-11-18 | Wen-Kai Wan | Surface treatment of metal interconnect lines |
US6955984B2 (en) | 2003-05-16 | 2005-10-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Surface treatment of metal interconnect lines |
US20060001160A1 (en) * | 2003-05-16 | 2006-01-05 | Wen-Kai Wan | Surface treatment of metal interconnect lines |
US8053894B2 (en) | 2003-05-16 | 2011-11-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Surface treatment of metal interconnect lines |
CN1332436C (en) * | 2003-06-13 | 2007-08-15 | 因芬尼昂技术股份公司 | Bilayered metal hardmasks for use in dual damascene etch schemes |
US20050106858A1 (en) * | 2003-11-19 | 2005-05-19 | Yi-Lung Cheng | Method and system for fabricating a copper barrier layer with low dielectric constant and leakage current |
US7078336B2 (en) | 2003-11-19 | 2006-07-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method and system for fabricating a copper barrier layer with low dielectric constant and leakage current |
US7847409B2 (en) | 2004-01-14 | 2010-12-07 | International Business Machines Corporation | Sacrificial inorganic polymer intermetal dielectric damascene wire and via liner |
US20050153505A1 (en) * | 2004-01-14 | 2005-07-14 | International Business Machines Corporation | Sacrificial inorganic polymer intermetal dielectric damascene wire and via liner |
US20080036092A1 (en) * | 2004-01-14 | 2008-02-14 | International Business Machines Corporation | Sacrificial inorganic polymer intermetal dielectric damascene wire and via liner |
US7169698B2 (en) | 2004-01-14 | 2007-01-30 | International Business Machines Corporation | Sacrificial inorganic polymer intermetal dielectric damascene wire and via liner |
US7288475B2 (en) | 2004-01-14 | 2007-10-30 | International Business Machines Corporation | Sacrificial inorganic polymer intermetal dielectric damascene wire and via liner |
US20070087551A1 (en) * | 2004-01-14 | 2007-04-19 | International Business Machines Corporation | Sacrificial inorganic polymer intermetal dielectric damascene wire and via liner |
US8053901B2 (en) | 2004-01-14 | 2011-11-08 | International Business Machines Corporation | Sacrificial inorganic polymer intermetal dielectric damascene wire and via liner |
US20050157089A1 (en) * | 2004-01-20 | 2005-07-21 | Bell Byron V. | Micro-fluid ejection device having high resistance heater film |
US7080896B2 (en) | 2004-01-20 | 2006-07-25 | Lexmark International, Inc. | Micro-fluid ejection device having high resistance heater film |
US7144828B2 (en) * | 2004-01-30 | 2006-12-05 | Chartered Semiconductor Manufacturing Ltd. | He treatment to improve low-k adhesion property |
US20050245074A1 (en) * | 2004-04-29 | 2005-11-03 | Ping Jiang | In-situ etch-stop etch and ashing in association with damascene processing in forming semiconductor interconnect structures |
US7192863B2 (en) | 2004-07-30 | 2007-03-20 | Texas Instruments Incorporated | Method of eliminating etch ridges in a dual damascene process |
US20060024956A1 (en) * | 2004-07-30 | 2006-02-02 | Lu Zhijian | Method of eliminating etch ridges in a dual damascene process |
US20070001303A1 (en) * | 2005-06-30 | 2007-01-04 | Chartered Semiconductor Manufacturing, Ltd. | Integrated circuit system using dual damascene process |
US7253097B2 (en) * | 2005-06-30 | 2007-08-07 | Chartered Semiconductor Manufacturing, Ltd. | Integrated circuit system using dual damascene process |
US20080171434A1 (en) * | 2007-01-16 | 2008-07-17 | United Microelectronics Corp. | Method of fabricating dual damascene structure |
US7838415B2 (en) | 2007-01-16 | 2010-11-23 | United Microelectronics Corp. | Method of fabricating dual damascene structure |
CN101308808B (en) * | 2007-05-16 | 2012-04-18 | 联华电子股份有限公司 | Method for making double-metal inlaid structure |
CN105742233A (en) * | 2014-12-26 | 2016-07-06 | 台湾积体电路制造股份有限公司 | Mechanisms for forming semiconductor device structure with feature opening |
US10002790B2 (en) | 2014-12-26 | 2018-06-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Mechanisms for forming semiconductor device structure with feature opening |
CN105742233B (en) * | 2014-12-26 | 2019-04-26 | 台湾积体电路制造股份有限公司 | The method for being used to form the semiconductor devices with component openings |
US9646876B2 (en) | 2015-02-27 | 2017-05-09 | Applied Materials, Inc. | Aluminum nitride barrier layer |
WO2017044154A1 (en) * | 2015-09-09 | 2017-03-16 | International Business Machines Corporation | Hydrofluorocarbon gas-assisted plasma etch for interconnect fabrication |
US9934984B2 (en) | 2015-09-09 | 2018-04-03 | International Business Machines Corporation | Hydrofluorocarbon gas-assisted plasma etch for interconnect fabrication |
US10121676B2 (en) | 2015-09-09 | 2018-11-06 | International Business Machines Corporation | Interconnects fabricated by hydrofluorocarbon gas-assisted plasma etch |
US10643859B2 (en) | 2015-09-09 | 2020-05-05 | International Business Machines Corporation | Hydrofluorocarbon gas-assisted plasma etch for interconnect fabrication |
Also Published As
Publication number | Publication date |
---|---|
JP2003100870A (en) | 2003-04-04 |
EP1276146A2 (en) | 2003-01-15 |
EP1276146A3 (en) | 2003-06-11 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6410426B1 (en) | Damascene cap layer process for integrated circuit interconnects | |
US20030008490A1 (en) | Dual hardmask process for the formation of copper/low-k interconnects | |
US8299617B2 (en) | Method and apparatus for forming metal-metal oxide etch stop/barrier for integrated circuit interconnects | |
US6309955B1 (en) | Method for using a CVD organic barc as a hard mask during via etch | |
US8138082B2 (en) | Method for forming metal interconnects in a dielectric material | |
US7064059B2 (en) | Method of forming dual damascene metal interconnection employing sacrificial metal oxide layer | |
US6913994B2 (en) | Method to form Cu/OSG dual damascene structure for high performance and reliable interconnects | |
US6235633B1 (en) | Method for making tungsten metal plugs in a polymer low-K intermetal dielectric layer using an improved two-step chemical/mechanical polishing process | |
US7176571B2 (en) | Nitride barrier layer to prevent metal (Cu) leakage issue in a dual damascene structure | |
US6605540B2 (en) | Process for forming a dual damascene structure | |
US20010016414A1 (en) | Use of PE-SiON or PE-Oxide for contact or via photo and for defect reduction with oxide and w chemical-mechanical polish | |
US6620727B2 (en) | Aluminum hardmask for dielectric etch | |
JPH1012617A (en) | Wiring for integrated circuit and its manufacture | |
US6255226B1 (en) | Optimized metal etch process to enable the use of aluminum plugs | |
JP2003179136A (en) | Mask layer and interconnection structure for manufacturing dual damascene semiconductor | |
JP2002170885A (en) | Method for manufacturing semiconductor device | |
US7772112B2 (en) | Method of manufacturing a semiconductor device | |
US6900123B2 (en) | BARC etch comprising a selective etch chemistry and a high polymerizing gas for CD control | |
JP3312604B2 (en) | Method for manufacturing semiconductor device | |
JP2006128541A (en) | Method for manufacturing electronic device | |
US6632707B1 (en) | Method for forming an interconnect structure using a CVD organic BARC to mitigate via poisoning | |
US6869879B1 (en) | Method for forming conductive interconnects | |
US7015149B2 (en) | Simplified dual damascene process | |
US20040142554A1 (en) | Underlayer protection for the dual damascene etching | |
KR100476707B1 (en) | Method of manufacturing a semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: TEXAS INSTRUMENTS INCORPORATED, TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:XING, GUOQIANG;JIANG, PING;REEL/FRAME:011982/0312 Effective date: 20010625 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FPAY | Fee payment |
Year of fee payment: 12 |