US6064266A - Load limiting circuit and method for limiting the output impedance seen by an amplifier - Google Patents
Load limiting circuit and method for limiting the output impedance seen by an amplifier Download PDFInfo
- Publication number
- US6064266A US6064266A US09/153,799 US15379998A US6064266A US 6064266 A US6064266 A US 6064266A US 15379998 A US15379998 A US 15379998A US 6064266 A US6064266 A US 6064266A
- Authority
- US
- United States
- Prior art keywords
- circuit
- impedance
- output
- output impedance
- value
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Images
Classifications
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M3/00—Conversion of dc power input into dc power output
- H02M3/22—Conversion of dc power input into dc power output with intermediate conversion into ac
- H02M3/24—Conversion of dc power input into dc power output with intermediate conversion into ac by static converters
- H02M3/28—Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M1/00—Details of apparatus for conversion
- H02M1/32—Means for protecting converters other than automatic disconnection
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03G—CONTROL OF AMPLIFICATION
- H03G11/00—Limiting amplitude; Limiting rate of change of amplitude ; Clipping in general
Definitions
- the present invention relates to a load conditioning circuit coupled to the output of an amplifier and more specifically to a load limiting circuit and method for limiting the output impedance seen by an amplifier.
- Class S amplifiers/modulators are used for both amplification and amplitude modulation of a signal, especially in radio frequency applications.
- the popularity of class S amplifiers/modulators is due, in part, to the high rate of efficiency possible using class S techniques, which in many cases is close to 100 percent.
- At least one example where the use of class S amplifiers/modulators has been previously effective is in narrowband applications.
- Narrowband applications are applications where the frequency range of the input signal is relatively limited.
- a class S amplifier/modulator would preferably be used to provide the DC power to a radio frequency power amplifier.
- the power amplifier stage is typically a class AB radio frequency amplifier.
- FIG. 1 shows a block diagram 10 generally depicting an amplifier 12 for receiving a sinusoidal input signal 14 and producing an amplified output signal.
- the amplifier corresponds to a class S amplifier/modulator 12, which includes a pulse width modulation circuit (PWM) 16 and a low pass filter 18.
- PWM pulse width modulation circuit
- FIG. 2 shows a circuit schematic 20 of an example of an output drive stage and low pass filter for a class S amplifier
- the output drive stage is part of the PWM circuit 16.
- the output drive stage includes a pair of transistors; 22 and 24 arranged in a totem pole configuration.
- the source of transistor 22 is coupled to the supply voltage 26 and the drain of transistor 22 is coupled to the source of transistor 24.
- the drain of transistor 24 is coupled to ground 28.
- the gates of transistors 22 and 24 are each coupled to separate drivers 30 and 32.
- the connection between the drain of transistor 22 and the source of transistor 24 forms an output of the output drive stage, which is coupled to the input of a low pass filter.
- the low pass filter includes a pair of LC circuits, wherein the inductors 34 and 36 are coupled in series with the output signal path, and the capacitors 38 and 40 are coupled across the output signal path and ground 28.
- the output drive stage produces a pulse modulated signal having a varying duty ratio.
- the low pass filter receives the pulse modulated signal and produces an output signal having a more slowly varying DC or average voltage component to appear at the output load.
- the output drive stage illustrated in FIG. 2, will generally operate efficiently for signals having a frequency up to 1 MHz, however for signals greater than 1 MHz, the efficiency of the output drive stage begins to significantly degrade.
- FIG. 3 shows a circuit schematic 42 of an output drive stage and low pass filter for a class S modulator.
- the output drive stage and low pass filter 42 of FIG. 3 differs from the output drive stage and low pass filter 20 of FIG. 2, in that in place of the transistor 24, a commutating diode 44 is used.
- the commutating diode 44 has its anode coupled to the drain of transistor 22 and its cathode coupled to ground 28.
- the second driver 32 is not present.
- the output drive stage of FIG. 3 further includes a second diode 46 having its anode coupled to the supply voltage 26 and its cathode coupled to the drain of transistor 22 and the anode of the commutating diode 44, which corresponds to the output of the output drive stage and the input of the low pass filter.
- a class S modulator having the output drive stage and low pass filter 42 of FIG. 3, is capable of efficiently operating at higher operating frequencies, however is much more sensitive to variations in the output impedance.
- the output drive stage of FIG. 3, experiences a degradation in performance when the output impedance exceeds approximately 10 times the average design load.
- a class S amplifier/modulator would preferably be used as a DC power supply, for producing an output signal which would be used as the power supply input to a subsequent class AB radio frequency amplifier stage.
- the input impedance of a class AB amplifier provides an output load impedance for the class S amplifier/modulator which can be closely approximated as a current source 48, whose magnitude is proportional to the sum of the quiescent bias current plus the instantaneous envelope current.
- the current source 48 is shown in FIG. 1.
- the input signal can be represented by the equation:
- the output voltage can be represented by the equation:
- ⁇ e (t) represents the phase difference between the output current i e (t) and the output voltage v e (t), which results from the current source having an equivalent impedance Z Load , which includes both a real and a reactive component.
- the output impedance Z Load is graphically, represented by graph 50, shown in FIG. 4.
- the spikes 52 represent the maximum value of the output impedance Z Load , which occurs when the output current i e (t) is approximately zero.
- the valleys 54 represent the minimum value of the output impedance Z Load , which occurs when the output voltage V e (t) is approximately zero.
- the output impedance Z Load often will vary by a factor greater than 10 times the average design load. As previously identified, the largely varying output impedance Z Load will interfere with the efficient operation of the class S modulator having the output drive stage and low pass filter, shown in FIG. 3. Therefore a load limiting circuit and method for limiting the output impedance seen by an amplifier would be beneficial.
- FIG. 1 is a block diagram generally depicting an amplifier for receiving a sinusoidal input signal and producing an amplified output signal.
- FIG. 2 is a circuit schematic of an example of an output drive stage and low pass filter for a class S amplifier.
- FIG. 3 is a circuit schematic of an example of an output drive stage and low pass filter for a class S modulator.
- FIG. 4 is a graph of the equivalent output impedance seen by a class S amplifier versus time when driving a class AB amplifier.
- FIG. 5 is a block diagram generally depicting a load limiting circuit in accordance with the present invention coupled to the output of a class S amplifier/modulator.
- FIG. 6 is a circuit schematic of a preferred embodiment of the load limiting circuit, shown in FIG. 5.
- the present invention provides for a load limiting circuit and method for limiting the output impedance seen by an amplifier, wherein a load limiting impedance is selectively coupled in parallel with the output impedance, when the output impedance rises above a predetermined value.
- a load limiting circuit for limiting the output impedance seen by an amplifier comprising a load monitoring circuit for detecting the value of the output impedance, and a threshold detect circuit, coupled to said load monitoring circuit for comparing the value of the output impedance to a predetermined value.
- the load limiting circuit further comprises a load limiting impedance, and a switch circuit coupled to said threshold detect circuit arid said load limiting impedance for selectively coupling said load limiting impedance in parallel with the output impedance when the value of the output impedance rises above said predetermined value.
- a method for limiting the output impedance seen by an amplifier.
- the method comprises the steps of detecting the value of the output impedance, comparing the value of the output impedance to a predetermined value, and selectively coupling a load limiting impedance in parallel with the output impedance when the value of the output impedance rises above said predetermined value.
- FIG. 5 a block diagram of a load limiting circuit 56 in accordance with the present invention.
- the load limiting circuit 56 is coupled between the output of a class S amplifier/modulator 12 and the load being driven by the amplifier.
- the load being driven by the amplifier is a class AB amplifier depicted by a current source 48.
- the load limiting circuit 56 includes a load monitoring circuit 58 coupled between the class S amplifier/modulator 12 and the current source 48, for detecting the value of the output impedance.
- the load monitoring circuit 58 is coupled to a threshold detect circuit 60, which compares the value of the output impedance to a predetermined threshold.
- the threshold detect circuit 60 is coupled to a switch circuit 62, for selectively coupling a load limiting impedance 64, in parallel with the current source 48, in response to the threshold detect circuit 60 detecting the output impedance rising above the predetermined threshold.
- FIG. 6, is a circuit schematic of a preferred embodiment of the load limiting circuit 56, shown in FIG. 5.
- the load limiting circuit includes an input terminal 66 coupled to the output of an amplifier.
- the amplifier corresponds to the class S amplifier/modulator 12, shown in FIG. 5.
- the input terminal 66 is further coupled to the load monitoring circuit 58, which is coupled to an output terminal 68 for detecting the value of an output impedance coupled to the output terminal 68.
- the output impedance is represented by a current source 48, and corresponds to the output impedance associated with driving a class AB amplifier.
- the load monitoring circuit 58 includes a sense resistor 70 in series with the input terminal 66 and the output terminal 68, which produces a voltage drop across the sense resistor 70 corresponding to the current flowing from the class S amplifier 12 through the load monitoring circuit 58 to the current source 48.
- the load monitoring circuit 58 further includes a first transconductance amplifier 72 having a positive input terminal coupled to the end of the sense resistor 70 coupled to the output terminal, and a negative input terminal coupled to the end of the sense resistor 70 coupled to the input terminal 66.
- the first transconductance amplifier 72 monitors the voltage drop across the sense resistor 70 and sinks a current corresponding to the voltage drop across the sense resistor 70. Together the sense resistor 70 and the first transconductance amplifier 72 form a current sense circuit which determines the value of the output impedance by detecting the output current.
- the output of the first transconductance amplifier 72 is coupled to the input of a buffer 74, as part of the threshold detect circuit 60.
- the input of the buffer 74 is further coupled to a second transconductance amplifier 76, which produces a current corresponding to the value of a predetermined threshold.
- the value of the predetermined threshold is determined by the positive input terminal of the second transconductance amplifier 76 being coupled to a resistor 78 in series with a voltage source 80, and the negative input terminal being coupled to ground via resistor 82.
- the buffer 74 produces an output signal corresponding to the sum of the currents produced by the first transconductance amplifier 72 and the second transconductance amplifier 76, which relates to the output impedance rising above said predetermined value.
- the output of the buffer 74 is coupled to the input of the switch circuit 62 via a resistor 84.
- the output of the buffer 74 is further fed back to the negative input terminal of second transconductance amplifier 76 via a resistor 36 coupled to resistor 84.
- the switch circuit 62 includes a bipolar transistor 88 with its base coupled to the output of the buffer 74 via resistor 84.
- the transistor 88 effectively operates as a switch, which opens and closes dependent upon the signal received from the threshold detect circuit 60.
- the emitter of transistor 88 is coupled to ground 28 and the collector of the transistor 88 is coupled to a load limiting impedance 64.
- the preferred embodiment of the switch circuit 62 includes a first diode 90 having its anode coupled to the base of transistor 88, and its cathode coupled to ground 28.
- the switch circuit 62 further includes a second diode 92 having its anode coupled to the collector of transistor 88, and its cathode coupled to the base of transistor 88.
- the first diode 90 and the second diode 92 operate as clamping diodes which prevent saturation in transistor 88, allowing for the transistor 88 to have faster switching speeds.
- the load limiting impedance 64 includes a resistor 94 having one end coupled to the input terminal 66 and the other end coupled to the collector of transistor 88.
- the series combination resistor 94 and transistor 88 provide an alternative parallel path to ground for the output of the amplifier 12 coupled to the input terminal 66.
- the alternative parallel path to ground 28 limits the value of the output impedance seen by the amplifier 12, when the value of the output impedance associated with the current source 48 rises above the predetermined value.
- the transistor turning on and creating the alternative parallel path to ground only occurs when the current from the amplifier 12 is close to or at zero, and therefore there is very little current which can be diverted through the alternative parallel path and the load limiting impedance 64. Correspondingly very little power is Lost through the alternative path. At the same time the output impedance seen by amplifier 12 is prevented from rising to too high of a value, which allows th(e amplifier 12 to maintain efficient operation at higher frequencies.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Amplifiers (AREA)
Abstract
Description
V.sub.in (t)=A cos(ω.sub.m t)+V.sub.p (t)
i.sub.e (t)=b cos(ω.sub.m t)+dc.sub.i
V.sub.e (t)=a cos(ω.sub.m t+φ.sub.e (t))+dc.sub.v
Claims (9)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/153,799 US6064266A (en) | 1998-09-15 | 1998-09-15 | Load limiting circuit and method for limiting the output impedance seen by an amplifier |
PCT/US1999/019369 WO2000016477A1 (en) | 1998-09-15 | 1999-08-23 | A load limiting circuit and method for limiting the output impedance seen by an amplifier |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/153,799 US6064266A (en) | 1998-09-15 | 1998-09-15 | Load limiting circuit and method for limiting the output impedance seen by an amplifier |
Publications (1)
Publication Number | Publication Date |
---|---|
US6064266A true US6064266A (en) | 2000-05-16 |
Family
ID=22548780
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/153,799 Expired - Lifetime US6064266A (en) | 1998-09-15 | 1998-09-15 | Load limiting circuit and method for limiting the output impedance seen by an amplifier |
Country Status (2)
Country | Link |
---|---|
US (1) | US6064266A (en) |
WO (1) | WO2000016477A1 (en) |
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6426677B1 (en) * | 2001-09-14 | 2002-07-30 | Intersil Americas Inc. | Linearization bias circuit for BJT amplifiers |
US6788151B2 (en) | 2002-02-06 | 2004-09-07 | Lucent Technologies Inc. | Variable output power supply |
US20050270105A1 (en) * | 2002-09-17 | 2005-12-08 | Koninklijke Philips Electronics N.V. | Preserving linearity of a rf power amplifier |
US20060125568A1 (en) * | 2004-12-10 | 2006-06-15 | Felder Matthew D | Current threshold circuit |
US20070132510A1 (en) * | 2002-12-12 | 2007-06-14 | Saleh Osman | Preserving linearity of an isolator-free power amplifier by dynamically switching active devices |
US20070146074A1 (en) * | 2002-12-12 | 2007-06-28 | Saleh Osman | Preserving linearity of an isolator-free power amplifier by dynamically adjusting gain |
US20080191745A1 (en) * | 2005-06-30 | 2008-08-14 | International Business Machines Corporation | High-speed differential receiver |
US20090096533A1 (en) * | 2007-10-16 | 2009-04-16 | Paul Susanne A | Adaptively tuned rf power amplifier |
GB2457940A (en) * | 2008-02-29 | 2009-09-02 | Nujira Ltd | Filter with reduced output impedance for switched mode power supply |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3904971A (en) * | 1971-09-29 | 1975-09-09 | Us Navy | Automatic gain control amplifier circuit |
US4013925A (en) * | 1975-11-10 | 1977-03-22 | Motorola, Inc. | Overload protection circuit for voltage regulator |
US4270159A (en) * | 1979-05-01 | 1981-05-26 | Lucas Industries Limited | Transistor protection circuits |
US4301490A (en) * | 1979-07-09 | 1981-11-17 | American Standard Inc. | Electronic overload protection circuit |
US5936470A (en) * | 1997-12-10 | 1999-08-10 | Delco Electronics Corporation | Audio amplifier having linear gain control |
-
1998
- 1998-09-15 US US09/153,799 patent/US6064266A/en not_active Expired - Lifetime
-
1999
- 1999-08-23 WO PCT/US1999/019369 patent/WO2000016477A1/en active Application Filing
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3904971A (en) * | 1971-09-29 | 1975-09-09 | Us Navy | Automatic gain control amplifier circuit |
US4013925A (en) * | 1975-11-10 | 1977-03-22 | Motorola, Inc. | Overload protection circuit for voltage regulator |
US4270159A (en) * | 1979-05-01 | 1981-05-26 | Lucas Industries Limited | Transistor protection circuits |
US4301490A (en) * | 1979-07-09 | 1981-11-17 | American Standard Inc. | Electronic overload protection circuit |
US5936470A (en) * | 1997-12-10 | 1999-08-10 | Delco Electronics Corporation | Audio amplifier having linear gain control |
Cited By (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6426677B1 (en) * | 2001-09-14 | 2002-07-30 | Intersil Americas Inc. | Linearization bias circuit for BJT amplifiers |
US6788151B2 (en) | 2002-02-06 | 2004-09-07 | Lucent Technologies Inc. | Variable output power supply |
US7482873B2 (en) | 2002-09-17 | 2009-01-27 | Nxp B.V. | Preserving linearity of a rf power amplifier |
US20050270105A1 (en) * | 2002-09-17 | 2005-12-08 | Koninklijke Philips Electronics N.V. | Preserving linearity of a rf power amplifier |
US20090289719A1 (en) * | 2002-09-17 | 2009-11-26 | Adrianus Van Bezooijen | Preserving Linearity of a RF Power Amplifier |
US20070132510A1 (en) * | 2002-12-12 | 2007-06-14 | Saleh Osman | Preserving linearity of an isolator-free power amplifier by dynamically switching active devices |
US20070146074A1 (en) * | 2002-12-12 | 2007-06-28 | Saleh Osman | Preserving linearity of an isolator-free power amplifier by dynamically adjusting gain |
US7382193B2 (en) | 2002-12-12 | 2008-06-03 | Nxp B.V. | Preserving linearity of an isolator-free power amplifier by dynamically adjusting gain and phase |
US7408404B2 (en) | 2002-12-12 | 2008-08-05 | Nxp B.V. | Preserving linearity of an isolator-free power amplifier by dynamically switching active devices |
US7164320B2 (en) * | 2004-12-10 | 2007-01-16 | Sigmatel, Inc. | Current threshold circuit |
US20060125568A1 (en) * | 2004-12-10 | 2006-06-15 | Felder Matthew D | Current threshold circuit |
US20080191745A1 (en) * | 2005-06-30 | 2008-08-14 | International Business Machines Corporation | High-speed differential receiver |
US20090096533A1 (en) * | 2007-10-16 | 2009-04-16 | Paul Susanne A | Adaptively tuned rf power amplifier |
US7911277B2 (en) | 2007-10-16 | 2011-03-22 | Black Sand Technologies, Inc. | Adaptively tuned RF power amplifier |
GB2457940A (en) * | 2008-02-29 | 2009-09-02 | Nujira Ltd | Filter with reduced output impedance for switched mode power supply |
US20110095846A1 (en) * | 2008-02-29 | 2011-04-28 | Nujira Limited | Filter for Switched Mode Power Supply |
GB2457940B (en) * | 2008-02-29 | 2013-05-01 | Nujira Ltd | Improved filter for switched mode power supply |
US8879284B2 (en) | 2008-02-29 | 2014-11-04 | Nujira Limited | Filter for switched mode power supply |
US9608445B2 (en) | 2008-02-29 | 2017-03-28 | Snaptrack, Inc. | Filter for switched mode power supply |
Also Published As
Publication number | Publication date |
---|---|
WO2000016477A1 (en) | 2000-03-23 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7642847B2 (en) | Power supply processing for power amplifiers | |
US5528192A (en) | Bi-mode circuit for driving an output load | |
US6665525B2 (en) | High-level modulation method and apparatus | |
KR101467230B1 (en) | Multi-mode bias modulator and envelope tracking power amplifier using the same | |
Staudinger et al. | High efficiency CDMA RF power amplifier using dynamic envelope tracking technique | |
JP5379110B2 (en) | Apparatus and method for efficiently amplifying a broadband envelope signal | |
US6130579A (en) | Feed-forward biasing for RF amplifiers | |
KR101101575B1 (en) | Systems and methods for self-mixing adaptive bias circuit for power amplifier | |
JP3459442B2 (en) | Differential amplifier circuit and power amplifier device using the same | |
JP3372438B2 (en) | Linear power amplifier and method using active bias to increase efficiency | |
US4115739A (en) | Power amplifier | |
US7728663B2 (en) | Integrated implementation of a voltage boost follower and method therefor | |
US5554959A (en) | Linear power amplifier with a pulse density modulated switching power supply | |
US4462004A (en) | Dynamic class-4 FET amplifier | |
US6064266A (en) | Load limiting circuit and method for limiting the output impedance seen by an amplifier | |
US5374899A (en) | Self biased power amplifier employing FETs | |
CN1150504A (en) | Linear microwave power amplifier with supply power injection controlled by modulation envelope | |
US7560992B2 (en) | Dynamically biased amplifier | |
US4509101A (en) | Protection circuit for switching power amplifier | |
US6937095B2 (en) | Efficient, switched linear signal driver | |
US6893101B2 (en) | Active element bias circuit for RF power transistor input | |
US6600344B1 (en) | Predistortion circuit for RF detector | |
JPWO2008136124A1 (en) | amplifier | |
US4072908A (en) | Audio amplifier with constant current consumption | |
EP0715404B1 (en) | High frequency amplifying circuit |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: MOTOROLA, INC., ILLINOIS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:ANDERSON, DALE ROBERT;ASHABRANER, JAMES ORAH;REEL/FRAME:009466/0618 Effective date: 19980911 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
REMI | Maintenance fee reminder mailed | ||
FPAY | Fee payment |
Year of fee payment: 8 |
|
SULP | Surcharge for late payment |
Year of fee payment: 7 |
|
AS | Assignment |
Owner name: MOTOROLA MOBILITY, INC, ILLINOIS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MOTOROLA, INC;REEL/FRAME:025673/0558 Effective date: 20100731 |
|
FPAY | Fee payment |
Year of fee payment: 12 |
|
AS | Assignment |
Owner name: MOTOROLA MOBILITY LLC, ILLINOIS Free format text: CHANGE OF NAME;ASSIGNOR:MOTOROLA MOBILITY, INC.;REEL/FRAME:029216/0282 Effective date: 20120622 |
|
AS | Assignment |
Owner name: GOOGLE TECHNOLOGY HOLDINGS LLC, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MOTOROLA MOBILITY LLC;REEL/FRAME:034310/0001 Effective date: 20141028 |