US6040727A - Delay device - Google Patents

Delay device Download PDF

Info

Publication number
US6040727A
US6040727A US09/061,814 US6181498A US6040727A US 6040727 A US6040727 A US 6040727A US 6181498 A US6181498 A US 6181498A US 6040727 A US6040727 A US 6040727A
Authority
US
United States
Prior art keywords
clock
clock signal
signal
delay
storage elements
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
US09/061,814
Inventor
Sonke Struck
Ernst Holger
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
US Philips Corp
Original Assignee
US Philips Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by US Philips Corp filed Critical US Philips Corp
Assigned to U.S. PHILIPS CORPORATION reassignment U.S. PHILIPS CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: ERNST, HOLGER, STRUCK, SONKE
Application granted granted Critical
Publication of US6040727A publication Critical patent/US6040727A/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C27/00Electric analogue stores, e.g. for storing instantaneous values
    • G11C27/04Shift registers
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K5/00Manipulating of pulses not covered by one of the other main groups of this subclass
    • H03K5/13Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals
    • H03K5/135Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals by the use of time reference signals, e.g. clock signals

Definitions

  • the invention relates to a delay device comprising storage elements arranged in at least two rows in an integrated circuit, preferably in switched-capacitor technology.
  • European Patent Application EP-A-0 383 387 corresponding to U.S. Pat. No. 5,012,143 discloses an integrated circuit which includes delay devices whose storage elements are implemented in switched-capacitor technology and which are arranged in a plurality of rows.
  • delay devices having their storage elements arranged in a plurality of rows, a problem arises when the delay devices should produce a delay by an odd multiple of the clock period with which the signals stored temporarily in the storage elements are read out. This is because during read-out (as well as during read in,) the clock signal should alternately be applied to the rows of storage elements, in which the rows should each have the same number of storage elements. Therefore, in the case of, for example, a delay device having storage elements arranged in two rows, a delay by an odd multiple of the period of the clock signal for read-in and read-out cannot readily be obtained.
  • the delay device comprises an even number of storage elements, and a first clock signal is provided, and, for producing a delay time equal to an odd multiple of the clock period of the first clock signal, a second clock signal is generated by means of a clock generation circuit, this second clock signal clocking the storage elements and being generated from the first clock signal in such a manner that one clock pulse of the first clock signal is suppressed in a selectable or given cycle, and all the other clock pulses in the cycle are taken over in the second clock signal.
  • a second clock signal which essentially corresponds to the first clock signal, is generated by means of a clock generation circuit.
  • a pulse is suppressed in the second clock signal in given cycles.
  • Such a cycle can be, for example, the duration of one picture line of a television signal to be delayed by means of the delay device.
  • Such a line has a given duration and, as a consequence, its duration corresponds to a given number of clock pulses of the first clock signal. In the present example, this number of clock pulses designates the given cycle. In this cycle each time, one of the pulses of the first clock signal is suppressed so as to generate the second clock signal.
  • the clock period has the desired duration, i.e., the second clock signal still has the same clock period as the first clock signal by means of which the data has been read into or out of the delay device. Nevertheless, it has an odd number of clock pulses in the given cycle, so that it is achieved, within the selectable or given cycle, to generate a delay which is an odd multiple of the clock period of the first clock signal.
  • An embodiment of the invention has the characteristic features that a video signal is applied to the delay device and during the generation of the second clock signal, the clock generation circuit suppresses a clock pulse in the first clock signal during time intervals in which the video signal does not transmit any picture information, preferably during the blanking intervals at the beginning of the picture lines of the video signal.
  • the clock pulse suppressed in the given or selectable cycle ensures that no signal can be read in or read out during said time intervals. Therefore, this clock pulse is preferably situated in the clock signal in such a manner that it appears in time intervals in which no picture information is transmitted.
  • Another advantageous embodiment of the invention has the characteristic feature that there is provided a clock generation circuit which is common to the delay devices and which supplies the second clock signal, by means of which the storage elements in both delay devices are clocked.
  • a clock generation circuit which is common to the delay devices and which supplies the second clock signal, by means of which the storage elements in both delay devices are clocked.
  • Many filter arrangements particularly comb filter arrangements, use a plurality of, generally two, delay devices. For such filter arrangements, the second clock signal must be generated only once. Consequently, only one clock generation circuit common to all the delay devices is required.
  • the delay devices should produce a delay corresponding to a duration of 1135 clock pulses, because this number of pulses provides an ideal comb filtering. Since this cannot be achieved by means of an even number of storage elements, the second clock signal in the present example is generated from the first clock signal with a cycle of 1135 clock pulses in such a manner that one pulse of the cycle is omitted, as a result of which the second clock signal has only 1134 clock pulses in a cycle of the same length, which is ideal for reading in or reading out the storage cells of the delay devices.
  • FIG. 1 shows a block diagram of a comb filter arrangement including two delay devices a clock pulse generation circuit in accordance with the invention
  • FIG. 2 shows waveforms of the first and the second clock signal for the arrangement of FIG. 1;
  • FIG. 3 shows a circuit diagram of a delay device of FIG. 1.
  • FIG. 1 shows a block diagram of a comb filter arrangement 1 including two delay devices 2 and 3.
  • Each of the delay devices 2 and 3 comprises storage elements, not shown, arranged in two rows 4, 5 and 6, 7, respectively.
  • the storage elements are preferably implemented in switched capacitor technology.
  • Each of the delay devices includes, for example, 1134 storage cells for filtering a video signal in accordance with the PAL transmission standard reproduced by means of a video recorder.
  • FIG. 3 shows a circuit diagram of one of the delay devices 2, 3.
  • the delay device includes 1134 storage cells in the form of capacitors C1-C1134, arranged in two rows (4, 5 and 6, 7), a first row (4, 6) including capacitors C1-C567, and a second row (5, 7) including C568-C1134.
  • the input signal to be delayed is applied via the input line 31 and is stored on one plate (electrode) of the relevant capacitor (C1-C1134), the other plate of the relevant capacitor being connected to a reference voltage.
  • the information-containing plates are connected via switches T1 to the input line 31 and via switches T2 to an output line 32, which is connected to the amplifier 8.
  • the switches T1 and T2 are MOS transistors, whose source and drain electrodes constitute a current path between the information-containing capacitance plates, on the one hand, and the input and output lines 31 and 32, on the other hand.
  • the gate electrodes of the transistors T1 and T2 are controlled by s shift register which is constructed in known manner as a circuit of dynamic flip-flops 36.
  • the shift register receives the signal pulse SW and transports this pulse from flip-flop to flip-flop, which correspondingly cause the sequential storage of the input signal and the sequential reading of the previously stored signal from the first storage cell (C1) to the last storage cell (C1134), the corresponding transistors T1 and T2 being sequentially rendered conductive and non-conductive through the connections 37.
  • the transport of the pulse SW and the sequential storage of the input signal and the sequential reading of the previously stored signal is controlled by clock ⁇ , which is connected to the output of the clock processing circuit 10.
  • a read-in transistor T1 of a first storage cell and the read-out transistor T2 of the next storage cell are connected by a command connection 37 to an output of the shift register (a corresponding flip-flop 36), as a result of which a storage cell is read out (reset) and the following storage cell is written into using the same signal at the connection 37, the information of the storage cell remaining stored until a new pulse SW passes the relevant connection 37.
  • this delay device has 1134 storage cells, for an ideal filtering, 1135 storage cells would be more favorable. Since this cannot be realized and, moreover, the clock period, during the read-in and read-out of the individual storage cells, should not be changed, there has been provided a clock generation circuit 9 which generates a second clock signal from a first clock signal comprising clock pulses having the desired clock period. In one cycle, this clock signal has only 1134 clock pulses and is processed by means of a clock processing circuit 10 and applied to the two delay devices 2 and 3, i.e. to the storage cells arranged in the rows 4, 5 and 6, 7, respectively.
  • the input signal of the comb filter arrangement which can be, for example, a video signal, is applied to the two delay devices 2 and 3 of the comb filter arrangement 1.
  • the two signals are combined, amplified by means of an amplifier 8, and made available as an output signal.
  • each of the delay devices includes 1134 storage cells arranged in the two rows 4, 5 and 6, 7, respectively.
  • the read-in and read-out processes are controlled in different ways in the two delay devices 2 and 3, in such a manner that one delay device provides a delay equal to substantially two line periods of the video signal while the other delay device provides only a very small delay.
  • the principal function of the second delay device is therefore not to produce a delay but to process the video signal in the same way as the other delay device, so that similar amplitude errors, etc., are obtained.
  • the delay devices can be constructed only in such a manner that they have equal numbers of storage elements in both rows.
  • the read-in and read-out processes should be performed with clock pulses of a given clock period.
  • the clock signal having the desired frequency is the first clock signal, which is referenced clock1 in both Figures.
  • This clock signal comprises a given number of clock pulses having the desired period during a selectable or given time interval, for example, for the duration of one picture line of a video signal.
  • this clock signal is applied to the clock generation circuit 9 to derive the second clock signal clock2.
  • the waveform diagram in FIG. 2 shows that the second clock signal essentially corresponds to the first clock signal, but that in the waveform shown in FIG. 2, one pulse has been omitted.
  • the second clock signal one pulse of the first clock signal is suppressed in a given cycle of a given duration. From this, the second clock signal clock 2 is generated by means of which, after subsequent processing, the two delay devices 2 and 3 of the arrangement of FIG. 1 are clocked.
  • the second clock signal Due to this method of generating the second clock signal, it is possible to meet the requirement that a delay time, corresponding to an odd multiple of the period, should be obtained while nevertheless an odd number of storage elements in the delay devices 2 and 3 can be addressed, i.e., to read data into or out of these devices. In spite of this, if the gap is ignored, the second clock signal has a frequency or period of the desired value.
  • a switching signal SW is applied to the clock generation circuit 9 in FIG. 1, and to the delay devices 2 and 3 this switching signal, for example, in the case that a video signal is processed, occurring during the blanking interval at the beginning of each picture line, in which no picture information is transmitted. This ensures that the picture information is not affected during the "missing" pulse in the second clock signal.

Landscapes

  • Physics & Mathematics (AREA)
  • Nonlinear Science (AREA)
  • Processing Of Color Television Signals (AREA)
  • Pulse Circuits (AREA)
  • Shift Register Type Memory (AREA)
  • Filters That Use Time-Delay Elements (AREA)
  • Noise Elimination (AREA)

Abstract

A delay device includes storage elements arranged in at least two rows 4, 5; 6, 7 in an integrated circuit, preferably in switched-capacitor technology. The delay device 2; 3 has an even number of storage elements. A first clock signal is provided from which, for producing a delay time equal to an odd multiple of the clock period of the first clock signal, a second clock signal is derived by means of a clock generation circuit 9, this second clock signal clocking the storage elements and being derived from the first clock signal in such a manner that one clock pulse of the first clock signal is suppressed in a selectable or given cycle and all the other clock pulses in the cycle are taken over in the second clock signal.

Description

BACKGROUND OF THE INVENTION
1. Field of the Invention
The invention relates to a delay device comprising storage elements arranged in at least two rows in an integrated circuit, preferably in switched-capacitor technology.
2. Description of the Related Art
European Patent Application EP-A-0 383 387, corresponding to U.S. Pat. No. 5,012,143 discloses an integrated circuit which includes delay devices whose storage elements are implemented in switched-capacitor technology and which are arranged in a plurality of rows. In such delay devices having their storage elements arranged in a plurality of rows, a problem arises when the delay devices should produce a delay by an odd multiple of the clock period with which the signals stored temporarily in the storage elements are read out. This is because during read-out (as well as during read in,) the clock signal should alternately be applied to the rows of storage elements, in which the rows should each have the same number of storage elements. Therefore, in the case of, for example, a delay device having storage elements arranged in two rows, a delay by an odd multiple of the period of the clock signal for read-in and read-out cannot readily be obtained.
SUMMARY OF THE INVENTION
It is an object of the invention to provide a delay device of this type which solves this problem.
According to the invention, this object is achieved in that the delay device comprises an even number of storage elements, and a first clock signal is provided, and, for producing a delay time equal to an odd multiple of the clock period of the first clock signal, a second clock signal is generated by means of a clock generation circuit, this second clock signal clocking the storage elements and being generated from the first clock signal in such a manner that one clock pulse of the first clock signal is suppressed in a selectable or given cycle, and all the other clock pulses in the cycle are taken over in the second clock signal.
In the prior-art devices, read-in and read-out are effected quasi by means of the first clock signal. This clock signal has a frequency which is such that the clock period defines the desired instants at which read-in or read-out should take place. However, this gives rise to the afore-mentioned problem. Therefore, a second clock signal, which essentially corresponds to the first clock signal, is generated by means of a clock generation circuit. However, in comparison with the first clock signal, a pulse is suppressed in the second clock signal in given cycles. Such a cycle can be, for example, the duration of one picture line of a television signal to be delayed by means of the delay device. Such a line has a given duration and, as a consequence, its duration corresponds to a given number of clock pulses of the first clock signal. In the present example, this number of clock pulses designates the given cycle. In this cycle each time, one of the pulses of the first clock signal is suppressed so as to generate the second clock signal.
Thus, two goals are attained by means of the second clock signal. On the one hand, the clock period has the desired duration, i.e., the second clock signal still has the same clock period as the first clock signal by means of which the data has been read into or out of the delay device. Nevertheless, it has an odd number of clock pulses in the given cycle, so that it is achieved, within the selectable or given cycle, to generate a delay which is an odd multiple of the clock period of the first clock signal.
An embodiment of the invention has the characteristic features that a video signal is applied to the delay device and during the generation of the second clock signal, the clock generation circuit suppresses a clock pulse in the first clock signal during time intervals in which the video signal does not transmit any picture information, preferably during the blanking intervals at the beginning of the picture lines of the video signal. The clock pulse suppressed in the given or selectable cycle ensures that no signal can be read in or read out during said time intervals. Therefore, this clock pulse is preferably situated in the clock signal in such a manner that it appears in time intervals in which no picture information is transmitted.
Another advantageous embodiment of the invention has the characteristic feature that there is provided a clock generation circuit which is common to the delay devices and which supplies the second clock signal, by means of which the storage elements in both delay devices are clocked. Many filter arrangements, particularly comb filter arrangements, use a plurality of, generally two, delay devices. For such filter arrangements, the second clock signal must be generated only once. Consequently, only one clock generation circuit common to all the delay devices is required.
For example, for a comb filter arrangement by means of which the chroma signal is to be filtered out of the PAL-standard video signal reproduced by means of a video recorder, the delay devices should produce a delay corresponding to a duration of 1135 clock pulses, because this number of pulses provides an ideal comb filtering. Since this cannot be achieved by means of an even number of storage elements, the second clock signal in the present example is generated from the first clock signal with a cycle of 1135 clock pulses in such a manner that one pulse of the cycle is omitted, as a result of which the second clock signal has only 1134 clock pulses in a cycle of the same length, which is ideal for reading in or reading out the storage cells of the delay devices.
BRIEF DESCRIPTION OF THE DRAWING
An embodiment of the invention will be described in more detail, by way of example, with reference to the drawing. In the drawing:
FIG. 1 shows a block diagram of a comb filter arrangement including two delay devices a clock pulse generation circuit in accordance with the invention; and
FIG. 2 shows waveforms of the first and the second clock signal for the arrangement of FIG. 1; and
FIG. 3 shows a circuit diagram of a delay device of FIG. 1.
DESCRIPTION OF THE PREFERRED EMBODIMENT
FIG. 1 shows a block diagram of a comb filter arrangement 1 including two delay devices 2 and 3.
Each of the delay devices 2 and 3 comprises storage elements, not shown, arranged in two rows 4, 5 and 6, 7, respectively. The storage elements are preferably implemented in switched capacitor technology.
Each of the delay devices includes, for example, 1134 storage cells for filtering a video signal in accordance with the PAL transmission standard reproduced by means of a video recorder. FIG. 3 shows a circuit diagram of one of the delay devices 2, 3. In particular, the delay device includes 1134 storage cells in the form of capacitors C1-C1134, arranged in two rows (4, 5 and 6, 7), a first row (4, 6) including capacitors C1-C567, and a second row (5, 7) including C568-C1134. The input signal to be delayed is applied via the input line 31 and is stored on one plate (electrode) of the relevant capacitor (C1-C1134), the other plate of the relevant capacitor being connected to a reference voltage. The information-containing plates are connected via switches T1 to the input line 31 and via switches T2 to an output line 32, which is connected to the amplifier 8. The switches T1 and T2 are MOS transistors, whose source and drain electrodes constitute a current path between the information-containing capacitance plates, on the one hand, and the input and output lines 31 and 32, on the other hand. The gate electrodes of the transistors T1 and T2 are controlled by s shift register which is constructed in known manner as a circuit of dynamic flip-flops 36. The shift register (flip-flops 36) receives the signal pulse SW and transports this pulse from flip-flop to flip-flop, which correspondingly cause the sequential storage of the input signal and the sequential reading of the previously stored signal from the first storage cell (C1) to the last storage cell (C1134), the corresponding transistors T1 and T2 being sequentially rendered conductive and non-conductive through the connections 37. The transport of the pulse SW and the sequential storage of the input signal and the sequential reading of the previously stored signal is controlled by clock Φ, which is connected to the output of the clock processing circuit 10. In each case, a read-in transistor T1 of a first storage cell and the read-out transistor T2 of the next storage cell are connected by a command connection 37 to an output of the shift register (a corresponding flip-flop 36), as a result of which a storage cell is read out (reset) and the following storage cell is written into using the same signal at the connection 37, the information of the storage cell remaining stored until a new pulse SW passes the relevant connection 37.
While this delay device has 1134 storage cells, for an ideal filtering, 1135 storage cells would be more favorable. Since this cannot be realized and, moreover, the clock period, during the read-in and read-out of the individual storage cells, should not be changed, there has been provided a clock generation circuit 9 which generates a second clock signal from a first clock signal comprising clock pulses having the desired clock period. In one cycle, this clock signal has only 1134 clock pulses and is processed by means of a clock processing circuit 10 and applied to the two delay devices 2 and 3, i.e. to the storage cells arranged in the rows 4, 5 and 6, 7, respectively.
The input signal of the comb filter arrangement, which can be, for example, a video signal, is applied to the two delay devices 2 and 3 of the comb filter arrangement 1. At the output side, the two signals are combined, amplified by means of an amplifier 8, and made available as an output signal.
In the above-mentioned example, in which the signal applied to the comb filter arrangement is a PAL-standard video signal reproduced by means of a video recorder, each of the delay devices includes 1134 storage cells arranged in the two rows 4, 5 and 6, 7, respectively. The read-in and read-out processes are controlled in different ways in the two delay devices 2 and 3, in such a manner that one delay device provides a delay equal to substantially two line periods of the video signal while the other delay device provides only a very small delay. The principal function of the second delay device is therefore not to produce a delay but to process the video signal in the same way as the other delay device, so that similar amplitude errors, etc., are obtained.
In the present example of a PAL video signal, the problem arises that the delay devices can be constructed only in such a manner that they have equal numbers of storage elements in both rows. On the other hand, the read-in and read-out processes should be performed with clock pulses of a given clock period.
For this purpose, it may be necessary to use an odd number of storage elements for actual delay process. In the above-mentioned case of the PAL video signal, this would be 1135 storage elements. However, this would mean that either the two storage rows should have an odd number of storage elements, which is technologically impossible, or the frequency of the clock signal should be adapted accordingly, which is undesirable.
Therefore, a second clock signal having 1134 clock pulses per cycle is generated.
This will be explained hereinafter with reference to the waveform diagrams in FIG. 2.
The clock signal having the desired frequency is the first clock signal, which is referenced clock1 in both Figures. This clock signal comprises a given number of clock pulses having the desired period during a selectable or given time interval, for example, for the duration of one picture line of a video signal.
In the situation shown in FIG. 1 this clock signal is applied to the clock generation circuit 9 to derive the second clock signal clock2. The waveform diagram in FIG. 2 shows that the second clock signal essentially corresponds to the first clock signal, but that in the waveform shown in FIG. 2, one pulse has been omitted. During the generation of the second clock signal, one pulse of the first clock signal is suppressed in a given cycle of a given duration. From this, the second clock signal clock 2 is generated by means of which, after subsequent processing, the two delay devices 2 and 3 of the arrangement of FIG. 1 are clocked.
Due to this method of generating the second clock signal, it is possible to meet the requirement that a delay time, corresponding to an odd multiple of the period, should be obtained while nevertheless an odd number of storage elements in the delay devices 2 and 3 can be addressed, i.e., to read data into or out of these devices. In spite of this, if the gap is ignored, the second clock signal has a frequency or period of the desired value.
During the occurrence of the gap in the second clock signal, no signals can be read into or read out of the delay devices 2 and 3. Therefore, a switching signal SW is applied to the clock generation circuit 9 in FIG. 1, and to the delay devices 2 and 3 this switching signal, for example, in the case that a video signal is processed, occurring during the blanking interval at the beginning of each picture line, in which no picture information is transmitted. This ensures that the picture information is not affected during the "missing" pulse in the second clock signal.
By means of the invention, it is achieved that in delay devices whose storage elements are arranged in two rows an arbitrary number of storage elements, in particular, also an odd number, can be addressed. This makes it possible to obtain desired, ideal delay times.

Claims (5)

What is claimed is:
1. A delay device comprising storage elements arranged in at least two rows in an integrated circuit, characterized in that the delay device comprises an even number of storage elements, and a clock generation circuit for receiving a first clock signal for producing a delay time equal to an odd multiple of a clock period of the first clock signal, said clock generation circuit generating a second clock signal for clocking the storage elements said second clock signal being generated from the first clock signal in such a manner that one clock pulse of the first clock signal is suppressed in a selectable or given cycle and all the other clock pulses in the cycle are taken over in the second clock signal.
2. A delay device as claimed in claim 1, characterized in that a video signal is applied to the delay device and, during the generation of the second clock signal, the clock generation circuit suppresses a clock pulse in the first clock signal during time intervals in which the video signal does not transmit any picture information, in particular, during blanking intervals at the beginning of picture lines of the video signal.
3. A filter arrangement including at least two delay devices as claimed in claim 1, characterized in that said filter arrangement comprises a single clock generation circuit in substitution for the clock generation circuits in both delay devices, said single clock generation circuit supplying the second clock signal for clocking the storage elements in both delay devices.
4. A filter arrangement as claimed in claim 3, wherein said filter arrangement is a comb filter arrangement.
5. A filter arrangement as claimed in claim 4, characterized in that, for filtering the chroma signal of a video signal in accordance with the PAL standard, the single clock generation circuit suppresses a clock pulse at a beginning of each picture line in a cycle of 1135 clock pulses of the first clock signal during the generation of the second clock signal.
US09/061,814 1997-05-02 1998-04-16 Delay device Expired - Fee Related US6040727A (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
DE19718617A DE19718617A1 (en) 1997-05-02 1997-05-02 Delay arrangement
DE19718617 1997-05-02

Publications (1)

Publication Number Publication Date
US6040727A true US6040727A (en) 2000-03-21

Family

ID=7828456

Family Applications (1)

Application Number Title Priority Date Filing Date
US09/061,814 Expired - Fee Related US6040727A (en) 1997-05-02 1998-04-16 Delay device

Country Status (4)

Country Link
US (1) US6040727A (en)
EP (1) EP0877387A3 (en)
JP (1) JPH117791A (en)
DE (1) DE19718617A1 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060103764A1 (en) * 2004-11-12 2006-05-18 Sanyo Electric Co., Ltd. Trap filter
CN1953330B (en) * 2005-09-30 2010-09-08 三洋电机株式会社 Delay circuit and video signal processing circuit using it

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6711694B1 (en) 2000-02-03 2004-03-23 Telefonaktiebolaget Lm Ericsson(Publ) Apparatus and method for generating a modulated clock signal including harmonics that exhibit a known sideband configuration

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3731287A (en) * 1971-07-02 1973-05-01 Gen Instrument Corp Single device memory system having shift register output characteristics
US4409612A (en) * 1980-09-20 1983-10-11 U.S. Philips Corporation Circuit arrangement for separating the components of a PAL color television signal
US4625326A (en) * 1983-11-17 1986-11-25 U.S. Philips Corporation Apparatus for generating a pseudo-stereo signal
US4991003A (en) * 1989-04-20 1991-02-05 Rca Licensing Corporation Receiver with correction for comb filter frequency response
US5012143A (en) * 1989-02-15 1991-04-30 U.S. Philips Corp. Integrated delay line

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE19525804A1 (en) * 1995-07-15 1997-01-16 Philips Patentverwaltung Comb filter arrangement
FI100285B (en) * 1995-12-11 1997-10-31 Nokia Mobile Phones Ltd Frequency Generation Circuit

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3731287A (en) * 1971-07-02 1973-05-01 Gen Instrument Corp Single device memory system having shift register output characteristics
US4409612A (en) * 1980-09-20 1983-10-11 U.S. Philips Corporation Circuit arrangement for separating the components of a PAL color television signal
US4625326A (en) * 1983-11-17 1986-11-25 U.S. Philips Corporation Apparatus for generating a pseudo-stereo signal
US5012143A (en) * 1989-02-15 1991-04-30 U.S. Philips Corp. Integrated delay line
US4991003A (en) * 1989-04-20 1991-02-05 Rca Licensing Corporation Receiver with correction for comb filter frequency response

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060103764A1 (en) * 2004-11-12 2006-05-18 Sanyo Electric Co., Ltd. Trap filter
US7268615B2 (en) * 2004-11-12 2007-09-11 Sanyo Electric Co., Ltd. Trap filter
CN1953330B (en) * 2005-09-30 2010-09-08 三洋电机株式会社 Delay circuit and video signal processing circuit using it

Also Published As

Publication number Publication date
JPH117791A (en) 1999-01-12
EP0877387A3 (en) 1999-07-28
DE19718617A1 (en) 1998-11-05
EP0877387A2 (en) 1998-11-11

Similar Documents

Publication Publication Date Title
KR100241835B1 (en) Serial access memory capable of reading data serially at s speed double the writing speed
US6166766A (en) Sensing circuit for capturing a pixel signal
US6040727A (en) Delay device
US4694325A (en) Interface circuit contained in a color-television receiver and serving to connect a home computer
US5999462A (en) Clock generation circuit for analog value memory circuit
EP0312142B1 (en) Read circuit for a delay circuit
US5398060A (en) Multiplexed noise suppression signal recovery for multiphase readout of charge device arrays
US4908614A (en) Image data output apparatus
EP0296682A1 (en) Picture pick-up device including a solid-state sensor and an electronic shutter
JPS59229779A (en) Series-parallel-series type integrated memory circuit
US4635116A (en) Video signal delay circuit
US4992982A (en) SPS type charge coupled device memory suitable for processing video information with increased speed
JPS6295800A (en) Control method and device for integrated circuits
WO1999017296A1 (en) Analog memory and image processing system
KR100477406B1 (en) Comb filter unit
US4649427A (en) Video signal delay circuit
US5661679A (en) Delay circuit having a plurality of memory cells and corresponding control circuits for controlling the movement of a signal through the memory cells
US6587584B1 (en) Apparatus for gamma correcting image data
JP3043874B2 (en) Driving device for solid-state imaging device
JPH05500140A (en) How to stretch digital signals
JP3107555B2 (en) Data processing device
JPS61163775A (en) clamp circuit
JPH0312733A (en) Storage device
JPH0251981A (en) Imaging device
US6285016B1 (en) Scanning circuit for solid-state imaging device

Legal Events

Date Code Title Description
AS Assignment

Owner name: U.S. PHILIPS CORPORATION, NEW YORK

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:STRUCK, SONKE;ERNST, HOLGER;REEL/FRAME:009121/0675;SIGNING DATES FROM 19980325 TO 19980326

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
FP Lapsed due to failure to pay maintenance fee

Effective date: 20040321

STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362