US5734434A - Non-linear aspect ratio adaptation - Google Patents
Non-linear aspect ratio adaptation Download PDFInfo
- Publication number
- US5734434A US5734434A US08/640,649 US64064996A US5734434A US 5734434 A US5734434 A US 5734434A US 64064996 A US64064996 A US 64064996A US 5734434 A US5734434 A US 5734434A
- Authority
- US
- United States
- Prior art keywords
- derivative
- aspect ratio
- factor
- picture signal
- expansion
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Images
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N5/00—Details of television systems
- H04N5/44—Receiver circuitry for the reception of television signals according to analogue transmission standards
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N7/00—Television systems
- H04N7/01—Conversion of standards, e.g. involving analogue television standards or digital television standards processed at pixel level
- H04N7/0117—Conversion of standards, e.g. involving analogue television standards or digital television standards processed at pixel level involving conversion of the spatial resolution of the incoming video signal
- H04N7/0122—Conversion of standards, e.g. involving analogue television standards or digital television standards processed at pixel level involving conversion of the spatial resolution of the incoming video signal the input and the output signals having different aspect ratios
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S348/00—Television
- Y10S348/913—Letterbox, e.g. display 16:9 aspect ratio image on 4:3 screen
Definitions
- the invention relates to a non-linear aspect ratio adaptation between, for example, 16:9 and 4:3 aspect ratios of picture signals.
- WO-A-94/03999 discloses a method of showing 16:9 pictures on 4:3 displays, in which each line of the television signal is compressed and/or expanded so that the ratio of the length of a segment of an unprocessed signal to the length of the resultant signal derived from it, varies along the line.
- each line is subject to "cylindrical" processing such that it is compressed as though the line were extended along the arc of a circle and projected along a direction onto a flat plane joining the ends of an arc.
- Receivers with 16:9 displays would require circuitry to undo the cylindrical processing.
- the publication does not show any circuitry to carry out the cylindrical compression and/or expansion.
- a first aspect of the invention provides an aspect ratio adaptation method comprising the steps of providing a second derivative of an expansion factor in response to at least one constant value; providing a first derivative of said expansion factor in response to said second derivative of said expansion factor; providing said expansion factor in response to said first derivative of said expansion factor; and expanding said picture signal in dependence upon said expansion factor to adapt said aspect ratio of said picture signal, whereby use of an expansion factor less than one results in a compression of said picture signal.
- a second aspect of the invention provides an aspect ratio adaption circuit comprising means coupled to receive at least one constant value for providing a second derivative of a compression factor; first integration means coupled to receive said second derivative of said compression factor, to provide a first derivative of said compression factor; second integration means coupled to receive said first derivative of said compression factor, to provide said compression factor; and means for compressing said picture signal in dependence upon said compression factor to adapt said aspect ratio of said picture signal, whereby use of a compression factor less than one results in an expansion of said picture signal.
- a third aspect of the invention provides a television signal receiver comprising such an aspect ratio adaptation circuit.
- a fourth aspect of the invention provides a method of generating a compatible television signal having a standard aspect ratio on the basis of an input picture signal having a wider-than-standard aspect ratio.
- an adaptation of an aspect ratio of a picture signal is effected by providing a second derivative of an expansion or compression factor in response to at least one constant value, by providing a first derivative of the expansion or compression factor in response to the second derivative, by providing the expansion or compression factor in response to the first derivative, and by expanding (compressing) the picture signal in dependence upon the expansion (compression) factor to adapt the aspect ratio of the picture signal, whereby use of an expansion factor less than one results in a compression of the picture signal, or whereby use of a compression factor less than one results in an expansion of the picture signal.
- FIG. 1 shows an embodiment of a circuit for obtaining an expansion factor
- FIGS. 2a-af show various graphs illustrating the operation of the embodiment of FIG. 1;
- FIG. 3 shows a television receiver according to the invention which comprises the circuit of FIG. 1;
- FIG. 4 shows a preferred embodiment of an aspect ratio adapting circuit according to the invention
- FIGS. 5a and 5b show two alternative elaborations of the embodiment of FIG. 4.
- FIG. 6 illustrates a method of generating a compatible television signal having a standard aspect ratio on the basis of an input picture signal having a wider-than-standard aspect ratio.
- the expansion factor generating circuit 33 shown in FIG. 1 three constant values 0, (zero), C1, C2 are applied to a multiplexer 1, which is switched at instants X0l, X0r, X1r and X1l to supply a signal D2 selected from the input constant values, see FIG. 2a.
- This signal D2 is twice integrated (by integrators 3-13 and 14-21) to obtain the expansion factor EF by which the picture signal is to be expanded (or compressed, when the expansion factor EF is less than one); consequently, D2 is the second derivative of the expansion factor EF.
- the expansion factor EF indicates the ratio between the input sample rate and the output sample rate.
- the second derivative D2 is applied to a first input of an adder 3 whose output is connected to a first input of a multiplexer 5.
- the multiplexer 5 is controlled by a timing signal X2l, indicated at the left-hand side of FIG. 2c.
- An output of the multiplexer 5 is applied to the second input of the adder 3 thru a register 7.
- the register 7 is cleared by a clear signal given at instant X0l, indicated in FIG. 2c.
- An output of the register 7 is also applied to a second input of the multiplexer 5 thru a register 11 and an inverter 13.
- the register 11 is enabled at instant X2r, indicated at the right-hand side of FIG. 2c.
- the output of the register 7 supplies a signal D1, shown in FIG. 2b, which constitutes the first derivative of the expansion factor EF.
- the first derivative D1 is applied to a first input of an adder 14 whose output is connected to a first input of a multiplexer 15.
- the multiplexer 15 is also controlled by the timing signal X2l.
- An output of the multiplexer 15 is applied to a first input of a multiplexer 17, whose second input receives a constant negative value C0 shown in FIG. 2c.
- the multiplexer 17 is controlled by the timing signal X0l.
- An output of the multiplexer 17 is applied to the second input of the adder 14 thru a register 19.
- An output of the register 19 is also applied to a second input of the multiplexer 15 thru a register 21.
- the register 21 is also enabled at instant X2r.
- the output of the register 19 supplies the expansion factor EF, shown in FIG. 2c.
- the curve of FIG. 2c gives the dynamic change of the expansion factor EF over the line period.
- the expansion factor EF is effectively a sample rate conversion factor.
- the expansion factor EF is obtained by using second order integration of preset values, which results in a parabolically shaped output. By changing within the line to the second order integration of another constant value, it is possible to enter another parabola, without discontinuity in the first and zeroth order. Therefore, a variety of curves can be produced with parabolically shaped regions. The switching between the above-mentioned regions can be effected on certain pixel positions in the line. These pixel positions may be fixed or programmable.
- the expansion factor in the center of the picture is directly programmable.
- the expansion factor at the sides of the line is then a result of the integration process.
- the constant values C1 and C2 are selected by the user to influence the rate of change of the expansion/compression. In particular, if a very smooth change in the expansion/compression is desired over the full width of the image, low absolute values of C1 and C2 are chosen. Conversely, if it is desired that only the margins are affected, high absolute values of C1 and C2 are chosen.
- FIGS. 2a-2c show the building of an expansion factor curve with 5 regions.
- the X i l positions give the transitions between the regions in the left-hand half of the line, while the X i r positions give the transitions between the regions in the right-hand half of the line.
- the following equation holds:
- a proper solution to initialize the expansion factor curve is to start processing at the X0l position.
- the expansion factor EF is then forced to the preset value C0.
- the first and second derivatives D1, D2 must be forced to zero.
- the first derivative D1 is forced to zero by clearing the register 7 at instant X0l.
- the second derivative D2 is made zero by selecting the upper input of multiplexer 1.
- the right-hand half of the EF curve is built. Between the instants X0r and X1r, the curve of FIG. 2e results from the double integration of the constant positive value C1.
- the flawless take-over of the expansion factor EF itself is effected because at the beginning X2l of each line, the multiplexer 15 is switched once to the output of the register 21 to receive the last value of the expansion factor EF at the end X2r of the preceding line. From the instant X2l, the left-hand half of the curve of FIG. 2c is built. Between the instants X2l and X1l, the constant negative value C2 is integrated and added to the already negative value of the first derivative D1 at the instant X2l, while the negative value of the first derivative D1 is integrated and added to the value of the expansion factor EF at the instant X2l, which results in a decrease of the expansion factor EF.
- the positive value of the constant C1 is integrated and added to the value of the first derivative D1 at the instant X1l, so that the first derivative D1 increases from its negative value to zero.
- the first derivative D1 is negative, its integration still results in a decrease of the expansion factor EF.
- the constant value C0' is greater than one, while the constant values C1' and C2' have respective signs opposite to those of the above-mentioned constant values C1 and C2, respectively. It thus appears that in the present invention, the notions compression and expansion are fully interchangeable, and that the invention is not limited to only one of these notions. It also appears that the embodiment of FIG. 1 is fury capable of generating a compression factor CF instead of an expansion factor EF.
- FIG. 3 shows a television receiver comprising the circuit of FIG. 1.
- the television receiver comprises a timing circuit 31 for supplying the instants X i r and X i l discussed above to the expansion factor generating circuit 33 of FIG. 1, in response to a received television signal TV-4:3 having a standard aspect ratio 4:3.
- the television receiver also comprises a processing circuit 35 coupled to receive the television signal TV-4:3 for carrying out all usual processing operations to provide a processed television signal.
- the processed television signal is applied to an aspect ratio adapting circuit 37 which provides a display signal DS-16:9 having an adapted aspect ratio 16:9 to a display device 39 for generating a display of said television signal TV-4:3 at said adapted aspect ratio 16:9.
- the aspect ratio adapting circuit 37 may include an interpolation circuit to effect a sample rate conversion in dependence upon the expansion factor EF. Two ways of sample rate conversion can be taken into account: clock modulation, and sample rate conversion by interpolation techniques.
- FIG. 4 shows a preferred embodiment of an aspect ratio adapting circuit 37.
- the combination of adder 41 and register 43 is commonly called a discrete time oscillator (DTO).
- DTO discrete time oscillator
- the output of the register 43 furnishes a desired delay ⁇ , i.e., the interpolation position of an output pixel with regard to the positions of the input samples. It is strongly preferred that the delay ⁇ has a subpixel-accuracy.
- the delay ⁇ is applied to a variable phase delay circuit 45 which receives the processed television signal from the processing circuit 35 and which furnishes the display signal to the display device 39.
- variable phase delay circuits are known as such from U.S. Pat. No. 5,349,548 (PHN 14,108) and the non-prepublished EP patent application no. 94,203,622.9, corresponding to U.S. patent application Ser. No. 08/340,570, filed Nov. 16, 1994; (PHN 14,676), together with any corresponding patents and patent applications which are incorporated by reference herein.
- the variable phase delay circuit uses a delay line with 4 taps for chrominance and 10 taps for luminance.
- FIGS. 5a and 5b show two more detailed alternative elaborations of the embodiment of FIG. 4.
- the DTO is reset by switching a multiplexer 42, which is coupled between the adder 41 and the register 43, in such a manner that a zero value is applied to the register 43 at instant X2l.
- the operation of a DTO on the compression factor data CF is easiest explained for a configuration as shown in FIG. 5a with a FIFO memory 45a in front of an interpolation filter 45b.
- a preferred interpolation filter is formed by a variable phase delay filter.
- the DTO simply integrates the compression factor CF along the video line to obtain a subpixel-accurate interpolation position ⁇ for each output pixel.
- the subpixel part of this position ⁇ is applied to the interpolation filter 45b, whereas the integer part is directly (as an address) or indirectly (via enabling or disabling a read enable signal on the memory 45a) used for addressing the FIFO 45a.
- the DTO performs the operation in accordance with the following equation:
- the measure can be taken to access, for example, two pixels in the FIFO 45a per clock cycle. This doubles the effective data rate, and thus enables compression factors CF having values up to 2.
- the position values will behave as in the following table, in which CF is the compression factor at position X, the row ⁇ indicates the subpixel-accurate interpolation position, the row 45a indicates the memory read address of the FIFO 45a, the row 45b indicates the subpixel part handled by the interpolation filter 45b, and the row RE indicates the read enable signal RE.
- Another alternative is to have a configuration with an interpolation filter 45c followed by a FIFO memory 45d, as illustrated in FIG. 5b.
- the input data-stream to the interpolation filter 45c is constant, but not in each clock cycle an interpolated sample is provided by the interpolation filter 45c.
- a write enable signal WE is used for controlling writing into the FIFO 45d.
- the write enable signal WE is active in each clock cycle where the interpolation filter 45c can produce the next sample in line.
- the following algorithm can be applied:
- the measure can be taken to produce, for example, two pixels to the FIFO 45d per clock cycle. This doubles the effective data rate, and thus enables compression factors CF having values down to 1/2. This can also be obtained by doubling the clock frequency of the interpolation filter 45c.
- FIG. 2c illustrates a method of generating a compatible television signal TV-4:3 having a standard aspect ratio 4:3 on the basis of an input picture signal PS-16:9 having a wider-than-standard aspect ratio (16:9).
- a picture signal source PSS produces the input picture signal PS-16:9 having a wider-than-standard aspect ratio 16:9.
- a timing circuit 61 supplies the instants X i r and X i l discussed above to an compression factor generating circuit 63 similar to that of FIG. 1, in response to the input picture signal PS-16:9.
- the compression factor generating circuit 63 receives a constant value C0' greater than one, and constant values C1' and C2' having respective signs opposite to those of the above-mentioned constant values C1 and C2, respectively.
- the input picture signal PS-16:9 is applied to an aspect ratio adapting circuit 67 similar to the circuit 37 shown in FIG. 4.
- the aspect ratio adapting circuit 67 provides a picture signal PS-4:3 having a standard aspect ratio 4:3 in dependence upon the compression factor CF.
- An output circuit 69 furnishes a compatible television signal TV-4:3 having the standard aspect ratio 4:3 on the basis of the picture signal PS-4:3.
- clock modulation can be used as an alternative to interpolation techniques for the required sample rate conversion.
- a clock modulation solution can be achieved by means of a FIFO memory and separate write and read clocks.
- a similar dynamic compression/expansion function can be obtained when the compression factor CF is applied to a voltage controlled oscillator VCO which directly determines the read clock of the FIFO memory.
- the write clock of the FIFO memory is controlled by a line locked clock generator.
- the expansion factor EF can be applied to a voltage controlled oscillator VCO for determining the write clock of the FIFO memory, when its read clock is controlled by a line locked clock generator.
Landscapes
- Engineering & Computer Science (AREA)
- Multimedia (AREA)
- Signal Processing (AREA)
- Computer Graphics (AREA)
- Television Systems (AREA)
Abstract
Description
X.sub.i l=active line length-X.sub.i r.
position(X)=Σ.sub.X2l.sup.X (CF(X)).
__________________________________________________________________________X-X21 0 1 2 3 4 5 6 7 8 9 CF 0.72 0.72 0.72 0.72 0.72 0.72 0.72 0.72 0.72 0.72δ 0 0.72 1.44 2.16 2.88 3.6 4.32 5.04 5.76 6.4845a 0 0 1 2 2 3 4 5 5 645b 0 0.72 0.44 0.16 0.88 0.6 0.32 0.04 0.76 0.48RE 0 1 1 0 1 1 1 0 1 __________________________________________________________________________
__________________________________________________________________________clck 0 1 2 3 4 5 6 7 8 9X-X21 0 1 2 3 4 5 6 7 8 9 CF 1.44 1.44 1.44 1.44 1.44 1.44 1.44 1.44 1.44 1.44δ 0 1.44 2.88 -- 4.32 5.76 -- 7.2 8.64 --45d 0 1 2 -- 3 4 -- 5 6 --45c 0 0.44 0.88 -- 0.32 0.76 -- 0.2 0.64 -- WE 1 1 1 0 1 1 0 1 1 0 __________________________________________________________________________
Claims (6)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP95201202 | 1995-05-10 | ||
EP95201202 | 1995-05-10 |
Publications (1)
Publication Number | Publication Date |
---|---|
US5734434A true US5734434A (en) | 1998-03-31 |
Family
ID=8220280
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US08/640,649 Expired - Lifetime US5734434A (en) | 1995-05-10 | 1996-05-01 | Non-linear aspect ratio adaptation |
Country Status (7)
Country | Link |
---|---|
US (1) | US5734434A (en) |
EP (1) | EP0770304B1 (en) |
JP (1) | JP3960622B2 (en) |
KR (1) | KR100386901B1 (en) |
DE (1) | DE69606947T2 (en) |
MY (1) | MY113126A (en) |
WO (1) | WO1996036169A2 (en) |
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6016165A (en) * | 1996-05-31 | 2000-01-18 | Samsung Electronics Co., Ltd. | Vertical compression circuit for an image playback system |
WO2001024516A1 (en) * | 1999-09-24 | 2001-04-05 | Sony Electronics Inc. | Method and apparatus to enhance a border area of an image display |
US20030117526A1 (en) * | 2001-12-21 | 2003-06-26 | Nec Electronics Corporation | Image processing apparatus and television receiver using the same |
US20040101069A1 (en) * | 2002-11-27 | 2004-05-27 | Lsi Logic Corporation | Method and/or apparatus for stabilizing the frequency of digitally synthesized waveforms |
US20040172653A1 (en) * | 2000-10-03 | 2004-09-02 | Dinakaran Chidambaram | Method and system for buffering pixel data |
WO2005096624A1 (en) * | 2004-03-01 | 2005-10-13 | Thomson Licensing S.A. | Non-linear aspect ratio conversion |
US20100007677A1 (en) * | 2008-07-08 | 2010-01-14 | Nec Electronics Corporation | Image processing apparatus and method |
US20100123822A1 (en) * | 2008-11-14 | 2010-05-20 | General Instrument Corporation | Method for Converting Between Display Information Scales |
US20110081036A1 (en) * | 2009-10-07 | 2011-04-07 | Wayne Brown | Ballistic headset |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2007108046A1 (en) * | 2006-03-15 | 2007-09-27 | Fujitsu Limited | Image processing device |
US20110262055A1 (en) * | 2008-12-23 | 2011-10-27 | Koninklijke Philips Electronics N.V. | Image scaling curve generation |
Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4605952A (en) * | 1983-04-14 | 1986-08-12 | Rca Corporation | Compatible HDTV system employing nonlinear edge compression/expansion for aspect ratio control |
US4654696A (en) * | 1985-04-09 | 1987-03-31 | Grass Valley Group, Inc. | Video signal format |
GB2191060A (en) * | 1986-05-30 | 1987-12-02 | Rca Corp | Compatible wide screen television system with image compression/expansion |
US4760455A (en) * | 1985-11-29 | 1988-07-26 | Canon Kabushiki Kaisha | Picture output device |
EP0416619A2 (en) * | 1989-09-06 | 1991-03-13 | Nippon Hoso Kyokai | Image processing with horizontal blanking width correction |
US5218436A (en) * | 1990-01-24 | 1993-06-08 | Hitachi, Ltd. | Processing circuit for a plurality of different TV signals |
US5229853A (en) * | 1991-08-19 | 1993-07-20 | Hewlett-Packard Company | System for converting a video signal from a first format to a second format |
WO1994003999A1 (en) * | 1992-08-07 | 1994-02-17 | British Broadcasting Corporation | Method of showing 16:9 pictures on 4:3 displays |
US5349548A (en) * | 1992-06-26 | 1994-09-20 | U.S. Philips Corporation | Non-integral delay circuit |
Family Cites Families (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH05219399A (en) * | 1992-02-03 | 1993-08-27 | Matsushita Electric Ind Co Ltd | Parabolic waveform generating circuit |
JP2759727B2 (en) * | 1992-04-22 | 1998-05-28 | 日本ビクター株式会社 | Display device |
-
1996
- 1996-04-16 JP JP53390696A patent/JP3960622B2/en not_active Expired - Fee Related
- 1996-04-16 DE DE69606947T patent/DE69606947T2/en not_active Expired - Fee Related
- 1996-04-16 EP EP96907636A patent/EP0770304B1/en not_active Expired - Lifetime
- 1996-04-16 WO PCT/IB1996/000330 patent/WO1996036169A2/en active IP Right Grant
- 1996-04-16 KR KR1019970700127A patent/KR100386901B1/en not_active IP Right Cessation
- 1996-05-01 US US08/640,649 patent/US5734434A/en not_active Expired - Lifetime
- 1996-05-08 MY MYPI96001745A patent/MY113126A/en unknown
Patent Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4605952A (en) * | 1983-04-14 | 1986-08-12 | Rca Corporation | Compatible HDTV system employing nonlinear edge compression/expansion for aspect ratio control |
US4654696A (en) * | 1985-04-09 | 1987-03-31 | Grass Valley Group, Inc. | Video signal format |
US4760455A (en) * | 1985-11-29 | 1988-07-26 | Canon Kabushiki Kaisha | Picture output device |
GB2191060A (en) * | 1986-05-30 | 1987-12-02 | Rca Corp | Compatible wide screen television system with image compression/expansion |
EP0416619A2 (en) * | 1989-09-06 | 1991-03-13 | Nippon Hoso Kyokai | Image processing with horizontal blanking width correction |
US5218436A (en) * | 1990-01-24 | 1993-06-08 | Hitachi, Ltd. | Processing circuit for a plurality of different TV signals |
US5229853A (en) * | 1991-08-19 | 1993-07-20 | Hewlett-Packard Company | System for converting a video signal from a first format to a second format |
US5349548A (en) * | 1992-06-26 | 1994-09-20 | U.S. Philips Corporation | Non-integral delay circuit |
WO1994003999A1 (en) * | 1992-08-07 | 1994-02-17 | British Broadcasting Corporation | Method of showing 16:9 pictures on 4:3 displays |
Cited By (26)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6016165A (en) * | 1996-05-31 | 2000-01-18 | Samsung Electronics Co., Ltd. | Vertical compression circuit for an image playback system |
WO2001024516A1 (en) * | 1999-09-24 | 2001-04-05 | Sony Electronics Inc. | Method and apparatus to enhance a border area of an image display |
US6323915B1 (en) | 1999-09-24 | 2001-11-27 | Sony Corporation | Method and apparatus to enhance a border area of a display |
US7554612B2 (en) * | 2000-10-03 | 2009-06-30 | Thomson Licensing | Method and system for buffering pixel data |
US20040172653A1 (en) * | 2000-10-03 | 2004-09-02 | Dinakaran Chidambaram | Method and system for buffering pixel data |
US20030117526A1 (en) * | 2001-12-21 | 2003-06-26 | Nec Electronics Corporation | Image processing apparatus and television receiver using the same |
EP1326435A2 (en) * | 2001-12-21 | 2003-07-09 | NEC Electronics Corporation | Image processing apparatus and television receiver using the same |
EP1326435A3 (en) * | 2001-12-21 | 2004-06-09 | NEC Electronics Corporation | Image processing apparatus and television receiver using the same |
US7986754B2 (en) | 2002-11-27 | 2011-07-26 | Lsi Corporation | Method and/or apparatus for stabilizing the frequency of digitally synthesized waveforms |
US20100172449A1 (en) * | 2002-11-27 | 2010-07-08 | Raby Dean L | Method and/or apparatus for stabilizing the frequency of digitally synthesized waveforms |
US20080240298A1 (en) * | 2002-11-27 | 2008-10-02 | Dean Raby | Method and/or apparatus for stabilizing the frequency of digitally synthesized waveforms |
US7421043B2 (en) * | 2002-11-27 | 2008-09-02 | Lsi Corporation | Method and/or apparatus for stabilizing the frequency of digitally synthesized waveforms |
US20040101069A1 (en) * | 2002-11-27 | 2004-05-27 | Lsi Logic Corporation | Method and/or apparatus for stabilizing the frequency of digitally synthesized waveforms |
US7697629B2 (en) | 2002-11-27 | 2010-04-13 | Lsi Corporation | Method and/or apparatus for stabilizing the frequency of digitally synthesized waveforms |
WO2005096624A1 (en) * | 2004-03-01 | 2005-10-13 | Thomson Licensing S.A. | Non-linear aspect ratio conversion |
US8169544B2 (en) | 2008-07-08 | 2012-05-01 | Renesas Electronics Corporation | Image processing apparatus and method |
EP2157543A1 (en) * | 2008-07-08 | 2010-02-24 | NEC Electronics Corporation | Image processing apparatus and method |
US20100007677A1 (en) * | 2008-07-08 | 2010-01-14 | Nec Electronics Corporation | Image processing apparatus and method |
KR101141997B1 (en) | 2008-07-08 | 2012-05-08 | 르네사스 일렉트로닉스 가부시키가이샤 | Image processing apparatus and method |
CN101626466B (en) * | 2008-07-08 | 2013-04-24 | 瑞萨电子株式会社 | Image processing apparatus and method |
TWI416956B (en) * | 2008-07-08 | 2013-11-21 | Renesas Electronics Corp | Image processing apparatus and method |
US20100123822A1 (en) * | 2008-11-14 | 2010-05-20 | General Instrument Corporation | Method for Converting Between Display Information Scales |
EP2347581A2 (en) * | 2008-11-14 | 2011-07-27 | General instrument Corporation | Method for converting between display information scales |
CN102217305A (en) * | 2008-11-14 | 2011-10-12 | 通用仪表公司 | Method for converting between display information scales |
EP2347581A4 (en) * | 2008-11-14 | 2014-05-21 | Motorola Mobility Llc | Method for converting between display information scales |
US20110081036A1 (en) * | 2009-10-07 | 2011-04-07 | Wayne Brown | Ballistic headset |
Also Published As
Publication number | Publication date |
---|---|
WO1996036169A2 (en) | 1996-11-14 |
DE69606947T2 (en) | 2000-10-05 |
EP0770304A2 (en) | 1997-05-02 |
DE69606947D1 (en) | 2000-04-13 |
KR970705295A (en) | 1997-09-06 |
MY113126A (en) | 2001-11-30 |
EP0770304B1 (en) | 2000-03-08 |
JPH10503348A (en) | 1998-03-24 |
WO1996036169A3 (en) | 1997-01-09 |
KR100386901B1 (en) | 2003-08-21 |
JP3960622B2 (en) | 2007-08-15 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6876395B1 (en) | Video signal conversion device and video signal conversion method | |
US5134479A (en) | NTSC high resolution television converting apparatus for converting television signals of an NTSC system into high resolution television signals | |
US5734434A (en) | Non-linear aspect ratio adaptation | |
US5276515A (en) | Compatible wide aspect ratio receiver with spatial filtering for variable zoom | |
US5648820A (en) | Time-base conversion system | |
JPS5853826B2 (en) | Image signal processing device | |
JPH02228891A (en) | Sound synchronizing method with television system conversion | |
JP3388974B2 (en) | Variable compression / expansion circuit | |
JPH10200827A (en) | Signal procesosr, video signal processor, and video processing display device | |
JP3703997B2 (en) | Video signal control circuit | |
JP2598980B2 (en) | Motion vector correction method and apparatus | |
JP3310143B2 (en) | Video compression / decompression processor | |
JP3129866B2 (en) | Aspect ratio converter | |
JPH0659643A (en) | Distortion correction method for liquid crystal display device | |
JPH07162702A (en) | Left-right pincushion distortion correction circuit | |
JPH1117985A (en) | Picture quality correction circuit | |
JPH09121295A (en) | Display device | |
JPH08172613A (en) | High definition television receiver | |
JPH0998354A (en) | Digital television signal processing unit | |
JPH04351083A (en) | Synchronizing signal generating circuit for multi-down-converter | |
JPH01119183A (en) | Time base compressor for television signal | |
JP2003304469A (en) | Video signal enlarging apparatus | |
JPH11122561A (en) | Matrix video display device and its drive method | |
JPH05244452A (en) | Picture signal synchronizer | |
JP2000324387A (en) | Telecine video signal decoding processor |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: U.S. PHILIPS CORPORATION, NEW YORK Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:KETTENIS, JEROEN M.;REEL/FRAME:008086/0798 Effective date: 19960410 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
AS | Assignment |
Owner name: IPG ELECTRONICS 503 LIMITED Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:U.S. PHILIPS CORPORATION;REEL/FRAME:022637/0666 Effective date: 20090413 |
|
FPAY | Fee payment |
Year of fee payment: 12 |
|
AS | Assignment |
Owner name: FUNAI ELECTRIC CO., LTD., JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:IPG ELECTRONICS 503 LIMITED;REEL/FRAME:027497/0001 Effective date: 20110824 |