US5566185A - Semiconductor integrated circuit - Google Patents
Semiconductor integrated circuit Download PDFInfo
- Publication number
- US5566185A US5566185A US08/371,973 US37197395A US5566185A US 5566185 A US5566185 A US 5566185A US 37197395 A US37197395 A US 37197395A US 5566185 A US5566185 A US 5566185A
- Authority
- US
- United States
- Prior art keywords
- circuit
- voltage
- semiconductor integrated
- integrated circuit
- mos transistor
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/04—Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
- G11C29/50—Marginal testing, e.g. race, voltage or current testing
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/30—Marginal testing, e.g. by varying supply voltage
-
- G—PHYSICS
- G05—CONTROLLING; REGULATING
- G05F—SYSTEMS FOR REGULATING ELECTRIC OR MAGNETIC VARIABLES
- G05F1/00—Automatic systems in which deviations of an electric quantity from one or more predetermined values are detected at the output of the system and fed back to a device within the system to restore the detected quantity to its predetermined value or values, i.e. retroactive systems
- G05F1/10—Regulating voltage or current
- G05F1/46—Regulating voltage or current wherein the variable actually regulated by the final control device is DC
- G05F1/462—Regulating voltage or current wherein the variable actually regulated by the final control device is DC as a function of the requirements of the load, e.g. delay, temperature, specific voltage/current characteristic
- G05F1/465—Internal voltage generators for integrated circuits, e.g. step down generators
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C5/00—Details of stores covered by group G11C11/00
- G11C5/14—Power supply arrangements, e.g. power down, chip selection or deselection, layout of wirings or power grids, or multiple supply levels
- G11C5/145—Applications of charge pumps; Boosted voltage circuits; Clamp circuits therefor
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C5/00—Details of stores covered by group G11C11/00
- G11C5/14—Power supply arrangements, e.g. power down, chip selection or deselection, layout of wirings or power grids, or multiple supply levels
- G11C5/147—Voltage reference generators, voltage or current regulators; Internally lowered supply levels; Compensation for voltage drops
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D89/00—Aspects of integrated devices not covered by groups H10D84/00 - H10D88/00
- H10D89/211—Design considerations for internal polarisation
- H10D89/213—Design considerations for internal polarisation in field-effect devices
Definitions
- the present invention relates to a voltage converter which powers an external supply voltage within a semiconductor integrated circuit chip to drive circuits on the chip having small geometries.
- FIG. 1 shows an example of such an expedient, in which the circuit A' of the whole chip 10 including, e.g., an input/output interface circuit is operated with the internal supply voltage V L lowered by a voltage converter 13.
- FIG. 2 shows an integrated circuit disclosed in U.S. Pat. No. 4,482,985, issued to Itoh, et al. which is incorporated herein by reference.
- the small geometry devices are employed for a circuit A determining the substantial density of integration of the chip 10, and are operated with the voltage V L obtained by lowering the external supply voltage V CC by means of a voltage converter 13.
- devices of comparatively large geometries are employed for a driver circuit B including, e. g., an input/output interface which does not greatly contribute to the density of integration which are operated by applying V CC thereto.
- LSI large-scale integrated circuit
- aging test identifies a test performed after the final fabrication step of the integrated circuit during which voltages higher than in an ordinary operation are intentionally applied to the respective transistors in the circuit to test the integrated circuit for break down due to an inferior gate oxide film.
- the aforementioned voltage converter in Japanese Patent Application No. 56-57143 functions to feed the predetermined voltage. Therefore, the circuit fed with the supply voltage by the voltage converter cannot be subjected to the aging test.
- An object of the present invention is to further advance the invention disclosed in U.S. Pat. No. 4,482,985 referred to above, and to provide a voltage converter that can replace conventional converters described above.
- the converter of the present invention can widen the margins of the breakdown voltages of small geometry devices in an ordinary operation and which affords sufficient voltages in an aging test.
- the present invention consists in that the output voltage of the voltage converter that can replace conventional converters described above.
- the converter of the present invention is set at a voltage suitable for the operations of small geometry devices against the change of an external supply voltage when a semiconductor integrated circuit is in its ordinary operation region, and at an aging voltage when the ordinary operation region is exceeded.
- the output voltage of the voltage converter changes up to the aging voltage without exhibiting a constant changing rate versus the change of the external supply voltage.
- FIGS. 1 and 2 show semiconductor integrated circuits each having a voltage converter.
- FIGS. 3 and 5 show basic circuits each of which constitutes a device embodying the present invention.
- FIGS. 4 and 6 show the characteristics of the circuits in FIGS. 3 and 5, respectively.
- FIGS. 7, 9 and 11 show devices embodying the present invention.
- FIGS. 8, 10 and 12 show the characteristics of the circuits in FIGS. 7, 9 and 11, respectively.
- FIGS. 13(A) to (C) and 14(A) to (C) show prior art voltage regulators and FIGS. 13B and 14B show the formation of the circuit of FIG. 3 in practicable forms.
- FIG. 15 shows the characteristic in FIG. 4 more specifically.
- FIG. 16 shows another practicable example of the circuit in FIG. 3.
- FIG. 17 shows the characteristic in FIG. 8 concretely.
- FIG. 18 shows a circuit for producing the characteristic in FIG. 17.
- FIG. 19 shows the characteristic in FIG. 8 concretely.
- FIG. 20 shows a circuit for producing the characteristic in FIG. 19.
- FIG. 21 shows the characteristic in FIG. 10 concretely.
- FIG. 22 shows a circuit for producing the characteristic in FIG. 21.
- FIG. 23 shows a characteristic in another embodiment of the present invention.
- FIG. 24 shows a circuit for producing the characteristic in FIG. 23.
- FIG. 25 shows the characteristic in FIG. 12 concretely.
- FIG. 26 shows a circuit for producing the characteristic in FIG. 25.
- FIG. 27 shows a practicable example of the circuit in FIG. 26.
- FIG. 28 shows the actual characteristics of the circuit in FIG. 27.
- FIG. 29(A) shows a gate signal generator for use in an embodiment of the present invention.
- FIG. 29(B) shows a time chart of the circuit in FIG. 29(A).
- FIG. 30 shows a protection circuit which connects the circuit of FIG. 29(A) with the circuit of FIG. 16, 18, 20, 22, 24 or 26.
- FIG. 31 shows a practicable circuit of an inverter for use in the circuit of FIG. 29(A).
- FIG. 32 shows a practicable circuit of an oscillator for use in the circuit of FIG. 29(A).
- FIG. 33 shows an example of a buffer circuit for the output of the circuit shown in FIG. 16, 18, 20, 22, 24 or 26.
- FIG. 34 shows the characteristics of the circuit in FIG. 33.
- FIGS. 35, 36 and 37 show other examples of buffer circuits, respectively.
- FIG. 38 shows a time chart of the circuit in FIG. 37.
- FIG. 40 shows an example of a buffer circuit.
- FIG. 41 shows the characteristics of the circuit in FIG. 40.
- FIGS. 3 and 5 show basic circuits which are used for forming voltage converter embodiments of the present invention for providing a voltage V L to circuits such as shown in FIG. 1 and 2.
- a resistance R 3 in FIG. 23 of U.S. Pat. No. 4,482,985 is replaced by a variable impedance arrangement described below, and a transistor Q is employed in order to enhance a current driving ability for a load to which an output voltage V L is applied.
- the control terminal voltage V G of the transistor Q has a characteristic which changes versus the change of an external supply voltage V CC and which is the output voltage of a reference voltage generator REF. More specifically, as illustrated in FIG. 4, in a case where the external supply voltage V CC is gradually increased from 0 (zero) V, the voltage VG rises abruptly when a certain voltage Vp has been reached, so that the transistor Q turns "on".
- V CC not smaller than V P Q continues to turn "on". Therefore, the effective impedance of the whole basic circuit BL decreases, and the ratio thereof with the effective impedance R changes, so that the voltage V L becomes a straight line of different slope for V CC not smaller than V P as shown in FIG. 4.
- FIG. 4 the example is illustrated in which V G rises abruptly from 0 V to a certain voltage for V CC not smaller than V P .
- V G rises gradually from 0 V and becomes, at the point V P , a voltage level to turn "on" the transistor Q.
- the reference voltage generator can be realized by the cascade connection of devices having rectification characteristics as taught in U.S. Pat. No. 4,482,985.
- the reference voltage generator can be realized by a simple resistance divider circuit. In FIG. 4, the coefficient of V L relative to V CC can be changed at will by the designs of the resistance and the transistor Q.
- FIG. 5 shows another example which employs the same basic circuit BL as in FIG. 3.
- the example of FIG. 3 derives V L from the V CC side
- this example derives V L from the ground side.
- V L is determined by the effective impedance of the whole basic circuit BL and the effective impedance R, and hence, V L becomes as shown in FIG. 6.
- FIGS. 3 and 5 have exemplified the transistors as being MOS transistors, bipolar transistors may be used if desired. Particularly in a case- where whole chips are constructed of MOS transistors in the examples of FIGS. 1 and 2, it is usually easier to design them when the circuits of FIGS. 5 and 5 are constructed of MOS transistors. In a case where the whole chips are of bipolar transistors, it is more favorable to use bipolar transistors. It is sometimes the case, however, that the chip includes both MOS transistors and bipolar transistors. It is to be understood that, in this case, the MOS transistor or/and the bipolar transistor can be used for the circuit of FIG. 3 or FIG. 5 in accordance with an intended application. In addition, although the examples of FIGS. 4 and 6 have been mentioned as the characteristics of the circuit REF, these examples are not especially restrictive, but the characteristic of the circuit REF may be set according to the purpose of the design of V L .
- FIGS. 7 and 8 illustrate an example in which the basic circuits BL numbering k are connected in parallel with the effective impedance R of the circuit of FIG. 3 (formed by the resistor and the basic circuit BL 0 ).
- Each of the basic circuits BL corresponds in structure to the basic circuit BL shown in FIG. 3, but are respectively set to turn on their transistors Q at different levels of the supply voltage V CC .
- the circuits REF in the respective basic circuits BL are set so that BL 0 may first turn “on” at V P0 , BL 1 may subsequently turn “on” at V P1 , and BL k may lastly turn “on” at V Pk as shown in FIG. 8.
- the transistors in the respective circuits BL are designed so that the coefficients of the changes of the respective voltages V L versus the voltage V CC may be varied. As V CC increases more, impedances are successively added in parallel with the impedance R of the resistor and the basic circuit BL 0 , so that the entire characteristic of V L becomes concave for V CC not smaller than V P0 .
- the coefficients of the changes are varied for the following reason. For example, in a case where the aging operation points are V P2 , V P3 , . . . and V Pk and where the aging voltages of circuits to be fed with the supply voltages by the voltage converter are V L2 , V L3 , . . . and V Lk the transition is smoothed when the first aging operation point shifts to the next one.
- the present circuit is a circuit which is practical in terms of the operating stability of the ordinary operation and an effective aging for the system of FIG. 2.
- the V CC operation point in the ordinary operation is set at a point at which V L changes versus V CC as slightly as possible, that is, the coefficient of change is the smallest, in order to achieve a stable operation.
- the coefficient of change of V L versus V CC can be set to be zero in the range between V P1 and V P2 for the ordinary operation so that a constant voltage V L is held in this entire range.
- a small positive slope can be used in this, as shown in FIG. 8.
- the VCC operation point in the aging test is set at a point at which the coefficient of change is great, in order to approximately equalize the stress voltage conditions of transistors of large geometries receiving V CC to stress voltage conditions of transistors of small geometries receiving V L as described in U.S. Pat. No. 4,482,985.
- large geometry devices such as those found in the interface circuit of FIG. 2 are operated during aging tests at a higher potential than small geometry devices in circuit A at the reduced potential produced by voltage converter 13. More concretely, in case of using only BL 0 and BL 1 in the circuit of FIG. 7, the coefficient of change in FIG.
- V p0 lower limit voltage
- V m upper limit voltage
- V P1 and V P2 e.g., V P2 being 7-9 V
- the ordinary operation range is solely determined by ratings, and it is usually set at 5+0.5 V.
- the operation voltage points and the aging voltage points can be set at any desired V CC points by employing the basic circuits BL2, BL3 . . . etc.
- the VL characteristic can also be made smoother versus V CC , so that the operation of the internal circuit can be stabilized more.
- the voltage converter since the V CC voltage is high in the aging test, it is effective to construct the voltage converter itself using high breakdown voltage transistors. To this end, the voltage converter may be constructed of transistors of large geometry in the system of FIG. 2 by way of example.
- FIGS. 9 and 10 show an example of using the FIG. 4 arrangement with additional basic circuits BL being connected in parallel on the ground side.
- the characteristic of the whole V L can be made convex relative to V CC , as shown in FIG. 10. This characteristic is effective for protecting the circuit A' from any overvoltage VL in the system of FIG. 1 by way of example. This achieves the advantage that, in case of measuring the V CC voltage margin of the whole chip, a sufficiently high voltage VCC can be applied without destroying small geometry devices.
- the circuits of FIGS. 7 and 9 can coexist.
- the ordinary operation point is set at a point at which the coefficient of change is small
- the aging operation point is set at a point at which the coefficient of change is great.
- BL 0 and BL 1 are realized by BL 0 and BL 1 in the circuit of FIG. 7.
- the basic circuits BL other than BL 0 are connected so as to operate in parallel with the latter as in the circuit form of FIG. 9. This makes it possible to design a circuit in which the devices are difficult to break down at and above the VCC point of the aging operation.
- FIGS. 11 and 12 show an example in which a basic circuit BL' is connected in parallel with the circuit of FIG. 3, whereby the changing rate of V L is made negative at and above V P ' which is a certain value of V CC . More specifically, when VCC is increased, the transistor Q first turns "on” while the output voltage V G of the reference voltage generator 1 in the basic circuit BL is not lower than V P , so that the gradient of V L versus V CC decreases.
- a reference voltage generator 2 is designed so that a transistor Q' in the basic circuit BL' may subsequently turn “on” at the certain VCC value, namely, V P '.
- the conductance of Q' is designed to be sufficiently higher than that of Q. Then, the V L characteristic after the conduction of the transistor Q' is governed by the characteristic of BL', so that V L comes to have the negative gradient as shown in FIG. 12.
- the merit of the present circuit is that, when the aforementioned point at which V L lowers is set at or below the breakdown voltages of small geometry devices, these small geometry devices are perfectly protected from breakdown even when the voltage V CC has been sufficiently raised.
- a measure in which the output voltage V L lowers when a voltage higher than the external supply voltage VCC at the aging point has been applied is especially effective because any voltage exceeding the aging point is not applied to the devices.
- circuit of FIG. 5 can afford any desired V L characteristic by connecting the basic circuit BL' in parallel as in the example of FIG. 3.
- FIG. 13(A) shows an example of the circuit of FIG. 3 which employs a bipolar transistor.
- a voltage regulator circuit CVR is, for example, a cascade connection of Zener diodes or ordinary diodes the terminal voltage of which becomes substantially constant.
- FIG. 13(A) indicates a well-known voltage regulator which has the characteristic shown by (A) in FIG. 13(C). This voltage regulator is described in detail in "Denpa-Kagaku (Science of Electric Wave)", February 1982, p. 111 or “Transistor Circuit Analysis", by Joyce and Clarke, Addison-Wesley Publishing Company, Inc., p. 207. Since, however, V L is a fixed voltage in this condition, a resistance r can be connected in series with the CVR as shown in FIG. 13(B) in accordance with the present invention to slope the curve as desired. Thus, V L comes to have a slope relative to VCC as shown by the characteristic (B) shown in FIG. 13(C).
- FIG. 14 shows another embodiment.
- FIG. 14(A) indicates a well-known voltage regulator which employs an emitter follower and which has the characteristic shown by (A) in FIG. 14(C). Since V L is also a fixed voltage, a resistance r is used in FIG. 14(B) in order to provide a desired slope. Thus, a characteristic as shown as characteristic (B) in FIG. 14(C) is provided.
- FIGS. 13 and 14 are especially suited to the system as shown in FIG. 1.
- FIG. 1 usually a great current flows through the circuit associated with the input/output interface. Therefore, a high current driving ability is required of the voltage converter correspondingly.
- the voltage converter constructed of the bipolar transistor is suited to this end.
- FIG. 16 shows an embodiment of a practicable circuit DCV therefor, which corresponds to a practicable example of the circuit of FIG. 3.
- the output voltage V L is determined by the ratio of the conductances of MOS transistors Q 0 and Q l , and that the conductance of the MOS transistor Q l is controlled by the output voltage V L via feedback of the output voltage V L through MOS transistors Q 1 . . . Q i . . . , and Q n to the gate of MOS transistor Q l .
- V G of Q 0 be V CC +V th (0) (where V th (0) denotes the threshold voltage of the MOST Q 0 )
- V th (0) denotes the threshold voltage of the MOST Q 0
- the control starting voltage V 0 and the slope m are expressed as follows: ##EQU1##
- ⁇ (0) and ⁇ (l) denote the channel conductances of Q 0 and Q l
- n denotes the number of stages of Q i .
- the circuit of FIG. 16 is somewhat varied from an actual circuit.
- a transistor of similar connection Q S (1.6) in FIG. 27
- Q S (1.6) in FIG. 27 a transistor of similar connection
- the nodes of the transistors connected in cascade are prevented from floating states to leave charges behind.
- the transistor of this measure shall be omitted in the ensuing embodiments.
- FIG. 17 shows a characteristic in which, when the external supply voltage V CC changes between the lower limit value V 0 and upper limit value V 0 ' of the ordinary operation range, the slope m of the output voltage V L is small, and a slope m' which corresponds to the external supply voltage greater than V 0 ' is made steeper than m.
- FIG. 18 shows an example of a circuit for producing the characteristic of FIG. 17.
- the feature of the present circuit is that, between the terminals 1 and 2 of the circuit DCV shown in FIG. 16, a circuit DCV2 similar to DCV1 is added, whereby the conductance of a load for DCV1 is increased at and above V 0 ' so as to increase the slope of V L .
- the second control starting voltage V 0 ' is expressed by: ##EQU2##
- the slope m' is determined by the ratio between the sum of the conductances of the MOS transistors Q 0 and Q l and the conductance of the MOS transistor Q l .
- V' 0 and m' can be varied at will by n, n', ⁇ (l), ⁇ '(l), V th (i), V th (l), V' th (l) (Q), V'th(l).
- ⁇ '(l) denotes the channel conductance of the MOS transistor Q'l.
- This circuit has the ordinary operation range between the lower limit value V 0 and the upper limit value V 0 ', and is effective when the aging point has a value larger than V 0 '. That is, since the slope m is small in the ordinary operation region, margins for the breakdown voltages of small geometry devices are wide, and power consumption does not increase.
- the slope m' for the external supply voltage higher than the ordinary operation region is set for establishing a characteristic which passes an aging voltage (set value).
- FIG. 20 shows an example of a practicable circuit therefor. These correspond to a concrete form of the example of FIGS. 7 and 8.
- the feature of the present circuit is that circuits DCV2 and DCV3 similar to the circuit DCV1 are added between the terminals 1 and 2 of the circuit shown in FIG. 16, whereby the conductance of the load for DCV1 is successively increased so as to increase the slope of V L in two stages at the two points V 0 ' and V 0 ".
- the slope m' is determined by the ratio between the sum of the conductances of the MOS transistors Q 0 and Q' l and the conductance of the MOS transistor Q l and the slope m" by the ratio between the sum of the conductances of the MOS transistors Q 0 , Q' l and Q"l and the conductance of the MOS transistor Q l .
- V 0 ' and m' can be varied at will by n, n', ⁇ (0), ⁇ (l), ⁇ '(l), V th (i), V th (l), V' th (i), and V' th (l), while V" 0 and m" by n, n', n", ⁇ (0), ⁇ (l), ⁇ '(l), ⁇ '(l), V th (i), V th (l), V' th (i), V' th (l), V" th (i) and V" th (l).
- ⁇ ".sub.(l) denotes the channel conductance of Q" l .
- This circuit is effective when the ordinary operation range extends between the lower limit value V 0 and the upper limit value V 0 ', and aging tests are carried out in the two sections of the external supply voltage V CC V 0 " and V 0 " ⁇ V CC ⁇ V 0 ".
- the aging tests in the two sections consist of the two operations: aging for a short time, and aging for a long time.
- the former serves to detect a defect occurring, for example, when an instantaneous high stress has been externally applied, while the latter serves to detect a defect ascribable to a long-time stress.
- FIG. 21 shows an example wherein, when the external supply voltage V CC is greater than V 0 ', the slope m' of the voltage V L is set at m>m' under which the output voltage V L follows up the external supply voltage V CC .
- FIG. 22 shows an embodiment of a practicable circuit therefor. These correspond to a concrete form of the example of FIGS. 9 and 10.
- the feature of the present circuit is that a circuit DCV2 similar to DCV1 is added between the terminal 2 and ground of the circuit shown in FIG. 16, whereby the conductance of a load for the transistor Q 0 is increased at V 0 ' so as to decrease the slope of V L .
- the second control starting voltage V 0 ' is expressed by: ##EQU4##
- the slope m' is expressed by the ratio between the conductance of Q0 and the sum of the conductances of Q l and Q 'l .
- V 0 ' and m' can be varied at will by n, n', ⁇ (0), ⁇ (l), ⁇ '(l), V th (i), V th (l), V' th (i), and V' th (l).
- This circuit is applicable to devices of lower breakdown voltages.
- the output voltage V L of the ordinary operation region (V 0 ⁇ V CC ⁇ V 0 ') may be suppressed to a low magnitude.
- the magnitude of V L cannot be lowered because the operating speeds of a circuit employing small geometry devices and a circuit employing large geometry devices are matched.
- the slope m a of the output voltage V L in the ordinary operation region is made greater than m indicated in FIG. 17 so as to bring V L closer to the change of the external supply voltage.
- the slope of V L is decreased in order for the aging operation point to be passed.
- the magnitude of the output voltage V L can be raised near to the withstand voltage limit of the devices within the range of the ordinary operation region, and the operating speed of the circuit employing the small geometry devices can be matched with that of the circuit employing the large geometry devices.
- FIG. 24 shows an embodiment of a practicable circuit therefor. This corresponds to an example in which the examples of FIGS. 7 and 9 coexist.
- the feature of the present circuit is that the embodiments of FIGS. 18 and 21 are combined thereby to increase and decrease the slope of V L at the two points V 0 ' and V 0 " respectively.
- the second and third control starting voltages V 0 ' and V 0 " are respectively expressed by: ##EQU5##
- the slope m' is expressed by the ratio between the sum of the conductances of Q 0 and Q l and the conductance of Q l
- m is expressed by the ratio between the sum of the conductances of Q 0 and Q l ' and the sum of the conductances of Q l and Q l ".
- V 0 ' and m' can be varied at will by n, n', ⁇ (0), ⁇ (l), ⁇ '(l), V th (i), V th (l), V' th (i) and V' th (l), while V 0 " and m" can be varied by n, n' , n", ⁇ (0), ⁇ (l), ⁇ '(l), ⁇ "(l), V th (i), V th (l), V'th(i), V' th (l), V th (i) and V" th (l).
- This circuit protects small geometry devices from permanent breakdown in such a way that, even when V CC has become higher than the withstand voltage limit V 0 " of the devices due to some fault of the external power source, it does not exceed a breakdown voltage V B . That is, the slope m" of V L for V CC not smaller than V 0 " is made gentler than the slope m' in the aging, whereby even when the external supply voltage V CC has become V 0 " or above, the output voltage V L is prevented from exceeding the breakdown voltage (usually, higher than the withstand voltage limit) of the devices. This makes it possible to prevent the device breakdown even when the supply voltage has been raised abnormally by way of example.
- FIG. 25 shows an example in which the slope m' is made negative when the external supply voltage V CC has exceeded V 0 '.
- FIG. 26 shows an embodiment of a practical circuit therefor. These correspond to a concrete form of the example of FIGS. 11 and 12.
- the feature of the present circuit is that the drain of Q 1 ' in DCV2 is connected to the terminal 1 of the circuit shown in FIG. 16, the drain of Q l ' to the terminal 2, and the source of Q l ' to the ground, whereby the conductance of Q l ' is controlled by V CC , and besides, it is made greater than the conductance of Q 0 so as to establish m' ⁇ 0.
- the second control starting voltage V 0 ' and the slope m' are expressed by the following on the assumption of ⁇ '(l)>> ⁇ (0): ##EQU6##
- V 0 ' and m' can be varied at will by n', V th (i), V th (l) and ⁇ '(l)/(0).
- FIG. 28 illustrates V L with a parameter being the corresponding value W l /L l of Q l '.
- the voltage in the ordinary operation is set at 5 V, and the aging voltage at 8 V.
- This circuit consists in that the slope of the voltage at and above V 0 " in the characteristic shown in FIG. 23 is made negative, thereby to intensify the aspect of the device protection of the circuit in FIG. 24.
- the gate voltage of Q 0 has been presumed to be V CC +V th . This has intended to simplify the computation and to clearly elucidate the characteristics of the circuits. Essentially, however, this voltage need not be limited to V CC +V th , but may be chosen at will for the convenience of design.
- FIG. 29(A) shows a practicable circuit which boosts the gate voltage V G to above the supply voltage V CC within the chip as stated with reference to FIG. 15.
- V CC When a pulse 1 .sup. ⁇ of amplitude V CC from an oscillator OSC included within the chip rises from 0 (zero) V to V CC , a node 4' having been previously charged to V CC -V th by Q 1 ' is boosted to 2 V CC -V th .
- a node 4 becomes a voltage 2 (V CC -V th ) lowered by V th by means of Q 2 '.
- the node 4 is further boosted into 3 V CC -2 V th .
- a node 5 becomes a voltage 3 (V CC -V th ) lowered by V th by means of Q 2 .
- Each of Q 2 ' and Q 2 is a kind of diode, so that when such cycles are continued a large number of times, V G becomes a D.C. voltage of 3 (V CC -V th ).
- V G of higher voltage is produced by connecting the circuits CP1, CH2 in a larger number of stages.
- FIG. 30 shows an example in which V G -3 (V CC -V th ) held as a high voltage on the low voltage side of V CC , and besides, V CC +2 V th is held on the high voltage side of V CC in order to protect the associated transistors.
- V G -3 V CC -V th
- V CC +2 V th V CC +2 V th
- V G the whole circuit in FIG. 16, 18, 20, 22, 24 or 26
- a protection circuit CL1 is such that, when V G is going to exceed V CC +2 V th , current flows through Q 1 and Q 2 ' so V G results in being fixed to V CC +2 V th .
- FIG. 31 shows a practicable circuit of the inverter 1 or 2 in FIG. 29(A).
- An output pulse 0 .sup. ⁇ is impressed on the circuit CP1 or CP2.
- FIG. 32 shows an example utilizing a back bias generator which is built in the chip in order to apply a back bias voltage V BB to a silicon substrate.
- V BB being 0 (zero) V
- V th of the respective transistors are not normal values. Therefore, an excess current flows, or stress conditions on the transistors become severe, so the transistors can break down.
- V BB is generated upon closure of a power source, and V L is generated substantially simultaneously, so that the operations of respective transistors are normally executed.
- FIG. 35 shows a practicable example of the buffer circuit which has a high driving ability without the V th drop.
- V L becomes V CC on the low voltage side of V CC , so that V PP must be at least V CC +V th .
- the circuit shown in FIG. 29(A) is usable.
- the node 5 of the circuit in FIG. 29(A) may be connected to the drain of Q 1 in a regulator in FIG.
- the effective output impedance as viewed from the node 5 may be made sufficiently higher than the equivalent "on" resistance of Q 1 of the circuit in FIG. 35, the value of the W/L of Q 2 or the value of C B in FIG. 29(A) or the oscillation frequency of OSC may be properly adjusted by way of example.
- FIG. 36 shows an embodiment therefor.
- the circuit LM1 is, for example, the circuit in FIG. 16, and the voltage VL 1 equalizes to V L as stated before.
- the gate voltage of Q 4 is V L +2 V th . Therefore, V L2 becomes V L +V th .
- transistors Q 6 and Q 7 serve to prevent unnecessary charges from remaining in V L1 at the transient fluctuation of V CC .
- Q 6 and Q 7 are connected into LM1 as shown in the figure so as to operate At V CC of at least V 0 and at V CC of at least V 0 -V th .
- the ratio W/L of Q 6 , Q 7 is selected to be sufficiently smaller than that of Q 2 , to minimize the influence of the addition of Q 6 , Q 7 on V L . It has been previously stated that Q 7 operates in the region not greater than V 0 .
- V L1 stable values of V L1 can be obtained in a wide range from the region (V 0 -V th ) where V CC is not greater than V 0 , to the region where V CC is greater than V 0 and where the converter is normally operating.
- the function of Q 5 is that, when V L1 is going to fluctuate negatively relative to V L2 , current flows to Q 5 so as to keep the difference of V L2 and V m constant.
- V L and V L +V th has been stated.
- the pairs of Q 1 , Q 2 or the pairs of Q 3 , Q 4 are connected in cascade, a voltage whose difference from V L1 becomes an integral multiple of V th can be generated.
- a circuit shown in FIG. 37 is another buffer circuit which is connected to the output stage of the circuit of FIG. 35 or 36 in order to further enhance the driving ability of the buffer circuit of FIG. 35 or 36.
- the feature of this circuit is that to enhance the driving ability of internal power supply circuit (voltage converter 13) when the load circuit (LCI) operates and to reduce power consumption of internal power supply circuit when the load circuit (LCI) does not operate. Therefore, the operation of this circuit is controlled corresponding to operation states of the load circuit.
- This internal power supply circuit achieves low power consumption and large driving ability so as to drive a large load circuit quickly.
- V L1 becomes V L1 +2 V th and V L1 +V th at respective nodes 4 and 2.
- V DP being the level of V L1 at a node 5 by Q 4 .
- problematic here is the characteristic of the load circuit LCI.
- the load circuit LCI becomes large capacitance CD at one time and small capacitance at other times.
- the change of load capacitance is controlled by control signals 1 .sup. ⁇ and 2 .sup. ⁇ .
- the load driving ability of Q4 may be increased so as to charge the load circuit quickly.
- the node 2 being the gate of Q 4 needs to be boosted in a time zone for charging the load.
- the boosting node 2 makes driving ability of Q4 larger.
- Transistors are Q 6 -Q 11 , and capacitors are C 1 and C 2 are provided for boosting the node 2.
- a node 6 discharged by Q 1 owing to the "on" state of is charged by Q 12 and Q 4 when the next is "on".
- the node 2 being V L1 +V th and a node 3 being at V L1 are boosted by the "on” of Consequently, the conductances of Q 10 , Q 11 increase, so that the boosted voltage of the node 2 is discharged to the level of V L1 +V th by Q 10 , Q 11 .
- the capacitor C D is charged rapidly.
- the transistor Q 6 cuts off the nodes 3 and 1 when the node 3 is boosted by control signal 1 .sup. ⁇ .
- control signal is "on”
- Q 7 -Q 9 turn “off” subject to the condition of V L1 3 V th , so that Q 11 has its gate rendered below V th to turn "off". Accordingly, no current flows through Q 3 , Q 10 and Q 11 ' so that the power consumption can be rendered low.
- the "on" resistance of Q 6 may be increased to lower current.
- the voltage of the node 3 at this time becomes a stable value of approximately 3 V th .
- the boosting characteristic of the node 3 is also stabilized, with the result that the operation of the whole circuit can be stabilized.
- one merit of the present embodiment consists in that the boosting characteristic of the node 2 can be automatically controlled with the boosting characteristic of the node 3.
- Q 5 has the function of discharging the surplus charges of the node 2 when Q 10 is "off".
- the 3-stage connection arrangement of Q 7 , Q 8 and Q 9 is employed here.
- This is a consideration for efficiently forming the circuit in a small area by utilizing a capacitance C 2 (for example, the capacitance between the gate of a MOST and an inversion layer formed between the source and drain thereof, known from ISSCC 72 Dig. of Tech. Papers, p. 14, etc.) for the reduction of the power consumption described above. That is, in order to use the inversion layer capacitance, the gate voltage to be applied needs to be higher by at least V th than the source and drain. Accordingly, in case of forming C 2 by the use of a MOST of low V th or an ordinary capacitor, it is also possible to reduce the connection number of Q 7 -Q 9 to two or one.
- the buffer circuit as shown in FIG. 37 is indispensable especially to the LSI systems as shown in FIGS. 1 and 2.
- the voltage converter for generating V L in FIG. 1 or 2 is desired to have an especially high ability of supplying current because the circuit current in the circuit A, A' or B flows toward the ground. Accordingly, when the whole circuit including the circuit of FIG. 37 thus far described is regarded as the voltage converter of FIG. 1 or 2, it is applicable to general LSIs.
- V CC to be applied by the battery is set at below V 0 during the time interval during which the battery is operated for backup, no current flows through Q 1 '-Q S ', and hence, the period of time for which the power source can be backed up can be extended to that extent.
- the number of stages of Q 1 '-Q S ' can be determined so as to establish V 0 which is greater than V CC being the battery supply voltage in the case of the backup.
- the supply voltage V CC in the ordinary operation can be selected at V CC ⁇ V 0 besides at V CC >V 0 . Since this permits no current to flow through Q 1 '-Q S ' under the ordinary V CC condition, the power consumption can be lowered.
- Another merit is that design is facilitated because the circuit can be designed while avoiding a region where the relation of V CC and V L becomes a polygonal line. More specifically, when the polygonal region is used, an imbalance of characteristics concerning V CC arises between a circuit directly employing V CC and a part of a certain circuit employing V L by way of example, so that the operation sometimes becomes unstable. When V CC ⁇ V 0 holds, this drawback can be eliminated.
- the voltage converters are constructed of MOS transistors.
- These are examples which chiefly employ MOS transistors of positive threshold voltages V th , namely, of the enhancement mode.
- MOS transistors of negative V th namely, of the depletion mode as disclosed in FIG. 16 of Japanese Patent Application No. 56-168698.
- V n V CC in the region of V CC V 0 as illustrated in the characteristic of FIG. 15
- the gate voltage of Q 0 needs to be V G V CC +V th (0), and it has been stated that the circuit of FIG.
- FIG. 39 shows such a practicable embodiment. It differs from the circuit of FIG. 16 in that it is replaced with the depletion mode MOS transistor Q 0 ', the gate of which is connected to the terminal 2. With this measure, since the V' th (0) of Q 0 ' is negative, Q 0 ' is in the "on" state at all times, and the desired characteristic illustrated in FIG. 15 can be realized without employing the V G generator as shown in FIG. 29(A) .
- FIG. 40 shows an embodiment in which a buffer circuit is constructed using a single depletion-mode MOS transistor
- FIG. 41 shows the characteristic thereof.
- the present embodiment is the same in the circuit arrangement as the foregoing embodiment of FIG. 33, it differs in that the MOS transistor is changed from the enhancement mode into the depletion mode.
- the output V L ' of the present buffer circuit bends from a point P at which the difference of V CC and V L equalizes to the absolute value
- V L may be set lower than a desired value by V thD .
- the present embodiment has a simple circuit arrangement, and can meritoriously eliminate the problem, as in the characteristic of the embodiment of FIG. 33 illustrated in FIG. 34, that only the output lower than V CC by V th can be produced in the range of V CC ⁇ V 0 .
- the present invention can provide, in an integrated circuit having small geometry devices, an integrated circuit which has a wide operating margin even against the fluctuations of an external supply voltage in an ordinary operation and which can apply a sufficient aging voltage.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Electromagnetism (AREA)
- Radar, Positioning & Navigation (AREA)
- Automation & Control Theory (AREA)
- General Engineering & Computer Science (AREA)
- Dram (AREA)
Abstract
Description
Claims (118)
Priority Applications (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US08/371,973 US5566185A (en) | 1982-04-14 | 1995-01-12 | Semiconductor integrated circuit |
| US08/707,316 US5712859A (en) | 1982-04-14 | 1996-09-03 | Semiconductor integrated circuit |
Applications Claiming Priority (8)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US06/368,162 US4482985A (en) | 1981-04-17 | 1982-04-14 | Semiconductor integrated circuit |
| JP57220083A JPS59111514A (en) | 1982-12-17 | 1982-12-17 | Semiconductor integrated circuit |
| JP57-220083 | 1982-12-17 | ||
| US56296983A | 1983-12-19 | 1983-12-19 | |
| US07/140,628 US4916389A (en) | 1982-12-17 | 1988-01-04 | Semiconductor integrated circuit with voltage limiter having different output ranges from normal operation and performing of aging tests |
| US45850789A | 1989-12-28 | 1989-12-28 | |
| US07/869,851 US5493572A (en) | 1981-04-17 | 1992-04-16 | Semiconductor integrated circuit with voltage limiter having different output ranges for normal operation and performing of aging tests |
| US08/371,973 US5566185A (en) | 1982-04-14 | 1995-01-12 | Semiconductor integrated circuit |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US07/869,851 Continuation US5493572A (en) | 1981-04-17 | 1992-04-16 | Semiconductor integrated circuit with voltage limiter having different output ranges for normal operation and performing of aging tests |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US08/707,316 Continuation US5712859A (en) | 1982-04-14 | 1996-09-03 | Semiconductor integrated circuit |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US5566185A true US5566185A (en) | 1996-10-15 |
Family
ID=27553963
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US08/371,973 Expired - Lifetime US5566185A (en) | 1982-04-14 | 1995-01-12 | Semiconductor integrated circuit |
| US08/707,316 Expired - Fee Related US5712859A (en) | 1982-04-14 | 1996-09-03 | Semiconductor integrated circuit |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US08/707,316 Expired - Fee Related US5712859A (en) | 1982-04-14 | 1996-09-03 | Semiconductor integrated circuit |
Country Status (1)
| Country | Link |
|---|---|
| US (2) | US5566185A (en) |
Cited By (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5712859A (en) * | 1982-04-14 | 1998-01-27 | Hitachi, Ltd. | Semiconductor integrated circuit |
| EP0872789A3 (en) * | 1997-04-18 | 1999-04-14 | Siemens Aktiengesellschaft | Internal supply voltage generating circuit |
| KR19990066744A (en) * | 1998-01-12 | 1999-08-16 | 메이어 야나이 | Low Voltage Device Operates from High Voltage Supply |
| DE10015756A1 (en) * | 2000-03-29 | 2001-10-18 | Bell & Howell Co | Enveloping station for mail processing machine has conveyor belt for envelopes associated with roller strip with sprung rollers moving up and down controlled onto top side of belt to stop envelope opposite document insert device |
| US20050040841A1 (en) * | 2003-08-21 | 2005-02-24 | International Business Machines Corporation | Method and circuit for testing a regulated power supply in an integrated circuit |
| US20080270049A1 (en) * | 2007-04-30 | 2008-10-30 | International Business Machines Corporation | System and method for monitoring reliability of a digital system |
Families Citing this family (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP4031901B2 (en) * | 2000-07-19 | 2008-01-09 | 株式会社東芝 | Solid-state imaging device |
| US7793119B2 (en) * | 2006-12-21 | 2010-09-07 | Texas Instruments Incorporated | Adaptive voltage scaling with age compensation |
Citations (19)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US2697201A (en) * | 1949-09-27 | 1954-12-14 | Westinghouse Electric Corp | Adjustable nonlinear resistance |
| US3386030A (en) * | 1964-10-21 | 1968-05-28 | Collins Radio Co | Voltage regulator |
| US3523195A (en) * | 1967-06-07 | 1970-08-04 | Bendix Corp | Function generator network utilizing a transistor including a multiple tap emitter follower |
| US3553487A (en) * | 1967-10-12 | 1971-01-05 | Honeywell Inc | Circuit for generating discontinuous functions |
| US3588675A (en) * | 1968-03-29 | 1971-06-28 | Meidensha Electric Mfg Co Ltd | Voltage regulator circuit effective over predetermined input range |
| US3742338A (en) * | 1971-03-15 | 1973-06-26 | Matsushita Electronics Corp | Dc voltage regulator circuit |
| US3895239A (en) * | 1973-12-26 | 1975-07-15 | Motorola Inc | MOS power-on reset circuit |
| JPS5547414A (en) * | 1978-09-30 | 1980-04-03 | Shimadzu Corp | Linearizer |
| US4239980A (en) * | 1977-09-14 | 1980-12-16 | Hitachi, Ltd. | Integrated circuit having an operation voltage supplying depletion type MISFET of high breakdown voltage structure |
| US4368524A (en) * | 1979-07-26 | 1983-01-11 | Fujitsu Limited | Semiconductor device |
| US4385243A (en) * | 1979-05-23 | 1983-05-24 | Fujitsu Limited | Automatic reset circuit |
| US4409677A (en) * | 1978-12-23 | 1983-10-11 | Fujitsu Limited | Semiconductor integrated circuit device |
| US4433252A (en) * | 1982-01-18 | 1984-02-21 | International Business Machines Corporation | Input signal responsive pulse generating and biasing circuit for integrated circuits |
| US4446381A (en) * | 1982-04-22 | 1984-05-01 | Zilog, Inc. | Circuit and technique for initializing the state of bistable elements in an integrated electronic circuit |
| US4455628A (en) * | 1981-12-17 | 1984-06-19 | Mitsubishi Denki Kabushiki Kaisha | Substrate bias generating circuit |
| JPS59191935A (en) * | 1983-04-15 | 1984-10-31 | Hitachi Ltd | Semiconductor integrated circuit device |
| US4482985A (en) * | 1981-04-17 | 1984-11-13 | Hitachi, Ltd. | Semiconductor integrated circuit |
| US4495622A (en) * | 1981-05-15 | 1985-01-22 | Thomson-Csf | System for selecting high-reliability integrated circuits |
| US4585955A (en) * | 1982-12-15 | 1986-04-29 | Tokyo Shibaura Denki Kabushiki Kaisha | Internally regulated power voltage circuit for MIS semiconductor integrated circuit |
Family Cites Families (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US2267201A (en) * | 1939-09-05 | 1941-12-23 | Hirai Gunichi | Dressing tool |
| JPS59111514A (en) * | 1982-12-17 | 1984-06-27 | Hitachi Ltd | Semiconductor integrated circuit |
| US5493572A (en) * | 1981-04-17 | 1996-02-20 | Hitachi, Ltd. | Semiconductor integrated circuit with voltage limiter having different output ranges for normal operation and performing of aging tests |
| US5566185A (en) * | 1982-04-14 | 1996-10-15 | Hitachi, Ltd. | Semiconductor integrated circuit |
-
1995
- 1995-01-12 US US08/371,973 patent/US5566185A/en not_active Expired - Lifetime
-
1996
- 1996-09-03 US US08/707,316 patent/US5712859A/en not_active Expired - Fee Related
Patent Citations (20)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US2697201A (en) * | 1949-09-27 | 1954-12-14 | Westinghouse Electric Corp | Adjustable nonlinear resistance |
| US3386030A (en) * | 1964-10-21 | 1968-05-28 | Collins Radio Co | Voltage regulator |
| US3523195A (en) * | 1967-06-07 | 1970-08-04 | Bendix Corp | Function generator network utilizing a transistor including a multiple tap emitter follower |
| US3553487A (en) * | 1967-10-12 | 1971-01-05 | Honeywell Inc | Circuit for generating discontinuous functions |
| US3588675A (en) * | 1968-03-29 | 1971-06-28 | Meidensha Electric Mfg Co Ltd | Voltage regulator circuit effective over predetermined input range |
| US3742338A (en) * | 1971-03-15 | 1973-06-26 | Matsushita Electronics Corp | Dc voltage regulator circuit |
| US3895239A (en) * | 1973-12-26 | 1975-07-15 | Motorola Inc | MOS power-on reset circuit |
| US4239980A (en) * | 1977-09-14 | 1980-12-16 | Hitachi, Ltd. | Integrated circuit having an operation voltage supplying depletion type MISFET of high breakdown voltage structure |
| JPS5547414A (en) * | 1978-09-30 | 1980-04-03 | Shimadzu Corp | Linearizer |
| US4409677A (en) * | 1978-12-23 | 1983-10-11 | Fujitsu Limited | Semiconductor integrated circuit device |
| US4385243A (en) * | 1979-05-23 | 1983-05-24 | Fujitsu Limited | Automatic reset circuit |
| US4368524A (en) * | 1979-07-26 | 1983-01-11 | Fujitsu Limited | Semiconductor device |
| US4482985A (en) * | 1981-04-17 | 1984-11-13 | Hitachi, Ltd. | Semiconductor integrated circuit |
| US4495622A (en) * | 1981-05-15 | 1985-01-22 | Thomson-Csf | System for selecting high-reliability integrated circuits |
| US4455628A (en) * | 1981-12-17 | 1984-06-19 | Mitsubishi Denki Kabushiki Kaisha | Substrate bias generating circuit |
| US4433252A (en) * | 1982-01-18 | 1984-02-21 | International Business Machines Corporation | Input signal responsive pulse generating and biasing circuit for integrated circuits |
| US4446381A (en) * | 1982-04-22 | 1984-05-01 | Zilog, Inc. | Circuit and technique for initializing the state of bistable elements in an integrated electronic circuit |
| US4585955A (en) * | 1982-12-15 | 1986-04-29 | Tokyo Shibaura Denki Kabushiki Kaisha | Internally regulated power voltage circuit for MIS semiconductor integrated circuit |
| US4585955B1 (en) * | 1982-12-15 | 2000-11-21 | Tokyo Shibaura Electric Co | Internally regulated power voltage circuit for mis semiconductor integrated circuit |
| JPS59191935A (en) * | 1983-04-15 | 1984-10-31 | Hitachi Ltd | Semiconductor integrated circuit device |
Non-Patent Citations (6)
| Title |
|---|
| Buchsbaum, W., Encyclopedia of Integrated Circuits, Prentice Hall, pp. 65, 67, 113, 114. Jan. 1987. * |
| Buchsbaum, W., Encyclopedia of Integrated Circuits, Prentice-Hall, pp. 65, 67, 113, 114. Jan. 1987. |
| Itoh, K. et al., "An Experimental 1Mb DRAM with On-Chip Voltage Limiter", IEEE International Solid-State Circuits Conference, pp. 282-283. Jan. 1984. |
| Itoh, K. et al., An Experimental 1Mb DRAM with On Chip Voltage Limiter , IEEE International Solid State Circuits Conference, pp. 282 283. Jan. 1984. * |
| Love, R. et al., "Width-to-Length Ratio Design Program for Interacting Static FET Circuits", IBM Technical Disclosure Bulletin, vol. 16, No. 11, pp. 3671-3673. Apr. 1974. |
| Love, R. et al., Width to Length Ratio Design Program for Interacting Static FET Circuits , IBM Technical Disclosure Bulletin, vol. 16, No. 11, pp. 3671 3673. Apr. 1974. * |
Cited By (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5712859A (en) * | 1982-04-14 | 1998-01-27 | Hitachi, Ltd. | Semiconductor integrated circuit |
| EP0872789A3 (en) * | 1997-04-18 | 1999-04-14 | Siemens Aktiengesellschaft | Internal supply voltage generating circuit |
| US6194953B1 (en) | 1997-04-18 | 2001-02-27 | Infineon Technologies Ag | Circuit configuration for generating an internal supply voltage |
| KR19990066744A (en) * | 1998-01-12 | 1999-08-16 | 메이어 야나이 | Low Voltage Device Operates from High Voltage Supply |
| DE10015756A1 (en) * | 2000-03-29 | 2001-10-18 | Bell & Howell Co | Enveloping station for mail processing machine has conveyor belt for envelopes associated with roller strip with sprung rollers moving up and down controlled onto top side of belt to stop envelope opposite document insert device |
| US20050040841A1 (en) * | 2003-08-21 | 2005-02-24 | International Business Machines Corporation | Method and circuit for testing a regulated power supply in an integrated circuit |
| US6927590B2 (en) * | 2003-08-21 | 2005-08-09 | International Business Machines Corporation | Method and circuit for testing a regulated power supply in an integrated circuit |
| US20080270049A1 (en) * | 2007-04-30 | 2008-10-30 | International Business Machines Corporation | System and method for monitoring reliability of a digital system |
| US7495519B2 (en) | 2007-04-30 | 2009-02-24 | International Business Machines Corporation | System and method for monitoring reliability of a digital system |
Also Published As
| Publication number | Publication date |
|---|---|
| US5712859A (en) | 1998-01-27 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US4916389A (en) | Semiconductor integrated circuit with voltage limiter having different output ranges from normal operation and performing of aging tests | |
| US5352945A (en) | Voltage compensating delay element | |
| CA1197574A (en) | Substrate bias control circuit and method | |
| US5146152A (en) | Circuit for generating internal supply voltage | |
| US4683382A (en) | Power-saving voltage supply | |
| US4839787A (en) | Integrated high voltage generating system | |
| US6271717B1 (en) | Bias circuit for series connected decoupling capacitors | |
| EP0195525B1 (en) | Low power cmos reference generator with low impedance driver | |
| CA1177912A (en) | Mos comparator circuit | |
| EP0231204B1 (en) | Back bias generator | |
| KR940005509B1 (en) | Step-up control circuit and its output buffer circuit | |
| JPH0954620A (en) | Power supply monitoring circuit | |
| US5793592A (en) | Dynamic dielectric protection circuit for a receiver | |
| US5566185A (en) | Semiconductor integrated circuit | |
| US4071784A (en) | MOS input buffer with hysteresis | |
| US6433623B1 (en) | Voltage booster circuit control method | |
| US5493572A (en) | Semiconductor integrated circuit with voltage limiter having different output ranges for normal operation and performing of aging tests | |
| US5534789A (en) | Mixed mode output buffer circuit for CMOSIC | |
| US5831419A (en) | Circuit and method for regulating a voltage | |
| US4695745A (en) | Monolithic semiconductor integrated circuit with programmable elements for minimizing deviation of threshold value | |
| US6646495B2 (en) | Threshold voltage adjustment scheme for increased output swing | |
| US5262989A (en) | Circuit for sensing back-bias level in a semiconductor memory device | |
| US5420505A (en) | Direct current booster with test circuit | |
| USRE35313E (en) | Semiconductor integrated circuit with voltage limiter having different output ranges from normal operation and performing of aging tests | |
| US6060945A (en) | Burn-in reference voltage generation |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| AS | Assignment |
Owner name: HITACHI MICROCOMPUTER SYSTEM, LTD., JAPAN Free format text: CHANGE OF NAME;ASSIGNOR:HITACHI MICROCOMPUTER ENGINEERING CO., LTD.;REEL/FRAME:008376/0968 Effective date: 19901001 Owner name: HITACHI, LTD., JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HITACHI MICROCOMPUTER SYSTEM, LTD.;REEL/FRAME:008376/0965 Effective date: 19970212 |
|
| CC | Certificate of correction | ||
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| AS | Assignment |
Owner name: RENESAS TECHNOLOGY CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HITACHI, LTD.;REEL/FRAME:014754/0218 Effective date: 20031203 |
|
| FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| FPAY | Fee payment |
Year of fee payment: 8 |
|
| FEPP | Fee payment procedure |
Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| FPAY | Fee payment |
Year of fee payment: 12 |
|
| AS | Assignment |
Owner name: RENESAS ELECTRONICS CORPORATION, JAPAN Free format text: MERGER;ASSIGNOR:RENESAS TECHNOLOGY CORP.;REEL/FRAME:025204/0512 Effective date: 20100401 |
|
| RR | Request for reexamination filed |
Effective date: 20100820 |