US5089871A - Increased voltage mos semiconductor device - Google Patents
Increased voltage mos semiconductor device Download PDFInfo
- Publication number
- US5089871A US5089871A US07/547,828 US54782890A US5089871A US 5089871 A US5089871 A US 5089871A US 54782890 A US54782890 A US 54782890A US 5089871 A US5089871 A US 5089871A
- Authority
- US
- United States
- Prior art keywords
- area
- drain
- source
- conductivity type
- semiconductor material
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/66—Vertical DMOS [VDMOS] FETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/601—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs
- H10D30/603—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs having asymmetry in the channel direction, e.g. lateral high-voltage MISFETs having drain offset region or extended drain IGFETs [EDMOS]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/102—Constructional design considerations for preventing surface leakage or controlling electric field concentration
- H10D62/103—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices
- H10D62/105—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices by having particular doping profiles, shapes or arrangements of PN junctions; by having supplementary regions, e.g. junction termination extension [JTE]
- H10D62/106—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices by having particular doping profiles, shapes or arrangements of PN junctions; by having supplementary regions, e.g. junction termination extension [JTE] having supplementary regions doped oppositely to or in rectifying contact with regions of the semiconductor bodies, e.g. guard rings with PN or Schottky junctions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/17—Semiconductor regions connected to electrodes not carrying current to be rectified, amplified or switched, e.g. channel regions
- H10D62/393—Body regions of DMOS transistors or IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/27—Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
- H10D64/311—Gate electrodes for field-effect devices
- H10D64/411—Gate electrodes for field-effect devices for FETs
- H10D64/511—Gate electrodes for field-effect devices for FETs for IGFETs
- H10D64/514—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the insulating layers
- H10D64/516—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the insulating layers the thicknesses being non-uniform
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/124—Shapes, relative sizes or dispositions of the regions of semiconductor bodies or of junctions between the regions
- H10D62/126—Top-view geometrical layouts of the regions or the junctions
- H10D62/127—Top-view geometrical layouts of the regions or the junctions of cellular field-effect devices, e.g. multicellular DMOS transistors or IGBTs
Definitions
- the present invention relates to metal-oxide-semiconductor (MOS) devices, and particularly to metal-oxide-semiconductor devices capable of operating at higher voltages.
- MOS metal-oxide-semiconductor
- MOS devices like high voltage integrated circuits, smart power devices, MOSFETs, and integrated gate bipolar transistors (IGBTs), are used to operate under voltage control and facilitate control circuit design. These devices, in general, have a channel forming area at a surface layer of a semiconductor substrate and a MOS structure on the surface to form a channel forming area.
- MOS devices have a problem in that they cannot operate at high voltages. The reason is that when a voltage is applied across the drain electrode and the source electrode during the off state, a field concentration occurs at the drain layer leading to breakdown at low voltages. It is preferable, especially in high power applications, to utilize devices able to withstand higher voltages.
- the present inventor has discovered a MOS device operable at significantly higher voltages that solves the prior art problem by preventing this field concentration from occurring.
- an increased operating voltage metal-oxide-semiconductor device comprising a channel forming area at a surface layer of the third area of the first conductivity type between the first and second areas of the second conductivity type individually connected to the electrodes on the surface layer of the semiconductor substrate, with a gate electrode through the thin gate insulating film on that channel forming area and with the thick field insulating film connected to the gate oxide film for insulation between the gate electrode and the semiconductor substrate, characterized in that the thickness of the field insulating film is 3 to 12 times more than the thickness of the gate oxide film.
- an increased operating voltage metal-oxide-semiconductor device comprising a channel forming area at the surface layer of the third area of the first conductivity type between the first and second areas of the second conductivity type individually connected to the electrodes on the surface layer of the semiconductor substrate, with the gate electrode through the thin gate insulating film on that channel forming area and with the thick field insulating film connected to the ate oxide film for insulation between the gate electrode and the semiconductor, characterized in that the electric field relaxation layer of the first conductivity type is formed on the surface of the second area of the second conductivity type immediately below the level difference between the gate insulating film and the field insulating film.
- FIG. 1 is a sectional view of a lateral p-channel MOSFET in accordance with the present invention.
- FIG. 2 is a sectional view of a lateral n-channel MOSFET in accordance with the present invention.
- FIG. 3 is a sectional view of a vertical n-channel MOSFET in accordance with the present invention.
- FIG. 4 is a diagram of the relationship between the breakdown voltage and the ratio of the field oxide film thickness to the gate oxide film thickness useful in describing the invention.
- FIG. 5A and 5B are plan and sectional views of a lateral p-channel MOSFET in accordance with the present invention.
- FIG. 6 and 7 are plan views of two variations based on the embodiment shown in FIGS. 5A and 5B.
- FIG. 8 is a sectional view of a vertical n-channel MOSFET in accordance with the present invention.
- FIG. 1 illustrates one embodiment of an increased operating voltage MOS device in accordance with the invention, a lateral p-channel MOSFET.
- a source area 2 of p type semiconductor material is connected to a source electrode 11, and a drain area 3, with extended length of p type conductivity type semiconductor material, is connected to drain electrode 12.
- a lightly doped n type semiconductor material I also called the base layer, lies between the source and drain areas and includes a channel forming area 4 within a surface layer of the material.
- the gate electrode 6 Over the channel forming area 4 is the gate electrode 6, insulated from the channel forming area by a gate oxide film 5.
- a portion 7 of the gate oxide film 5 near the channel forming area is thicker and insulates the semiconductor substrate from the gate electrode 6.
- the gate electrode 6 serves as a field plate by spreading over this thicker portion 7 of the gate oxide film, also called the thick field oxide.
- An insulating film 13 consisting of PSG and other components covers the gate electrode 6 in order to insulate the gate electrode from the source 11 and drain 12 electrodes.
- a p+ source contact area 21 with high impurity concentration is formed at the connection between the source area 2 and the source electrode 11.
- a p+ drain contact area 31 with high impurity concentration is formed at the connection between the drain area 3 and the drain electrode 12.
- Another embodiment in accordance with the invention is the integrated gate bipolar transistor. When a p channel is formed on the area 4 by changing the p+ drain contact area 31 to an n+ conductivity type semiconductor material, the above MOSFET becomes a lateral type IGBT which modulates the degree of conduction when holes are sent from the source area 2 to the drain area 3, allowing a large current to flow.
- FIG. 2 shows another embodiment in accordance with the invention, a lateral n-channel MOSFET whose conductivity type is reverse to the conductivity type of the p-channel MOSFET illustrated in FIG. 1.
- the same labels are used in FIG. 2 for corresponding parts in FIG. 1.
- FIG. 3 illustrates another embodiment in accordance with the invention, a vertical type n-channel MOSFET with the same labels as given for corresponding parts in FIG. 2.
- the invention can also be embodied as a vertical n-channel IGBT be changing the n+ drain contact area 31 to p+ type conductivity semiconductor material.
- FIG. 4 illustrates the changes in breakdown voltage between the drain layer 3 and the combination of source layer 21, base layer 1 and gate electrode 6 of the lateral n-channel MOSFET shown in FIG. 2 as related to the changes in the ratio of the thickness of the thicker portion 7 to the thinner portion 5 of the gate oxide film.
- area A where that ratio is 12 times or more, the breakdown voltage begins to drop as the field oxide film 7 is thicker. This is caused by a field concentration within the drain area 3 immediately below the juncture between the thicker 7 and thinner 5 portions of the gate oxide film.
- area C where that ratio of thicknesses is three times or less, the breakdown is undesirably low.
- the breakdown voltage is 134 V.
- a thick portion of gate oxide insulating a gate electrode may be 10000 angstroms thick.
- the breakdown voltage is 275 V.
- the thick portion may be of the order of 10000 angstroms thick.
- FIGS. 5A and 5B illustrate another embodiment of an increased operating voltage MOS device in accordance with the invention, a lateral n-channel MOSFET.
- FIG. 5A is the plan view
- FIG. 5B is the sectional view of the A--A line of FIG. 5A.
- the same labels as in FIG. 1 are used for elements corresponding to those in FIG. 1.
- the source electrode 11 is in contact with the p+ source contact area 21.
- the drain electrode 12 is in contact with the p+ drain contact area 31.
- a relaxation area 9 of n type conductivity semiconductor material is included below the surface of the drain area 3 immediately below the juncture between the thicker 7 and thinner portions 5 of the gate oxide film.
- Such an area can be formed by coating the surface of an n- silicon substrate with an oxide film mask to form p+ contact areas 21 and 31, then forming the relaxation area 9 through ion implantation of 1 ⁇ 10 12 -5 ⁇ 10 12 doses/cm 3 .
- the unwanted part of the thick oxide film may be removed to form a thin gate oxide film 5 on which polycrystal silicon can then be laminated and patterned to form the gate electrode 6.
- the potential difference between the gate electrode 6 and the drain area 3 forms an inversional layer at the surface of the drain area opposite to the gate electrode over the thin portion 5 of the gate insulating film over the drain area. That inversional layer causes the relaxation layer 9, below the juncture between the thinner and thicker portions of the gate insulating film, to be at a potential difference equivalent to that of the base layer 1 including the channel forming area 4. Therefore, the field concentration below the juncture generated by the potential difference between the drain area 3 and the base layer 1 is relieved.
- the withstand voltage is 140 V, compared with a conventional voltage of 60 V typically available to the knowledge of the inventor, with the on-resistance equal to the conventional value.
- FIGS. 6 and 7 are plan views that show other variations based on the embodiment shown in FIGS. 5A and 5B.
- the relaxation area 9 extends out of the range of the drain area 3 until it connects to the base layer 1. Therefore, the relaxation layer 9, which is illustrated as a float in FIG. 5, has the same electric potential as the base layer 1, and produces similar effects as the embodiment shown in FIG. 5.
- FIG. 8 illustrates an embodiment in accordance with the invention, the vertical n-channel MOSFET with the same labels as in FIG. 3 on the elements common to both.
- the relaxation layer 9 is of p+ type conductivity semiconductor material with high impurity concentration. It may be formed by impurity diffusion, for example with an average concentration of 1 ⁇ 10 18 /cm 3 simultaneously with the p+ area 14 short-circuiting the source to the base layer 1. After the formation of the p+ areas, the gate oxide film 5 and the gate electrode 6 may be produced, finally conducting diffusion for the p- base layer 1 and the n+ contact areas 21 and 31.
- lateral and vertical IGBTs with improved operating voltages can be produced by using a different conductivity type for the drain contact area 31.
- the invention may also be embodied in a normally-on type MOS semiconductor device with the source area connected to the drain area through a layer of the same conductivity type as both source and drain areas. This layer may be formed at the surface of the base layer 1 immediately below the gate oxide film 5 between the source area 2 and the drain area 3.
Landscapes
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
Description
Claims (7)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US07/757,676 US5162883A (en) | 1989-07-04 | 1991-09-10 | Increased voltage MOS semiconductor device |
Applications Claiming Priority (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP17274089 | 1989-07-04 | ||
| JP1-172740 | 1989-07-04 | ||
| JP2053084A JP2650456B2 (en) | 1989-07-04 | 1990-03-05 | MOS semiconductor device |
| JP2-53084 | 1990-03-05 |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US07/757,676 Continuation-In-Part US5162883A (en) | 1989-07-04 | 1991-09-10 | Increased voltage MOS semiconductor device |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US5089871A true US5089871A (en) | 1992-02-18 |
Family
ID=26393794
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US07/547,828 Expired - Lifetime US5089871A (en) | 1989-07-04 | 1990-07-03 | Increased voltage mos semiconductor device |
Country Status (2)
| Country | Link |
|---|---|
| US (1) | US5089871A (en) |
| DE (1) | DE4020478C2 (en) |
Cited By (11)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5311051A (en) * | 1991-03-19 | 1994-05-10 | Nec Corporation | Field effect transistor with offset region |
| US5311073A (en) * | 1991-02-07 | 1994-05-10 | Sgs-Thomson Microelectronics S.R.L. | High voltage CMOS circuit with NAND configured logic gates and a reduced number of N-MOS transistors requiring drain extension |
| US5391908A (en) * | 1991-03-22 | 1995-02-21 | U.S. Philips Corporation | Lateral insulated gate field effect semiconductor |
| US5646431A (en) * | 1994-08-12 | 1997-07-08 | United Microelectronics Corporation | Surface breakdown reduction by counter-doped island in power mosfet |
| US5736774A (en) * | 1995-06-28 | 1998-04-07 | Fuji Electric Co., Ltd. | High voltage integrated circuit, and high voltage level shift unit used for the same |
| US5969392A (en) * | 1992-11-05 | 1999-10-19 | Xerox Corporation | Thermal ink jet printheads with power MOS driver devices having enhanced transconductance |
| US5973359A (en) * | 1997-11-13 | 1999-10-26 | Fuji Electric Co., Ltd. | MOS type semiconductor device |
| US6788114B1 (en) | 2003-06-27 | 2004-09-07 | Dialog Semiconductor Gmbh | Comparator with high-voltage inputs in an extended CMOS process for higher voltage levels |
| US20090184380A1 (en) * | 2008-01-23 | 2009-07-23 | O2 Micro, Inc. | Metal oxide semiconductor (MOS) transistors with increased break down voltages and methods of making the same |
| US20110163376A1 (en) * | 2010-01-05 | 2011-07-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | High voltage devices and methods of forming the high voltage devices |
| US20130140632A1 (en) * | 2011-12-06 | 2013-06-06 | Infineon Technologies Ag | Lateral Transistor Component and Method for Producing Same |
Families Citing this family (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| DE4336054A1 (en) * | 1993-10-22 | 1995-04-27 | Bosch Gmbh Robert | Monolithically integrated p-channel high-voltage component |
| DE19750992A1 (en) * | 1997-11-18 | 1999-06-02 | Bosch Gmbh Robert | Semiconductor device |
Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4823173A (en) * | 1986-01-07 | 1989-04-18 | Harris Corporation | High voltage lateral MOS structure with depleted top gate region |
| US4823475A (en) | 1988-03-21 | 1989-04-25 | Hoegh Poul E | Drafting device |
| US4941026A (en) * | 1986-12-05 | 1990-07-10 | General Electric Company | Semiconductor devices exhibiting minimum on-resistance |
-
1990
- 1990-06-27 DE DE4020478A patent/DE4020478C2/en not_active Expired - Lifetime
- 1990-07-03 US US07/547,828 patent/US5089871A/en not_active Expired - Lifetime
Patent Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4823173A (en) * | 1986-01-07 | 1989-04-18 | Harris Corporation | High voltage lateral MOS structure with depleted top gate region |
| US4941026A (en) * | 1986-12-05 | 1990-07-10 | General Electric Company | Semiconductor devices exhibiting minimum on-resistance |
| US4823475A (en) | 1988-03-21 | 1989-04-25 | Hoegh Poul E | Drafting device |
Cited By (17)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5311073A (en) * | 1991-02-07 | 1994-05-10 | Sgs-Thomson Microelectronics S.R.L. | High voltage CMOS circuit with NAND configured logic gates and a reduced number of N-MOS transistors requiring drain extension |
| US5311051A (en) * | 1991-03-19 | 1994-05-10 | Nec Corporation | Field effect transistor with offset region |
| US5391908A (en) * | 1991-03-22 | 1995-02-21 | U.S. Philips Corporation | Lateral insulated gate field effect semiconductor |
| US5969392A (en) * | 1992-11-05 | 1999-10-19 | Xerox Corporation | Thermal ink jet printheads with power MOS driver devices having enhanced transconductance |
| US5646431A (en) * | 1994-08-12 | 1997-07-08 | United Microelectronics Corporation | Surface breakdown reduction by counter-doped island in power mosfet |
| US5736774A (en) * | 1995-06-28 | 1998-04-07 | Fuji Electric Co., Ltd. | High voltage integrated circuit, and high voltage level shift unit used for the same |
| US5973359A (en) * | 1997-11-13 | 1999-10-26 | Fuji Electric Co., Ltd. | MOS type semiconductor device |
| EP1492232A1 (en) * | 2003-06-27 | 2004-12-29 | Dialog Semiconductor GmbH | Comparator with high-voltage inputs in an extended CMOS process for higher voltage levels |
| US6788114B1 (en) | 2003-06-27 | 2004-09-07 | Dialog Semiconductor Gmbh | Comparator with high-voltage inputs in an extended CMOS process for higher voltage levels |
| US20090184380A1 (en) * | 2008-01-23 | 2009-07-23 | O2 Micro, Inc. | Metal oxide semiconductor (MOS) transistors with increased break down voltages and methods of making the same |
| US7893507B2 (en) | 2008-01-23 | 2011-02-22 | O2Micro International Limited | Metal oxide semiconductor (MOS) transistors with increased break down voltages and methods of making the same |
| US20110163376A1 (en) * | 2010-01-05 | 2011-07-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | High voltage devices and methods of forming the high voltage devices |
| US8704312B2 (en) * | 2010-01-05 | 2014-04-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | High voltage devices and methods of forming the high voltage devices |
| US9224732B2 (en) | 2010-01-05 | 2015-12-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming high voltage device |
| US20130140632A1 (en) * | 2011-12-06 | 2013-06-06 | Infineon Technologies Ag | Lateral Transistor Component and Method for Producing Same |
| US8809952B2 (en) * | 2011-12-06 | 2014-08-19 | Infineon Technologies Ag | Lateral transistor component and method for producing same |
| US9166039B2 (en) | 2011-12-06 | 2015-10-20 | Infineon Technologies Ag | Lateral transistor component and method for producing same |
Also Published As
| Publication number | Publication date |
|---|---|
| DE4020478C2 (en) | 2001-03-29 |
| DE4020478A1 (en) | 1991-01-17 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP2681192B2 (en) | Field effect transistor | |
| US5710455A (en) | Lateral MOSFET with modified field plates and damage areas | |
| DE69316256T2 (en) | High voltage structure with oxide insulated source and RESURF drift zone in solid silicon | |
| US5569937A (en) | High breakdown voltage silicon carbide transistor | |
| US5023678A (en) | High power MOSFET and integrated control circuit therefor for high-side switch application | |
| US5089871A (en) | Increased voltage mos semiconductor device | |
| JPS58116776A (en) | Semiconductor device with lateral junction field effect transistor | |
| JPH06291263A (en) | High voltage MOS transistor with low on-resistance | |
| EP0110331A2 (en) | A MOS transistor | |
| JP2635828B2 (en) | Semiconductor device | |
| US5162883A (en) | Increased voltage MOS semiconductor device | |
| JPH0575110A (en) | Semiconductor device | |
| KR19990022793A (en) | High Voltage Lateral Metal Oxide Semiconductor Field Effect Transistor with Semiconductor Chip Connection Area | |
| US5032880A (en) | Semiconductor device having an interposing layer between an electrode and a connection electrode | |
| US5138409A (en) | High voltage semiconductor device having silicon-on-insulator structure with reduced on-resistance | |
| US5179032A (en) | Mosfet structure having reduced capacitance and method of forming same | |
| JP3393149B2 (en) | High voltage structure with oxide insulating source and RESURF drift region in bulk silicon | |
| US5072267A (en) | Complementary field effect transistor | |
| US5034790A (en) | MOS transistor with semi-insulating field plate and surface-adjoining top layer | |
| CA2073966C (en) | Mosfet structure having reduced gate capacitance and method of forming same | |
| US5291050A (en) | MOS device having reduced gate-to-drain capacitance | |
| US5627385A (en) | Lateral silicon carbide transistor | |
| JP3249891B2 (en) | Semiconductor device and method of using the same | |
| JP2650456B2 (en) | MOS semiconductor device | |
| EP0109692A1 (en) | Semiconductor device for a MOSFET |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: FUJI ELECTRIC CO., LTD., 1-1, TANABESHINDEN, KAWAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNOR:FUJIHIRA, TATSUHIKO;REEL/FRAME:005440/0355 Effective date: 19900821 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| CC | Certificate of correction | ||
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| FPAY | Fee payment |
Year of fee payment: 8 |
|
| FPAY | Fee payment |
Year of fee payment: 12 |
|
| AS | Assignment |
Owner name: FUJI ELECTRIC SYSTEMS CO., LTD.,JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:FUJI ELECTRIC DEVICE TECHNOLOGY CO., LTD.;REEL/FRAME:024252/0451 Effective date: 20090930 Owner name: FUJI ELECTRIC SYSTEMS CO., LTD., JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:FUJI ELECTRIC DEVICE TECHNOLOGY CO., LTD.;REEL/FRAME:024252/0451 Effective date: 20090930 |