US4906589A - Inverse-T LDDFET with self-aligned silicide - Google Patents

Inverse-T LDDFET with self-aligned silicide Download PDF

Info

Publication number
US4906589A
US4906589A US07307381 US30738189A US4906589A US 4906589 A US4906589 A US 4906589A US 07307381 US07307381 US 07307381 US 30738189 A US30738189 A US 30738189A US 4906589 A US4906589 A US 4906589A
Authority
US
Grant status
Grant
Patent type
Prior art keywords
polysilicon
layer
process
silicon nitride
gate
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US07307381
Inventor
Fung-Ching Chao
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Industrial Technology Research Institute
Original Assignee
Industrial Technology Research Institute
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Grant date

Links

Images

Classifications

    • HELECTRICITY
    • H01BASIC ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66568Lateral single gate silicon transistors
    • H01L29/66575Lateral single gate silicon transistors where the source and drain or source and drain extensions are self-aligned to the sides of the gate
    • H01L29/6659Lateral single gate silicon transistors where the source and drain or source and drain extensions are self-aligned to the sides of the gate with both lightly doped source and drain extensions and source and drain self-aligned to the sides of the gate, e.g. lightly doped drain [LDD] MOSFET, double diffused drain [DDD] MOSFET
    • HELECTRICITY
    • H01BASIC ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate

Abstract

A method of fabricating an inverse-T LDDFET with salicide on a substrate is disclosed. The initial steps include anisotropic silicon nitride and incomplete polysilicon etching steps followed by an n- ion-implantation process. Then oxide sidewall spacers are formed and the unmasked polysilicon is removed completely. The LDDFET structure is formed by the implantation of ions to form heavily-doped source and drain regions. Thereafter oxide sidewall spacers are removed and the thin polysilicon step is oxidized completely. After the silicon nitride and silicon dioxide layers are removed, the self-aligned silicide is applied to form the inverse-T LDDFET with salicide.

Description

BACKGROUND OF THE INVENTION

In order to achieve high circuit performance and density, MOSFET (metal-oxide-semiconductor field effect transistor) devices in silicon integrated circuit technology are scaled down to submicrometer range. In scaling down MOSFETs, the reduction of device dimensions is not accompanied by a corresponding reduction in power requirements. As a result, NMOS (n-channel MOS) devices are susceptible to channel hot-electron (CHE) instability. See Chenming Hu et al., "Hot-Electron-Induced MOSFET Degradation - Model, Monitor and Improvement," IEEE Transactions on Electron Devices, Vol. ED-32, No. 2 (Feb. 1985), pp. 375-385. The instability is caused by the very high electric field near the drain junction resulting from the short channel length and high supply voltage.

Another difficulty caused by scaling down is the increase in the resistance of the diffused layers. This results in increased signal delays along diffused interconnects and degrades circuit performance due to the large source/drain series resistance.

To alleviate the high electric field at the reduced MOSFET channel length, lightly doped drain (LDD) devices have been proposed. See K. Saito et al, "A New Short Channel MOSFET with Lightly Doped Drain," Denshi Tsushin Rengo Taikai (in Japanese) (April 1978), p. 220. In the LDD structure, narrow, self-aligned, n- regions are introduced between the channel and the N+ source/drain regions. The N- region spreads the high electric field out near the drain junction, allowing the device to be operated at a higher supply voltage with fewer hot-electron problems.

Several processes for fabricating lightly-doped drain field effect transistor (LDDFET) have been proposed. Spacer and overhang techniques are most commonly adopted. The spacer technique involves a reactive-ion etching (RIE) step after silicon dioxide is chemical vapor deposited to form side wall oxide spacers. Oxide spacers are used to mask the heavy and deep implant of the N+ drain/source regions after the formation of the shallow n- drain/source regions. See FIG. 2, p. 590, of Paul J. Tsang et al., "Fabrication of High-Performance LDDFET's with Oxide Sidewall-Spacer Technology," IEEE Transactions on Electron Devices, Vol. ED-29, No. 4 (April 1982). The overhang technique involves a polysilicon over-etching step after SiO2 /Si3 N4 /poly-Si/SiO2 gate stack is patterned to form SiO2 /Si3 N4 overhangs. SiO2 /Si3 N4 overhangs are used to mask the heavy and deep implant of the n+ drain/source regions followed by the formation of the shallow n- drain/source regions. See FIG. 2, p. 1360, of Seiki Ogura et al., "Design and Characteristics of the Lightly Doped Drain-Source (LDD) Insulated Gate Field-Effect Transistor," IEEE Transactions on Electron Devices, Vol, ED-27, No. 8 (Aug. 1980).

Unfortunately, in the spacer technology, additional oxide deposition and oxide etch-back processes are needed. In the overhang technology, additional Si3 N4 /SiO2 deposition and polysilicon over-etching processes are required. In addition, two ion implantation steps are necessary and, therefore, these processes are far too complicated for commercial application.

Two alternative structures, buried LDD and graded/buried LDD structures adopting sidewall oxide spacer technology, have also been demonstrated. See Ching-Yeu Wei et al., "Buried and Graded/Buried LDD Structures for Improved Hot-Electron Reliability," IEEE Electron Device Letters, Vol. EDL-7, No. 6 (June 1986), pp. 380-382.

Still another method described is the so-called self-defined polysilicon sidewall (SEPOS) technique which uses SiO2 at the vertical sides of the polysilicon to define the oxide-framed polysilicon sidewall. See FIG. 1, p. 2463, of M. Saitoh, "Degradation Mechanism of Lightly Doped Drain (LDD) n-channel MOSFET's Studied by Ultraviolet Light Irradiation," J. Electrochem. Soc.: Solid-State Science and Technology, Vol. 132, No. 10 (Oct. 1985), pp. 2463-2466.

Also proposed has been the self-aligned polysilicon source/drain (SAPSD) technique which uses an N+ polysilicon source/drain layer to allow the dopants to diffuse into the substrate to form the n- region. See FIG. 1, p. 314, of Tiao-Yuan Huang et al., "A MOS Transistor with Self-Aligned Polysilicon Source-Drain," IEEE Electron Device Letters, Vol. EDL-7, No. 5 (May 1986), pp. 314-316. In general, all the techniques mentioned above are too difficult and complex processes.

In addition, a new LDD structure for NMOS FET has been demonstrated. It may be made using a single ion implantation step to form n- regions due to the sloped sidewall of the structure. See FIG. 1, p. 28, of "A New Structure LDD for NMOSFET," Japan Semiconductor News, Vol. 3, No. 3 (June 1984), pp. 27-28. Unfortunately, the gate of the FET is much higher than source/drain regions.

Recently, the inverse-T LDD (ITLDD) transistor has been proposed (T. Y. Huang et al., "A Novel Submicron LDD Transistor with Inverse-T Gate Structure," IEDM 86 (International Electron and Device Meeting 1986), Sec. 31.7, pp. 742-745). The main feature of the ITLDD transistor is the self-aligned n- LDD and N+ source/drain implants in the inside and outside edges, respectively, of the inverse-T gate structure. In ITLDD, the spacer-induced degradation in a conventional LDD transistor is eliminated as a result of the self-aligned n+ -to-gate feature. In this scheme, wafers are processes using the conventional process up to the formation of the polysilicon gate pattern. Instead of etching away the entire polysilicon layer as is conventional in the preparation of LDD transistors, the polysilicon etch is deliberately stopped so as to leave a thin polysilicon layer of about 50-100 nm. A phosphorus n- dose with proper energy is then implanted to form the n- LDD region and a CVD oxide layer is deposited and anisotropically etched to form an oxide sidewalls-spacer. The oxide sidewall-spacer, as in the case of conventional LDD transistor processing, serves as the mask to offset n+ source/drain implant, allowing optimization of the length of n- region. A plasma polysilicon etch or a light reoxidation can then be used to strip off (or oxidize) the remaining thin polysilicon. This completes the definition of the inverse-T gate structure, resulting in an oxide sidewall-spacer abutting the ledge of the IT gate. Since the thin polysilicon layer which forms part of the IT gate is protected on the top by the thick oxide sidewall-spacer, it is preserved during reoxidation. A shallow arsenic n+ implant is then performed to form the source/drain region. The n+ source/drain implant is self-aligned to the polysilicon gate and therefore the n+ -to-gate offset is eliminated. See FIG. 2, p. 743, of Huang et al., supra.

Another technology to overcome the series resistance problem, known as self-aligned salicide (salicide) technology, has been proposed. This approach reduces device series resistance and enhances interconnects. See C. M. Osburn et al., "High Conductivity Diffusions and Gate Regions using Self-Aligned Silicide Technology," Electrochemical Society Proceedings, First International Symposium VLSI Science and Technology, Vol. 82-7 (1982), pp. 213-223. In salicide technology, a gate sidewall oxide is formed which protects the gate sidewall from shorting to the source/drain regions after salicidation. The gate sidewall oxide if formed either by depositing and anisotropically etching a CVD oxide layer or by selective oxidation of sidewalls of the gate on which there is a layer of silicon nitride. See FIG. 1 and FIG. 2, p. 222, of C. M. Osburn et al., "High Conductivity Diffusions and Gate Regions Using Self-Aligned Silicide Technology," Electrochemical Society Proceedings, First International Symposium VLSI Science and Technology, Vol. 82-7, 1982.

Combining LDD with salicide technologies has been reported. See FIG. 6, p. 347, of Fang-Shi J. Lai et al., "Design and Characteristics of a Lightly Doped Drain (LDD) Device Fabricated with Self-Aligned Titanium Disilicide," IEEE Transactions on Electron Devices, Vol. ED-33, No. 3 (March 1986), pp. 345-353. However, the fabrication of the LDDFET requires additional depositing and etching of chemical vapor deposited films and two ion implantation steps. Accordingly, the process is far too complicated.

SUMMARY OF THE PRESENT INVENTION

In accordance with the present invention, an improved method of making an inverse-T lightly-doped drain field effect transistor (LDDFET) has been discovered. In this process, self-aligned silicide (salicide) is used to make a novel LDDFET.

A high quality silicon dioxide layer is thermally grown on a silicon wafer, and a polysilicon layer is then deposited over the thermal oxide layer. An n+ diffusion step is performed to dope the polysilicon layer and a silicon nitride layer is deposited thereon. The photoresist mask having a polysilicon gate pattern is then applied using conventional photoresist coating and optical lithography techniques. A first dry etching step is performed in which silicon nitride is removed completely and polysilicon is anisotropically etched to a proper thickness. Then the photoresist masking layer is stripped and a phosphorus n- dose with proper energy is implanted to form the n- LDD region. A CVD oxide layer is deposited and anisotropically etched to form oxide sidewall spacers. Thereafter, an anisotropic etch is applied to remove the remaining thin polysilicon. A shallow arsenic n+ implant is then performed to form the source/drain region. These steps complete the formation of the LDDFET.

After the oxide sidewall spacer is removed, an oxidation process is performed to oxidize the thin polysilicon steps completely. The silicon nitride layer and silicon dioxide layers on the source/drain regions are removed, leaving the polysilicon dioxide around the side wall of the polysilicon gate. Thereafter, a thin layer of metal is deposited to form metal silicide at both polysilicon gate and source/drain regions. A selective etchant is then used to remove the unreacted metal, but not the metal silicides, to form the LDDFET with salicide.

By following the process of the invention, an FET can be fabricated which has the advantages of both LDD and silicide technologies. This is made possible by forming the silicon nitride layer on top of the gate so that, when the sidewalls are oxidized to form the spacers, the top portion is left untouched. Furthermore, when the silicon nitride is subsequently etched, the spacers are left undisturbed. Hence, two of the most significant problems in scaling down MOSFETs, namely, channel hot-electron instability and series resistance, are minimized.

DESCRIPTION OF THE DRAWINGS

FIGS. 1 to 10 show transverse sectional views of the structure formed at various stages in the fabrication of the LDDFET in accordance with the invention.

FIG. 1 shows the structure after the initial coating steps wherein the silicon wafer is first coated with a thin, thermally-coated silicon dioxide layer, an n-doped polysilicon layer, and a silicon nitride layer having on top of it a defined photoresist mask layer with the gate pattern.

FIG. 2 shows the structure after the anisotropic etch of the silicon nitride layer and a part of the polysilicon layer followed by an ion implantation with lightly n-type dopants.

FIG. 3 shows the structure after spacers are formed on the vertical faces of the central portion of the polysilicon layer and the silicon nitride layer and on portions of the horizontal thin polysilicon layer adjacent to the central portion.

FIG. 4 shows the structure after the unmasked portion of the polysilicon layer is removed.

FIG. 5 shows the implantation of the heavy dose of ions to form source and drain regions.

FIG. 6 shows the structure remaining after the spacer silicon dioxide layer is removed. The inverse-T polysilicon gate having a silicon nitride layer atop the central portion is shown.

FIG. 7 shows the structure resulting from the oxidation of the thin polysilicon steps illustrating the formation of the sidewall polysilicon dioxide spacers.

FIG. 8 shows the structure after the removal of the silicon nitride layer.

FIG. 9 shows the structure after the removal of the silicon dioxide layers from the source/drain regions.

FIG. 10 illustrates the LDDFET with salicides formed over the gate and source/drain regions.

DETAILED DESCRIPTION OF THE INVENTION

According to the present invention, an improved method of fabricating the inverse-T lightly doped drain field effect transistor (LDDFET) with self-aligned silicide (salicide) is described. This technique finds particular application in the processing of silicon wafers for integrated circuit chips. Accordingly, the invention will be described for this particular application.

Referring now to the drawings, FIG. 1 shows a section through the silicon wafer after the initial processing steps. The silicon wafer, designated by the reference character 10, has grown thereon a thin film of silicon dioxide (SiO2), 20. On top of the SiO2 is a layer of doped polysilicon, 30, which has been doped using in-situ chemical vapor deposition (CVD) or a diffusion process. On top of the polysilicon 30 is a layer of silicon nitride, 40, which is deposited using conventional low pressure chemical vapor deposition (LPCVD) or plasma-enhanced chemical vapor deposition (PECVD). On top of the silicon nitride 40 is a photoresist masking layer, 50, having a polysilicon gate pattern. This pattern is defined using standard photoresist coating, exposure and development processes.

FIG. 2 shows the resulting structure after the unmasked portions of silicon nitride 40 and a part of polysilicon 30 are etched anisotropically, the photoresist layer 50 is removed, and n- ions are implanted to form the n- LDD region. The anisotropic etching can be performed using the reactive-ion etching system, for example, AME-8110 system (trademark of Applied Material Co.). The silicon nitride etching is performed using 60 SCCM (standard cubic centimeters per minute) of CHF3 and 35 SCCM of O2 at a pressure of 40 milli-torr and a power of 600 watts. This gives an etch rate of about 630±10 Angstroms/min. For polysilicon etching, 65 SCCM of Ar and 20 SCCM of NF3, a pressure of 40 milli-torr and a D.C. bias of -230 V are preferred, with the etch rate being about 250±15 Angstroms/min. The amount of the polysilicon layer removed is carefully determined, typically 700 Angstroms. The remainder of the unmasked polysilicon layer, designated by the reference character 32, is left on the silicon dioxide and the remainder of the silicon nitride, designated by the reference character 42, is left on the polysilicon. This layer 42 serves as the oxidation resist layer during the subsequent polysilicon oxidation step.

As can be seen from FIG. 2, the n- LDD region, designated by the reference character 62, is formed under the thin polysilicon 32. The n- ion implantation process can be performed, for example, using a phosphorus dopant, 1x1013 doses/cm2, 60 kilo electron volts energy.

As illustrated in FIG. 3, the next step is to chemically vapor deposit a silicon oxide layer over the surface of the structure shown in FIG. 2. Thereafter, using anisotropic etching, preferably reactive ion etching, spacers 82 are formed which cover the vertical surfaces of the silicon nitride and the thick central portion of the polysilicon layer as well as a defined portion of the horizontal surface of the thin polysilicon layer. The sequence of CVD deposition of silicon dioxide followed by reactive ion etching is referred to as spacer technology. This is described in IEEE, Vol. ED-29, No. 4, p. 590.

The next step in the process is the removal of the entire unmasked polysilicon layer 32. The residual polysilicon is illustrated in FIG. 4 and comprises a thick central portion 30 and a thin step 34.

The polysilicon step 34 is the remainder of the exposed unetched polysilicon 32 after this etching process. The length of the polysilicon step 34 under spacers 82 corresponds to the length of lightly-doped regions and is designed to be in the range of 0.25-0.30 micrometer for standard applications.

FIG. 5 shows the resulting structure after the source/drain region is doped by ion implantation. The n+ source/drain ion implantation process can be performed, for example, using an arsenic dopant, 6×1015 doses/cm2, 60 kilo electron volts energy. As can be seen from the figure, the portions outside the inverse-T polysilicon gate regions are unmasked and therefore the implanting dopants penetrate far into the silicon to form the highly-doped source/drain regions 64. The portion of the silicon under the polysilicon step 34, being completely masked by the spacer and the thin polysilicon, are not penetrated by the n+ dopant, leaving lightly-doped source/drain regions 62 unchanged. The portion under the thick polysilicon gate region 30 and the silicon nitride layer 42 is completely masked and, therefore, the implanting dopants are prevented from reaching the silicon substrate in the gate region.

After the LDDFET is fabricated, the salicide process is commenced. FIG. 6 shows the resulting structure after the spacers are removed. As can be seen, there is a silicon nitride layer on top of the polysilicon gate. This is an essential feature in the process for making an LDDFET with salicide.

FIG. 7 shows the resulting structure after the thin polysilicon step 34 is completely oxidized. The layer of the polysilicon dioxide 36 is about twice as thick as the thin polysilicon step 34 from which it was formed. In this example, a 1400 Angstrom polysilicon dioxide layer is obtained by oxidizing the 700 Angstrom polysilicon layer. The silicon dioxide layer, formed at the sidewall of the gate, protects the gate sidewall from shorting to source/drain regions during the salicidation process. In addition, the silicon nitride layer 42 prevents the oxidation of the top of the polysilicon layer 30 because the former is highly oxidation-resistant. The polysilicon gate, after oxidation, is designated by the reference character 38. The silicon dioxide formed over the source/drain regions is designated by the reference character 22. The oxidation process can be performed by exposing the structure to oxygen for 5 min., to a mixture of oxygen and hydrogen chloride for 45 min., and to nitrogen for 15 min. in a furnace at 920° C.

FIG. 8 shows the resulting structure after the silicon nitride layer 42 is removed. This is accomplished by using a dry etching process, as for example by introducing 60 SCCM of CHF3 and 35 SCCM of O2 into AME-8110 system at a pressure of 40 milli-torr and a power of 600 watts. Under these conditions an etch rate of about 630±10 Angstrom/min. is achieved.

FIG. 9 shows the resulting structure after the silicon dioxide layers 22 are removed by using, for example, a diluted HF solution. During this step a portion of polysilicon dioxide layer 36, corresponding in thickness with the silicon dioxide layer 22, is also removed. The remainder of the polysilicon dioxide layer is designated by the reference character 39.

FIG. 10 shows the resulting structure after self-aligned silicide layers are formed. The first step in this process is the deposition of a metal film over the wafer. The silicide is then formed by reacting the metal with the silicon in a selected atmosphere at a selected temperature to anneal the structure. Finally, the unreacted metal is removed by a selective wet etch process that etches metal without attacking silicide or polysilicon dioxide, thereby leaving silicides 72 on the gate, source and drain regions. As an example of the foregoing, TiSi2 (titanium disilicide) is formed at temperature of about 600°-700° C. The selective etch is accomplished using a mixed solution of one part H2 O2, one part NJ4 OH and five parts H2 O. A second anneal after etching is performed at 800° C. See C. Y. Ting et al., "The Use of TiSi2 in a Self-Aligned Silicide Technology," Electrochemical Society, Proceedings of First International Symposium on VLSI Science and Technology (1982), pp. 224-231 and C. Y. Ting, "Silicide for Contacts and Interconnects," IEDM 84 (International Electron Device Meeting 1984), Sec. 5.1, pp. 110-113.

The key features of the LDDFET with salicide are now achieved. By performing conventional low temperature oxidation, contact window opening, metallization and passivation processes, the LDDFET with salicide is ready for practical applications.

In the description of the embodiments of the invention set forth above, it is assumed that the isolation region (for NMOS) or well and isolation regions (for CMOS) have already been formed in accordance with conventional procedures.

It will be understood that only NMOS devices have the hot-electron instability problem; accordingly, the inverse-T LDDFET with salicide would only be used to fabricate n-channel MOSFETs.

The foregoing description is for purpose of illustration only. It will be readily understood that many variations thereof, which will not depart from the spirit of the invention, will be apprarent to those skilled in the art.

Claims (9)

What is claimed is:
1. A process for preparing a lightly-doped drain field effect transistor with self-aligned silicide which comprises:
a. defining a gate pattern by means of a photoresist mask on the silicon nitride layer of a laminate comprising a semiconductor substrate having deposited thereon successively a gate oxide layer, a polysilicon layer, and said silicon nitride layer;
b. removing completely the unmasked silicon nitride layer and partially removing the unmasked polysilicon layer by anisotropically etching said layers and then stripping the photoresist layer;
c. ion-implanting the resultant structure to form lightly-doped source/drain regions under said partially-etched polysilicon layer;
d. depositing a CVD SiO2 layer followed by an anisotropic etching to form oxide sidewall spacers;
e. anisotropically etching the unmasked polysilicon completely to form a polysilicon layer having a relatively thick central portion and a relatively thin peripheral step and to expose a portion of the gate oxide layer of said laminate;
f. ion-implanting the resultant structure to form source/drain regions under said exposed portions of said gate oxide layer;
g. removing the sidewall spacers;
h. oxidizing completely the thin peripheral polysilicon step and the sidewalls of the polysilicon central portion;
i. removing the silicon nitride layer so as to expose the top surface of the gate region;
j. removing the silicon dioxide layer on the source/drain regions so as to form a structure having polysilicon dioxide spacers on the side walls of said gate and having exposed source/drain regions; and
k. forming self-aligned silicide layers on the exposed source/drain regions and the exposed gate region.
2. The process of claim 1 wherein the semiconductor substrate is a p-type silicon wafer.
3. The process of claim 1 wherein the field effect transistor is of the n-channel type.
4. The process of claim 1 wherein the anisotropic etching steps are performed by dry etching.
5. The process of claim 1 wherein the silicon nitride is deposited by low pressure chemical vapor deposition or plasma-enhanced chemical vapor deposition.
6. The process of claim 1 wherein the dopant in the ion-implantation process is arsenic or phosphorus.
7. The process of claim 1 wherein the self-aligned silicide layers are formed by deposition a reactive metal, selectively etching the unreacted metal, and annealing the substrate.
8. The process of claim 7 wherein the metal is titanium, molybdenum, platinum, cobalt, nickel, palladium tungsten, tantalum or niobium.
9. The process of claim 1 wherein the polysilicon is doped using an in-situ doping or a diffusion process.
US07307381 1989-02-06 1989-02-06 Inverse-T LDDFET with self-aligned silicide Expired - Lifetime US4906589A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US07307381 US4906589A (en) 1989-02-06 1989-02-06 Inverse-T LDDFET with self-aligned silicide

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US07307381 US4906589A (en) 1989-02-06 1989-02-06 Inverse-T LDDFET with self-aligned silicide

Publications (1)

Publication Number Publication Date
US4906589A true US4906589A (en) 1990-03-06

Family

ID=23189513

Family Applications (1)

Application Number Title Priority Date Filing Date
US07307381 Expired - Lifetime US4906589A (en) 1989-02-06 1989-02-06 Inverse-T LDDFET with self-aligned silicide

Country Status (1)

Country Link
US (1) US4906589A (en)

Cited By (61)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4978626A (en) * 1988-09-02 1990-12-18 Motorola, Inc. LDD transistor process having doping sensitive endpoint etching
US5015598A (en) * 1989-11-03 1991-05-14 U.S. Philips Corporation Method of manufacturing a device comprising MIS transistors having a gate electrode in the form of an inverted "T"
US5015599A (en) * 1989-11-03 1991-05-14 U.S. Philips Corporation Method of manufacturing a device comprising MIS transistors having a projecting gate on the weakly doped parts of source and drain regions
US5032535A (en) * 1988-04-26 1991-07-16 Kabushiki Kaisha Toshiba Method of manufacturing semiconductor device
US5097300A (en) * 1989-03-28 1992-03-17 Seiko Epson Corporation Semiconductor device and manufacturing method thereof
US5102815A (en) * 1990-12-19 1992-04-07 Intel Corporation Method of fabricating a composite inverse T-gate metal oxide semiconductor device
US5120673A (en) * 1990-01-25 1992-06-09 Nec Corporation Process of fabricating field effect transistor with ldd structure
US5132757A (en) * 1990-11-16 1992-07-21 Unisys Corporation LDD field effect transistor having a large reproducible saturation current
US5156986A (en) * 1990-10-05 1992-10-20 General Electric Company Positive control of the source/drain-gate overlap in self-aligned TFTS via a top hat gate electrode configuration
US5158903A (en) * 1989-11-01 1992-10-27 Matsushita Electric Industrial Co., Ltd. Method for producing a field-effect type semiconductor device
US5171700A (en) * 1991-04-01 1992-12-15 Sgs-Thomson Microelectronics, Inc. Field effect transistor structure and method
US5238859A (en) * 1988-04-26 1993-08-24 Kabushiki Kaisha Toshiba Method of manufacturing semiconductor device
US5241203A (en) * 1991-07-10 1993-08-31 International Business Machines Corporation Inverse T-gate FET transistor with lightly doped source and drain region
US5332693A (en) * 1989-07-20 1994-07-26 Hyundai Electronics, Industries Co., Ltd. Method for manufacturing aluminum wired layer for interconnecting device to device in a semiconductor device
US5462896A (en) * 1991-06-24 1995-10-31 Nippondenso Co., Ltd. Method of forming a sidewall on a semiconductor element
US5599725A (en) * 1992-06-18 1997-02-04 International Business Machines Corporation Method for fabricating a MOS transistor with two-layer inverse-T tungsten gate structure
US5620914A (en) * 1994-10-18 1997-04-15 Sharp Kabushiki Kaisha Manufacturing method of semiconductor device
US5640035A (en) * 1992-04-14 1997-06-17 Kabushiki Kaisha Toshiba MOSFET having improved driving performance
US5837588A (en) * 1998-01-26 1998-11-17 Texas Instruments-Acer Incorporated Method for forming a semiconductor device with an inverse-T gate lightly-doped drain structure
US5856227A (en) * 1997-05-01 1999-01-05 Taiwan Semiconductor Manufacturing Company, Ltd. Method of fabricating a narrow polycide gate structure on an ultra-thin gate insulator layer
US5985717A (en) * 1996-05-06 1999-11-16 United Microelectronics Corp. Method of fabricating a semiconductor device
US6013569A (en) * 1997-07-07 2000-01-11 United Microelectronics Corp. One step salicide process without bridging
US6063678A (en) * 1998-05-04 2000-05-16 Xemod, Inc. Fabrication of lateral RF MOS devices with enhanced RF properties
US6239471B1 (en) * 1996-12-10 2001-05-29 Mitsubishi Denki Kabushiki Kaisha MIS transistor and manufacturing method thereof
US6300181B1 (en) * 1998-07-22 2001-10-09 Stmicroelectronics S.R.L. Process for manufacturing an electronic device including MOS transistors with salicided junctions and non-salicided resistors
US20020086485A1 (en) * 2000-12-30 2002-07-04 Kittl Jorge Adrian Method to improve silicide formation on polysilicon
US20040036126A1 (en) * 2002-08-23 2004-02-26 Chau Robert S. Tri-gate devices and methods of fabrication
US20050062161A1 (en) * 2003-09-22 2005-03-24 International Business Machines Corporation Conductor line structure and method for improved borderless contact process tolerance
US20050074978A1 (en) * 2003-10-01 2005-04-07 Taiwan Semiconductor Manufacturing Co., Ltd. High-K gate dielectric stack plasma treatment to adjust threshold voltage characteristics
US20050156171A1 (en) * 2003-12-30 2005-07-21 Brask Justin K. Nonplanar transistors with metal gate electrodes
US20050158970A1 (en) * 2004-01-16 2005-07-21 Robert Chau Tri-gate transistors and methods to fabricate same
US20050164458A1 (en) * 2000-08-31 2005-07-28 Micron Technology, Inc. Lightly doped drain MOS transistor
US20050218438A1 (en) * 2004-03-31 2005-10-06 Nick Lindert Bulk non-planar transistor having strained enhanced mobility and methods of fabrication
US20050242406A1 (en) * 2003-06-27 2005-11-03 Hareland Scott A Nonplanar device with stress incorporation layer and method of fabrication
US20050266692A1 (en) * 2004-06-01 2005-12-01 Brask Justin K Method of patterning a film
US20060033095A1 (en) * 2004-08-10 2006-02-16 Doyle Brian S Non-planar pMOS structure with a strained channel region and an integrated strained CMOS flow
US20060068591A1 (en) * 2004-09-29 2006-03-30 Marko Radosavljevic Fabrication of channel wraparound gate structure for field-effect transistor
US20060086977A1 (en) * 2004-10-25 2006-04-27 Uday Shah Nonplanar device with thinned lower body portion and method of fabrication
US20060128131A1 (en) * 2004-09-29 2006-06-15 Chang Peter L Independently accessed double-gate and tri-gate transistors in same process flow
US20060172497A1 (en) * 2003-06-27 2006-08-03 Hareland Scott A Nonplanar semiconductor device with partially or fully wrapped around gate electrode and methods of fabrication
US20060186484A1 (en) * 2005-02-23 2006-08-24 Chau Robert S Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US20060202266A1 (en) * 2005-03-14 2006-09-14 Marko Radosavljevic Field effect transistor with metal source/drain regions
US20060223302A1 (en) * 2005-03-31 2006-10-05 Chang Peter L Self-aligned contacts for transistors
US20060286755A1 (en) * 2005-06-15 2006-12-21 Brask Justin K Method for fabricating transistor with thinned channel
US20070001219A1 (en) * 2005-06-30 2007-01-04 Marko Radosavljevic Block contact architectures for nanoscale channel transistors
US20070001173A1 (en) * 2005-06-21 2007-01-04 Brask Justin K Semiconductor device structures and methods of forming semiconductor structures
US20070090416A1 (en) * 2005-09-28 2007-04-26 Doyle Brian S CMOS devices with a single work function gate electrode and method of fabrication
US20070090408A1 (en) * 2005-09-29 2007-04-26 Amlan Majumdar Narrow-body multiple-gate FET with dominant body transistor for high performance
US20070148837A1 (en) * 2005-12-27 2007-06-28 Uday Shah Method of fabricating a multi-cornered film
US20070190720A1 (en) * 2006-02-16 2007-08-16 Li Chi-Nan B Method for making an integrated circuit having an embedded non-volatile memory
US20070238273A1 (en) * 2006-03-31 2007-10-11 Doyle Brian S Method of ion implanting for tri-gate devices
US20080001236A1 (en) * 2006-06-28 2008-01-03 Change Peter L D Method of forming a transistor having gate protection and transistor formed according to the method
US7361958B2 (en) 2004-09-30 2008-04-22 Intel Corporation Nonplanar transistors with metal gate electrodes
US20080157225A1 (en) * 2006-12-29 2008-07-03 Suman Datta SRAM and logic transistors with variable height multi-gate transistor architecture
US7402875B2 (en) 2005-08-17 2008-07-22 Intel Corporation Lateral undercut of metal gate in SOI device
US7479421B2 (en) 2005-09-28 2009-01-20 Intel Corporation Process for integrating planar and non-planar CMOS transistors on a bulk substrate and article made thereby
US20090149531A1 (en) * 2007-12-11 2009-06-11 Apoteknos Para La Piel, S.L. Chemical composition derived from p-hydroxyphenyl propionic acid for the treatment of psoriasis
US20100065888A1 (en) * 2004-06-30 2010-03-18 Shaheen Mohamad A High mobility tri-gate devices and methods of fabrication
US7989280B2 (en) 2005-11-30 2011-08-02 Intel Corporation Dielectric interface for group III-V semiconductor device
US8362566B2 (en) 2008-06-23 2013-01-29 Intel Corporation Stress in trigate devices using complimentary gate fill materials
US8617945B2 (en) 2006-08-02 2013-12-31 Intel Corporation Stacking fault and twin blocking barrier for integrating III-V on Si

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS54161282A (en) * 1978-06-12 1979-12-20 Toshiba Corp Manufacture of mos semiconductor device
JPS5662367A (en) * 1979-10-26 1981-05-28 Hitachi Ltd Manufacturing of semiconductor device
JPS5764973A (en) * 1980-10-09 1982-04-20 Nec Corp Manufacture os semiconductor device
JPS59220971A (en) * 1983-05-31 1984-12-12 Toshiba Corp Manufacture of semiconductor device
JPS6055665A (en) * 1983-09-06 1985-03-30 Toshiba Corp Manufacture of semiconductor device
US4818715A (en) * 1987-07-09 1989-04-04 Industrial Technology Research Institute Method of fabricating a LDDFET with self-aligned silicide

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS54161282A (en) * 1978-06-12 1979-12-20 Toshiba Corp Manufacture of mos semiconductor device
JPS5662367A (en) * 1979-10-26 1981-05-28 Hitachi Ltd Manufacturing of semiconductor device
JPS5764973A (en) * 1980-10-09 1982-04-20 Nec Corp Manufacture os semiconductor device
JPS59220971A (en) * 1983-05-31 1984-12-12 Toshiba Corp Manufacture of semiconductor device
JPS6055665A (en) * 1983-09-06 1985-03-30 Toshiba Corp Manufacture of semiconductor device
US4818715A (en) * 1987-07-09 1989-04-04 Industrial Technology Research Institute Method of fabricating a LDDFET with self-aligned silicide

Non-Patent Citations (4)

* Cited by examiner, † Cited by third party
Title
Huang et al., "A Novel Submicron LDD Transistor With Inverse-T Gate Structure", IEDM 1986, pp. 742-745.
Huang et al., A Novel Submicron LDD Transistor With Inverse T Gate Structure , IEDM 1986, pp. 742 745. *
Ohta et al., "A Quadruply Self-Aligned MOS (QSA MOS) A New Short Channel High Speed High Density MOSFET for VSLI" IEDM 1979, pp. 581-584.
Ohta et al., A Quadruply Self Aligned MOS (QSA MOS) A New Short Channel High Speed High Density MOSFET for VSLI IEDM 1979, pp. 581 584. *

Cited By (159)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5238859A (en) * 1988-04-26 1993-08-24 Kabushiki Kaisha Toshiba Method of manufacturing semiconductor device
US5032535A (en) * 1988-04-26 1991-07-16 Kabushiki Kaisha Toshiba Method of manufacturing semiconductor device
US4978626A (en) * 1988-09-02 1990-12-18 Motorola, Inc. LDD transistor process having doping sensitive endpoint etching
US5147814A (en) * 1989-03-28 1992-09-15 Seiko Epson Corporation Method of manufacturing an lddfet having an inverted-t shaped gate electrode
US5097300A (en) * 1989-03-28 1992-03-17 Seiko Epson Corporation Semiconductor device and manufacturing method thereof
US5332693A (en) * 1989-07-20 1994-07-26 Hyundai Electronics, Industries Co., Ltd. Method for manufacturing aluminum wired layer for interconnecting device to device in a semiconductor device
US5158903A (en) * 1989-11-01 1992-10-27 Matsushita Electric Industrial Co., Ltd. Method for producing a field-effect type semiconductor device
US5015598A (en) * 1989-11-03 1991-05-14 U.S. Philips Corporation Method of manufacturing a device comprising MIS transistors having a gate electrode in the form of an inverted "T"
US5015599A (en) * 1989-11-03 1991-05-14 U.S. Philips Corporation Method of manufacturing a device comprising MIS transistors having a projecting gate on the weakly doped parts of source and drain regions
US5120673A (en) * 1990-01-25 1992-06-09 Nec Corporation Process of fabricating field effect transistor with ldd structure
US5156986A (en) * 1990-10-05 1992-10-20 General Electric Company Positive control of the source/drain-gate overlap in self-aligned TFTS via a top hat gate electrode configuration
US5132757A (en) * 1990-11-16 1992-07-21 Unisys Corporation LDD field effect transistor having a large reproducible saturation current
US5102815A (en) * 1990-12-19 1992-04-07 Intel Corporation Method of fabricating a composite inverse T-gate metal oxide semiconductor device
US5171700A (en) * 1991-04-01 1992-12-15 Sgs-Thomson Microelectronics, Inc. Field effect transistor structure and method
US5462896A (en) * 1991-06-24 1995-10-31 Nippondenso Co., Ltd. Method of forming a sidewall on a semiconductor element
US5241203A (en) * 1991-07-10 1993-08-31 International Business Machines Corporation Inverse T-gate FET transistor with lightly doped source and drain region
US5640035A (en) * 1992-04-14 1997-06-17 Kabushiki Kaisha Toshiba MOSFET having improved driving performance
US5599725A (en) * 1992-06-18 1997-02-04 International Business Machines Corporation Method for fabricating a MOS transistor with two-layer inverse-T tungsten gate structure
US5633522A (en) * 1992-06-18 1997-05-27 International Business Machines Corporation CMOS transistor with two-layer inverse-T tungsten gate
US5620914A (en) * 1994-10-18 1997-04-15 Sharp Kabushiki Kaisha Manufacturing method of semiconductor device
US5985717A (en) * 1996-05-06 1999-11-16 United Microelectronics Corp. Method of fabricating a semiconductor device
US6239471B1 (en) * 1996-12-10 2001-05-29 Mitsubishi Denki Kabushiki Kaisha MIS transistor and manufacturing method thereof
US5856227A (en) * 1997-05-01 1999-01-05 Taiwan Semiconductor Manufacturing Company, Ltd. Method of fabricating a narrow polycide gate structure on an ultra-thin gate insulator layer
US6013569A (en) * 1997-07-07 2000-01-11 United Microelectronics Corp. One step salicide process without bridging
US5837588A (en) * 1998-01-26 1998-11-17 Texas Instruments-Acer Incorporated Method for forming a semiconductor device with an inverse-T gate lightly-doped drain structure
US6063678A (en) * 1998-05-04 2000-05-16 Xemod, Inc. Fabrication of lateral RF MOS devices with enhanced RF properties
US6300181B1 (en) * 1998-07-22 2001-10-09 Stmicroelectronics S.R.L. Process for manufacturing an electronic device including MOS transistors with salicided junctions and non-salicided resistors
WO2001009938A1 (en) * 1999-07-31 2001-02-08 Xemod, Inc. Fabrication of lateral rf mos devices with enhanced rf properties
US7226872B2 (en) * 2000-08-31 2007-06-05 Micron Technology, Inc. Lightly doped drain MOS transistor
US20050164458A1 (en) * 2000-08-31 2005-07-28 Micron Technology, Inc. Lightly doped drain MOS transistor
US20020086485A1 (en) * 2000-12-30 2002-07-04 Kittl Jorge Adrian Method to improve silicide formation on polysilicon
US6777300B2 (en) * 2000-12-30 2004-08-17 Texas Instruments Incorporated Method to improve silicide formation on polysilicon
US7358121B2 (en) 2002-08-23 2008-04-15 Intel Corporation Tri-gate devices and methods of fabrication
US7514346B2 (en) 2002-08-23 2009-04-07 Intel Corporation Tri-gate devices and methods of fabrication
US20070281409A1 (en) * 2002-08-23 2007-12-06 Yuegang Zhang Multi-gate carbon nano-tube transistors
US20060228840A1 (en) * 2002-08-23 2006-10-12 Chau Robert S Tri-gate devices and methods of fabrication
US20040094807A1 (en) * 2002-08-23 2004-05-20 Chau Robert S. Tri-gate devices and methods of fabrication
US20050199950A1 (en) * 2002-08-23 2005-09-15 Chau Robert S. Tri-gate devices and methods of fabrication
US7368791B2 (en) 2002-08-23 2008-05-06 Intel Corporation Multi-gate carbon nano-tube transistors
US7560756B2 (en) 2002-08-23 2009-07-14 Intel Corporation Tri-gate devices and methods of fabrication
US20040036126A1 (en) * 2002-08-23 2004-02-26 Chau Robert S. Tri-gate devices and methods of fabrication
US20070034972A1 (en) * 2002-08-23 2007-02-15 Chau Robert S Tri-gate devices and methods of fabrication
US7427794B2 (en) 2002-08-23 2008-09-23 Intel Corporation Tri-gate devices and methods of fabrication
US7504678B2 (en) 2002-08-23 2009-03-17 Intel Corporation Tri-gate devices and methods of fabrication
US20100200917A1 (en) * 2003-06-27 2010-08-12 Hareland Scott A Nonplanar device with stress incorporation layer and method of fabrication
US7714397B2 (en) 2003-06-27 2010-05-11 Intel Corporation Tri-gate transistor device with stress incorporation layer and method of fabrication
US20060172497A1 (en) * 2003-06-27 2006-08-03 Hareland Scott A Nonplanar semiconductor device with partially or fully wrapped around gate electrode and methods of fabrication
US7456476B2 (en) 2003-06-27 2008-11-25 Intel Corporation Nonplanar semiconductor device with partially or fully wrapped around gate electrode and methods of fabrication
US8273626B2 (en) 2003-06-27 2012-09-25 Intel Corporationn Nonplanar semiconductor device with partially or fully wrapped around gate electrode and methods of fabrication
US20050242406A1 (en) * 2003-06-27 2005-11-03 Hareland Scott A Nonplanar device with stress incorporation layer and method of fabrication
US8405164B2 (en) 2003-06-27 2013-03-26 Intel Corporation Tri-gate transistor device with stress incorporation layer and method of fabrication
US7820513B2 (en) 2003-06-27 2010-10-26 Intel Corporation Nonplanar semiconductor device with partially or fully wrapped around gate electrode and methods of fabrication
US7241653B2 (en) 2003-06-27 2007-07-10 Intel Corporation Nonplanar device with stress incorporation layer and method of fabrication
US20050062161A1 (en) * 2003-09-22 2005-03-24 International Business Machines Corporation Conductor line structure and method for improved borderless contact process tolerance
US7005744B2 (en) * 2003-09-22 2006-02-28 International Business Machines Corporation Conductor line stack having a top portion of a second layer that is smaller than the bottom portion
US7303996B2 (en) * 2003-10-01 2007-12-04 Taiwan Semiconductor Manufacturing Co., Ltd. High-K gate dielectric stack plasma treatment to adjust threshold voltage characteristics
US20050074978A1 (en) * 2003-10-01 2005-04-07 Taiwan Semiconductor Manufacturing Co., Ltd. High-K gate dielectric stack plasma treatment to adjust threshold voltage characteristics
US20050156171A1 (en) * 2003-12-30 2005-07-21 Brask Justin K. Nonplanar transistors with metal gate electrodes
US7329913B2 (en) 2003-12-30 2008-02-12 Intel Corporation Nonplanar transistors with metal gate electrodes
US20070262389A1 (en) * 2004-01-16 2007-11-15 Robert Chau Tri-gate transistors and methods to fabricate same
US7268058B2 (en) 2004-01-16 2007-09-11 Intel Corporation Tri-gate transistors and methods to fabricate same
US20050158970A1 (en) * 2004-01-16 2005-07-21 Robert Chau Tri-gate transistors and methods to fabricate same
US20050218438A1 (en) * 2004-03-31 2005-10-06 Nick Lindert Bulk non-planar transistor having strained enhanced mobility and methods of fabrication
US7781771B2 (en) 2004-03-31 2010-08-24 Intel Corporation Bulk non-planar transistor having strained enhanced mobility and methods of fabrication
US7326634B2 (en) 2004-03-31 2008-02-05 Intel Corporation Bulk non-planar transistor having strained enhanced mobility and methods of fabrication
US20080142841A1 (en) * 2004-03-31 2008-06-19 Nick Lindert Bulk non-planar transistor having strained enhanced mobility and methods of fabrication
US20050266692A1 (en) * 2004-06-01 2005-12-01 Brask Justin K Method of patterning a film
US7579280B2 (en) * 2004-06-01 2009-08-25 Intel Corporation Method of patterning a film
US20100065888A1 (en) * 2004-06-30 2010-03-18 Shaheen Mohamad A High mobility tri-gate devices and methods of fabrication
US8084818B2 (en) 2004-06-30 2011-12-27 Intel Corporation High mobility tri-gate devices and methods of fabrication
US7960794B2 (en) 2004-08-10 2011-06-14 Intel Corporation Non-planar pMOS structure with a strained channel region and an integrated strained CMOS flow
US20060033095A1 (en) * 2004-08-10 2006-02-16 Doyle Brian S Non-planar pMOS structure with a strained channel region and an integrated strained CMOS flow
US7348284B2 (en) 2004-08-10 2008-03-25 Intel Corporation Non-planar pMOS structure with a strained channel region and an integrated strained CMOS flow
US20110156145A1 (en) * 2004-09-29 2011-06-30 Marko Radosavljevic Fabrication of channel wraparound gate structure for field-effect transistor
US20100297838A1 (en) * 2004-09-29 2010-11-25 Chang Peter L D Independently accessed double-gate and tri-gate transistors in same process flow
US8399922B2 (en) 2004-09-29 2013-03-19 Intel Corporation Independently accessed double-gate and tri-gate transistors
US7915167B2 (en) 2004-09-29 2011-03-29 Intel Corporation Fabrication of channel wraparound gate structure for field-effect transistor
US20060068591A1 (en) * 2004-09-29 2006-03-30 Marko Radosavljevic Fabrication of channel wraparound gate structure for field-effect transistor
US8268709B2 (en) 2004-09-29 2012-09-18 Intel Corporation Independently accessed double-gate and tri-gate transistors in same process flow
US7859053B2 (en) 2004-09-29 2010-12-28 Intel Corporation Independently accessed double-gate and tri-gate transistors in same process flow
US20060128131A1 (en) * 2004-09-29 2006-06-15 Chang Peter L Independently accessed double-gate and tri-gate transistors in same process flow
US7361958B2 (en) 2004-09-30 2008-04-22 Intel Corporation Nonplanar transistors with metal gate electrodes
US7528025B2 (en) 2004-09-30 2009-05-05 Intel Corporation Nonplanar transistors with metal gate electrodes
US20060214231A1 (en) * 2004-10-25 2006-09-28 Uday Shah Nonplanar device with thinned lower body portion and method of fabrication
US7550333B2 (en) 2004-10-25 2009-06-23 Intel Corporation Nonplanar device with thinned lower body portion and method of fabrication
US8749026B2 (en) 2004-10-25 2014-06-10 Intel Corporation Nonplanar device with thinned lower body portion and method of fabrication
US9741809B2 (en) 2004-10-25 2017-08-22 Intel Corporation Nonplanar device with thinned lower body portion and method of fabrication
US8067818B2 (en) 2004-10-25 2011-11-29 Intel Corporation Nonplanar device with thinned lower body portion and method of fabrication
US9190518B2 (en) 2004-10-25 2015-11-17 Intel Corporation Nonplanar device with thinned lower body portion and method of fabrication
US20110062512A1 (en) * 2004-10-25 2011-03-17 Uday Shah Nonplanar device with thinned lower body portion and method of fabrication
US8502351B2 (en) 2004-10-25 2013-08-06 Intel Corporation Nonplanar device with thinned lower body portion and method of fabrication
US20060086977A1 (en) * 2004-10-25 2006-04-27 Uday Shah Nonplanar device with thinned lower body portion and method of fabrication
US9048314B2 (en) 2005-02-23 2015-06-02 Intel Corporation Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US8183646B2 (en) 2005-02-23 2012-05-22 Intel Corporation Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US20090142897A1 (en) * 2005-02-23 2009-06-04 Chau Robert S Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US20110121393A1 (en) * 2005-02-23 2011-05-26 Chau Robert S Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US9368583B2 (en) 2005-02-23 2016-06-14 Intel Corporation Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US7518196B2 (en) 2005-02-23 2009-04-14 Intel Corporation Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US7825481B2 (en) 2005-02-23 2010-11-02 Intel Corporation Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US8664694B2 (en) 2005-02-23 2014-03-04 Intel Corporation Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US8816394B2 (en) 2005-02-23 2014-08-26 Intel Corporation Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US7893506B2 (en) 2005-02-23 2011-02-22 Intel Corporation Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US20100295129A1 (en) * 2005-02-23 2010-11-25 Chau Robert S Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US20060186484A1 (en) * 2005-02-23 2006-08-24 Chau Robert S Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US8368135B2 (en) 2005-02-23 2013-02-05 Intel Corporation Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US20090325350A1 (en) * 2005-03-14 2009-12-31 Marko Radosavljevic Field effect transistor with metal source/drain regions
US7879675B2 (en) 2005-03-14 2011-02-01 Intel Corporation Field effect transistor with metal source/drain regions
US20060202266A1 (en) * 2005-03-14 2006-09-14 Marko Radosavljevic Field effect transistor with metal source/drain regions
US7563701B2 (en) 2005-03-31 2009-07-21 Intel Corporation Self-aligned contacts for transistors
US20060223302A1 (en) * 2005-03-31 2006-10-05 Chang Peter L Self-aligned contacts for transistors
US9337307B2 (en) 2005-06-15 2016-05-10 Intel Corporation Method for fabricating transistor with thinned channel
US7858481B2 (en) 2005-06-15 2010-12-28 Intel Corporation Method for fabricating transistor with thinned channel
US20110062520A1 (en) * 2005-06-15 2011-03-17 Brask Justin K Method for fabricating transistor with thinned channel
US20060286755A1 (en) * 2005-06-15 2006-12-21 Brask Justin K Method for fabricating transistor with thinned channel
US9806195B2 (en) 2005-06-15 2017-10-31 Intel Corporation Method for fabricating transistor with thinned channel
US9385180B2 (en) 2005-06-21 2016-07-05 Intel Corporation Semiconductor device structures and methods of forming semiconductor structures
US20090218603A1 (en) * 2005-06-21 2009-09-03 Brask Justin K Semiconductor device structures and methods of forming semiconductor structures
US9761724B2 (en) 2005-06-21 2017-09-12 Intel Corporation Semiconductor device structures and methods of forming semiconductor structures
US20070001173A1 (en) * 2005-06-21 2007-01-04 Brask Justin K Semiconductor device structures and methods of forming semiconductor structures
US8933458B2 (en) 2005-06-21 2015-01-13 Intel Corporation Semiconductor device structures and methods of forming semiconductor structures
US8581258B2 (en) 2005-06-21 2013-11-12 Intel Corporation Semiconductor device structures and methods of forming semiconductor structures
US7547637B2 (en) 2005-06-21 2009-06-16 Intel Corporation Methods for patterning a semiconductor film
US8071983B2 (en) 2005-06-21 2011-12-06 Intel Corporation Semiconductor device structures and methods of forming semiconductor structures
US20070001219A1 (en) * 2005-06-30 2007-01-04 Marko Radosavljevic Block contact architectures for nanoscale channel transistors
US20080258207A1 (en) * 2005-06-30 2008-10-23 Marko Radosavljevic Block Contact Architectures for Nanoscale Channel Transistors
US7898041B2 (en) 2005-06-30 2011-03-01 Intel Corporation Block contact architectures for nanoscale channel transistors
US7279375B2 (en) 2005-06-30 2007-10-09 Intel Corporation Block contact architectures for nanoscale channel transistors
US20080188041A1 (en) * 2005-08-17 2008-08-07 Suman Datta Lateral undercut of metal gate in SOI device
US7736956B2 (en) 2005-08-17 2010-06-15 Intel Corporation Lateral undercut of metal gate in SOI device
US7402875B2 (en) 2005-08-17 2008-07-22 Intel Corporation Lateral undercut of metal gate in SOI device
US20110180851A1 (en) * 2005-09-28 2011-07-28 Doyle Brian S Cmos devices with a single work function gate electrode and method of fabrication
US20070090416A1 (en) * 2005-09-28 2007-04-26 Doyle Brian S CMOS devices with a single work function gate electrode and method of fabrication
US8193567B2 (en) 2005-09-28 2012-06-05 Intel Corporation Process for integrating planar and non-planar CMOS transistors on a bulk substrate and article made thereby
US20090090976A1 (en) * 2005-09-28 2009-04-09 Intel Corporation Process for integrating planar and non-planar cmos transistors on a bulk substrate and article made thereby
US7902014B2 (en) 2005-09-28 2011-03-08 Intel Corporation CMOS devices with a single work function gate electrode and method of fabrication
US8294180B2 (en) 2005-09-28 2012-10-23 Intel Corporation CMOS devices with a single work function gate electrode and method of fabrication
US7479421B2 (en) 2005-09-28 2009-01-20 Intel Corporation Process for integrating planar and non-planar CMOS transistors on a bulk substrate and article made thereby
US20070111419A1 (en) * 2005-09-28 2007-05-17 Doyle Brian S CMOS Devices with a single work function gate electrode and method of fabrication
US20070090408A1 (en) * 2005-09-29 2007-04-26 Amlan Majumdar Narrow-body multiple-gate FET with dominant body transistor for high performance
US7989280B2 (en) 2005-11-30 2011-08-02 Intel Corporation Dielectric interface for group III-V semiconductor device
US20070148837A1 (en) * 2005-12-27 2007-06-28 Uday Shah Method of fabricating a multi-cornered film
US7396711B2 (en) 2005-12-27 2008-07-08 Intel Corporation Method of fabricating a multi-cornered film
JP2009527900A (en) * 2006-02-16 2009-07-30 フリースケール セミコンダクター インコーポレイテッド Method of fabricating an integrated circuit having an embedded non-volatile memory
WO2007095404A2 (en) * 2006-02-16 2007-08-23 Freescale Semiconductor Inc. Method for making an integrated circuit having an embedded non-volatile memory
US20070190720A1 (en) * 2006-02-16 2007-08-16 Li Chi-Nan B Method for making an integrated circuit having an embedded non-volatile memory
WO2007095404A3 (en) * 2006-02-16 2008-12-04 Freescale Semiconductor Inc Method for making an integrated circuit having an embedded non-volatile memory
US7361551B2 (en) * 2006-02-16 2008-04-22 Freescale Semiconductor, Inc. Method for making an integrated circuit having an embedded non-volatile memory
US7449373B2 (en) 2006-03-31 2008-11-11 Intel Corporation Method of ion implanting for tri-gate devices
US20070238273A1 (en) * 2006-03-31 2007-10-11 Doyle Brian S Method of ion implanting for tri-gate devices
US20080001236A1 (en) * 2006-06-28 2008-01-03 Change Peter L D Method of forming a transistor having gate protection and transistor formed according to the method
US7544594B2 (en) 2006-06-28 2009-06-09 Intel Corporation Method of forming a transistor having gate protection and transistor formed according to the method
US8617945B2 (en) 2006-08-02 2013-12-31 Intel Corporation Stacking fault and twin blocking barrier for integrating III-V on Si
US20080157225A1 (en) * 2006-12-29 2008-07-03 Suman Datta SRAM and logic transistors with variable height multi-gate transistor architecture
US20090149531A1 (en) * 2007-12-11 2009-06-11 Apoteknos Para La Piel, S.L. Chemical composition derived from p-hydroxyphenyl propionic acid for the treatment of psoriasis
US8362566B2 (en) 2008-06-23 2013-01-29 Intel Corporation Stress in trigate devices using complimentary gate fill materials
US9450092B2 (en) 2008-06-23 2016-09-20 Intel Corporation Stress in trigate devices using complimentary gate fill materials
US8741733B2 (en) 2008-06-23 2014-06-03 Intel Corporation Stress in trigate devices using complimentary gate fill materials
US9806193B2 (en) 2008-06-23 2017-10-31 Intel Corporation Stress in trigate devices using complimentary gate fill materials
US9224754B2 (en) 2008-06-23 2015-12-29 Intel Corporation Stress in trigate devices using complimentary gate fill materials

Similar Documents

Publication Publication Date Title
US5324673A (en) Method of formation of vertical transistor
US4912061A (en) Method of forming a salicided self-aligned metal oxide semiconductor device using a disposable silicon nitride spacer
US4786609A (en) Method of fabricating field-effect transistor utilizing improved gate sidewall spacers
US6410938B1 (en) Semiconductor-on-insulator device with nitrided buried oxide and method of fabricating
US6157064A (en) Method and a deep sub-micron field effect transistor structure for suppressing short channel effects
US4907048A (en) Double implanted LDD transistor self-aligned with gate
US6559017B1 (en) Method of using amorphous carbon as spacer material in a disposable spacer process
US6091120A (en) Integrated circuit field effect transisters including multilayer gate electrodes having narrow and wide conductive layers
US5472897A (en) Method for fabricating MOS device with reduced anti-punchthrough region
US4503601A (en) Oxide trench structure for polysilicon gates and interconnects
US6426279B1 (en) Epitaxial delta doping for retrograde channel profile
US5504031A (en) Elevated source/drain with solid phase diffused source/drain extension for deep sub-micron mosfets
US5966605A (en) Reduction of poly depletion in semiconductor integrated circuits
US5915182A (en) MOSFET with self-aligned silicidation and gate-side air-gap structure
US6184097B1 (en) Process for forming ultra-shallow source/drain extensions
US4419809A (en) Fabrication process of sub-micrometer channel length MOSFETs
US5750430A (en) Method for making metal oxide semiconductor field effect transistor (MOSFET)
US4963504A (en) Method for fabricating double implanted LDD transistor self-aligned with gate
US6632718B1 (en) Disposable spacer technology for reduced cost CMOS processing
US6312995B1 (en) MOS transistor with assisted-gates and ultra-shallow “Psuedo” source and drain extensions for ultra-large-scale integration
US6027978A (en) Method of making an IGFET with a non-uniform lateral doping profile in the channel region
US5930634A (en) Method of making an IGFET with a multilevel gate
US5770508A (en) Method of forming lightly doped drains in metalic oxide semiconductor components
US6784060B2 (en) Method for fabricating high voltage and low voltage transistors
US6902971B2 (en) Transistor sidewall spacer stress modulation

Legal Events

Date Code Title Description
AS Assignment

Owner name: INDUSTRIAL TECHNOLOGY RESEARCH INSTITUTE, NO. 195,

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNOR:CHAO, FUNG-CHING;REEL/FRAME:005043/0457

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12