US4897650A - Self-characterizing analog-to-digital converter - Google Patents

Self-characterizing analog-to-digital converter Download PDF

Info

Publication number
US4897650A
US4897650A US07/178,045 US17804588A US4897650A US 4897650 A US4897650 A US 4897650A US 17804588 A US17804588 A US 17804588A US 4897650 A US4897650 A US 4897650A
Authority
US
United States
Prior art keywords
converter
signal
output
digital
bin
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US07/178,045
Inventor
James T. Shott, III
Edward B. Stokes
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Intersil Corp
General Electric Co
Original Assignee
General Electric Co
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by General Electric Co filed Critical General Electric Co
Priority to US07/178,045 priority Critical patent/US4897650A/en
Assigned to GENERAL ELECTRIC COMPANY, A NEW YORK CORP. reassignment GENERAL ELECTRIC COMPANY, A NEW YORK CORP. ASSIGNMENT OF ASSIGNORS INTEREST. Assignors: STOKES, EDWARD B., SHOTT, JAMES T. III
Priority to JP1076900A priority patent/JP2801251B2/en
Priority to DE68926633T priority patent/DE68926633T2/en
Priority to EP89303324A priority patent/EP0336715B1/en
Application granted granted Critical
Publication of US4897650A publication Critical patent/US4897650A/en
Assigned to INTERSIL CORPORATION reassignment INTERSIL CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HARRIS CORPORATION
Assigned to CREDIT SUISSE FIRST BOSTON, AS COLLATERAL AGENT reassignment CREDIT SUISSE FIRST BOSTON, AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: INTERSIL CORPORATION
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/10Calibration or testing
    • H03M1/1071Measuring or testing
    • H03M1/109Measuring or testing for dc performance, i.e. static testing
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/12Analogue/digital converters

Definitions

  • the present invention generally relates to analog-to-digital (A/D) converters and, more particularly, to a single chip A/D converter with built-in test circuitry that provides code-density histogram data to an external system.
  • A/D analog-to-digital
  • A/D converters including so-called flash A/D converters, are currently tested by first placing the A/D converter in a test bed wherein the electrical noise is negligible in comparison to the resolution of the A/D converter under test.
  • the A/D converter analog input is simulated with a sinusoidal wave signal of sufficient spectral purity that the total distortion of the sinusoidal wave signal is negligible in comparison to the resolution of the A/D converter.
  • the A/D converter digital output codes are then read into a random access memory (RAM) as fast as the A/D converter produces them.
  • RAM random access memory
  • the resulting data is then analyzed by a digital computer to yield (1) missing output codes, (2) integral non-linearity, and (3) differential non-linearity.
  • each macrocell includes a counter clock, a bin counter, a comparator, and a histogram counter.
  • the code output of the A/D converter macrocell is compared in the comparator with the output signal of the bin counter and each match increments the histogram counter.
  • the self-characterizing A/D converter according to the invention is inserted into a low noise test fixture, the clock is stimulated at speed using a pulse generator, and the analog input is provided with the signal from a high spectral purity sinusoid generator.
  • a slow microcomputer interface e.g., a General Purpose Input/Output (GPIO) device, may be used to generate various control signals and then, for a predetermined number of cycles, the digital output codes are compared with the output signal of the bin counter. For each match, the contents of the histogram counter are incremented.
  • a microcomputer is used to read data from the histogram counter and increment the bin counter and reset the histogram counter, beginning the data acquisition for the next bin. The process is repeated for all bins to thereby generate a full dynamic characterization of the A/D converter without using any external fast RAM.
  • FIGURE is a block diagram showing the architecture of the self-characterizing A/D converter according to the invention.
  • the macrocell comprises an A/D converter 10, such as the 7-bit GE CRD Flash A/D converter macrocell/chip.
  • a description of this macrocell/chip may be had with reference to the paper entitled "20 MHz Flash A/D Converter Macrocell" presented by S. T. Chu and J. L. Garrett at the 1985 Custom Integrated Circuit Conference. The paper appears at pages 160 to 162 of the proceedings of that conference. It will, however be understood that this particular A/D converter is but an example of the converter 10 and other A/D converters may be used in the practice of the invention.
  • the A/D converter 10 includes an analog input connected to analog signal input terminal 9, a digital code output, and a clock input for controlling the conversion process.
  • the particular details of the A/D converter do not form a part of the present invention and, therefore, will not be described further except to say that other A/D converter macrocells/chips can be used in the practice of the invention.
  • the digital code output of the A/D converter 10 is connected to the data output terminal 11 and also to the first, or A, input of a digital comparator 12.
  • the digital code output of A/D converter 10 is a parallel output comprising, in the case of the GE CRD Flash A/D converter, seven signal lines. Accordingly, the data output terminal 11 and the first, or A, input of the digital comparator 12 are actually each plural inputs to accommodate the parallel data.
  • the second, or B, input of the digital comparator 12 is supplied by the output of a bin counter 14. This output is also a parallel output having the same number of signal lines as the data output of the A/D converter 10.
  • the bin counter 14 has three inputs; a clock input for incrementing the counter, a reset input for initializing the counter at the beginning of a test, and an enable input.
  • the enable input is supplied by the output of an inverter 15 which receives signals from a carry output of a clock counter 16.
  • the carry output is also connected to output terminal 20 to provide an external microcomputer with an indication that a clock cycle has been completed.
  • the clock counter count output is not used.
  • the clock counter 16 is similar to the bin counter 14 and includes three inputs, although only the clock and reset inputs are used.
  • the clock input is connected, together with the clock input to the A/D converter 10, to an external clock (not shown) at input terminal 13, and the reset input is connected in common with the reset input of the bin counter to an external START TEST input at terminal 17 used to initialize the self-characterizing A/D converter for a test.
  • the output of the digital comparator 12, generated whenever there is a match between the code output of the A/D converter 10 and the count output of the bin counter 14, is used to increment a histogram counter 18.
  • This counter is similar to the bin and clock counters and includes three inputs, the clock input being connected to the output of the digital comparator 12 as just described.
  • the reset input is connected in common with the clock input of the bin counter 14 to an external next bin signal terminal 19.
  • the enable input is connected to the output of the inverter 15.
  • the parallel output of the histogram counter is connected to a bin value output terminal 21 to permit reading by an external microcomputer.
  • the A/D converter 10, the comparator 12 and the counters 14, 16 and 18, as well as the inverter 15, are typically incorporated into a single integrated circuit, or chip.
  • Each of the terminals 9, 11, 13, 17, and 19 to 21 could be contact pads on a chip. According to this architecture, a plurality of such chips may be used to fabricate a complete A/D converter system of the desired resolution.
  • the clocks are stimulated at speed using a pulse generator (not shown) connected to clock terminal 13.
  • the analog input signal is provided at input terminal 9 from a high spectral purity sinusoid generator (not shown).
  • a GPIO device (not shown) may be used to generate a rising edge on NEXT BIN terminal 19 and START TEST terminal 17, resetting the clock counter, bin counter and histogram counter to zero. For a predetermined number of cycles, for example the next 2 20 cycles, as counted by the clock counter 16, the digital output codes from the A/D converter 10 are compared with the output of the bin counter 14, which is initially set to zero.
  • Matches as determined by the digital comparator 12, increment the histogram counter 18.
  • the carry output of the clock counter 16 goes high, disabling the bin and histogram counters 14 and 18 and signalling the microcomputer (not shown) on terminal 20 that the data for the zero'th bin is ready for output.
  • the microcomputer then is used to read the data from the zero'th bin at terminal 21 and generate a rising edge on NEXT BIN terminal 19, thus incrementing the bin counter 14 and beginning the data acquisition for the next bin. This process is repeated for all 128 bins. The result is a full dynamic characterization of the A/D converter without using an external fast RAM.
  • the invention provides a self-characterizing A/D converter which is testable without the external system needing to acquire data at the speed of operation of the A/D converter. Moreover, the A/D converter, having self-testing capability, can be easily tested in the context of a larger system.

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Analogue/Digital Conversion (AREA)

Abstract

An analog-to-digital converter macrocell architecture is provided with digital logic for accumulating code-density data for dynamic characterization of the converter. Each macrocell includes an A/D converter (10), a comparator (12), a bin counter (14), a clock counter (16), and a histogram counter (18). the code output of the A/D converter (10) is compared in the comparator (12) with the output of the bin counter (14) and each match increments the histogram counter (18). The histogram counter (18) accumulates code-density data for A/D converter dynamic characterization, these data being read once for every cycle of the clock counter (16).

Description

BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention generally relates to analog-to-digital (A/D) converters and, more particularly, to a single chip A/D converter with built-in test circuitry that provides code-density histogram data to an external system.
2. Description of the Prior Art
A/D converters, including so-called flash A/D converters, are currently tested by first placing the A/D converter in a test bed wherein the electrical noise is negligible in comparison to the resolution of the A/D converter under test. The A/D converter analog input is simulated with a sinusoidal wave signal of sufficient spectral purity that the total distortion of the sinusoidal wave signal is negligible in comparison to the resolution of the A/D converter. The A/D converter digital output codes are then read into a random access memory (RAM) as fast as the A/D converter produces them. The resulting data is then analyzed by a digital computer to yield (1) missing output codes, (2) integral non-linearity, and (3) differential non-linearity.
There are two chief problems with this approach. As the A/D converter speeds become faster and A/D converter resolutions become finer, it becomes increasingly difficult to find RAM which will read A/D converter output codes at speed without adding an intolerable amount of electrical noise to the electrical noise floor of the test bed. In addition, the A/D converter characterization cannot easily be done later when the A/D converter has been incorporated into a larger system.
What is needed is a self-characterizing A/D converter which is testable without the usual requirement of an external system which is capable of acquiring data at the speed of operation of the A/D converter under test.
SUMMARY OF THE INVENTION
It is therefore an object of the present invention to provide a way to characterize an A/D converter which does not require the use of fast, noisy RAM in the test bed.
It is another object of the invention to provide a technique for the characterization of an A/D converter which can be easily implemented within the context of a larger system.
According to a preferred embodiment of the invention, there is included, within the architecture of A/D converter macrocells, digital logic circuitry comprising counters and comparators for the sole purpose of accumulating code-density data for A/D converter dynamic characterization. More specifically, each macrocell includes a counter clock, a bin counter, a comparator, and a histogram counter. The code output of the A/D converter macrocell is compared in the comparator with the output signal of the bin counter and each match increments the histogram counter.
The self-characterizing A/D converter according to the invention is inserted into a low noise test fixture, the clock is stimulated at speed using a pulse generator, and the analog input is provided with the signal from a high spectral purity sinusoid generator. A slow microcomputer interface, e.g., a General Purpose Input/Output (GPIO) device, may be used to generate various control signals and then, for a predetermined number of cycles, the digital output codes are compared with the output signal of the bin counter. For each match, the contents of the histogram counter are incremented. At the completion of the predetermined number of cycles, a microcomputer is used to read data from the histogram counter and increment the bin counter and reset the histogram counter, beginning the data acquisition for the next bin. The process is repeated for all bins to thereby generate a full dynamic characterization of the A/D converter without using any external fast RAM.
BRIEF DESCRIPTION OF THE DRAWING
The foregoing and other objects, aspects and advantages of the invention will be better understood from the following detailed description of a preferred embodiment of the invention with reference to the drawing, in which the sole FIGURE is a block diagram showing the architecture of the self-characterizing A/D converter according to the invention.
DETAILED DESCRIPTION OF A PREFERRED EMBODIMENT OF THE INVENTION
Referring now to the drawing, there is shown in block diagram form the architecture of a macrocell of a self-characterizing A/D converter according to the invention. The macrocell comprises an A/D converter 10, such as the 7-bit GE CRD Flash A/D converter macrocell/chip. A description of this macrocell/chip may be had with reference to the paper entitled "20 MHz Flash A/D Converter Macrocell" presented by S. T. Chu and J. L. Garrett at the 1985 Custom Integrated Circuit Conference. The paper appears at pages 160 to 162 of the proceedings of that conference. It will, however be understood that this particular A/D converter is but an example of the converter 10 and other A/D converters may be used in the practice of the invention.
The A/D converter 10 includes an analog input connected to analog signal input terminal 9, a digital code output, and a clock input for controlling the conversion process. The particular details of the A/D converter do not form a part of the present invention and, therefore, will not be described further except to say that other A/D converter macrocells/chips can be used in the practice of the invention.
The digital code output of the A/D converter 10 is connected to the data output terminal 11 and also to the first, or A, input of a digital comparator 12. As indicated by the heavy line, the digital code output of A/D converter 10 is a parallel output comprising, in the case of the GE CRD Flash A/D converter, seven signal lines. Accordingly, the data output terminal 11 and the first, or A, input of the digital comparator 12 are actually each plural inputs to accommodate the parallel data. The second, or B, input of the digital comparator 12 is supplied by the output of a bin counter 14. This output is also a parallel output having the same number of signal lines as the data output of the A/D converter 10.
The bin counter 14 has three inputs; a clock input for incrementing the counter, a reset input for initializing the counter at the beginning of a test, and an enable input. The enable input is supplied by the output of an inverter 15 which receives signals from a carry output of a clock counter 16. The carry output is also connected to output terminal 20 to provide an external microcomputer with an indication that a clock cycle has been completed. The clock counter count output is not used.
The clock counter 16 is similar to the bin counter 14 and includes three inputs, although only the clock and reset inputs are used. In this case, the clock input is connected, together with the clock input to the A/D converter 10, to an external clock (not shown) at input terminal 13, and the reset input is connected in common with the reset input of the bin counter to an external START TEST input at terminal 17 used to initialize the self-characterizing A/D converter for a test.
The output of the digital comparator 12, generated whenever there is a match between the code output of the A/D converter 10 and the count output of the bin counter 14, is used to increment a histogram counter 18. This counter is similar to the bin and clock counters and includes three inputs, the clock input being connected to the output of the digital comparator 12 as just described. The reset input is connected in common with the clock input of the bin counter 14 to an external next bin signal terminal 19. The enable input is connected to the output of the inverter 15. The parallel output of the histogram counter is connected to a bin value output terminal 21 to permit reading by an external microcomputer.
It will be understood that the A/D converter 10, the comparator 12 and the counters 14, 16 and 18, as well as the inverter 15, are typically incorporated into a single integrated circuit, or chip. Each of the terminals 9, 11, 13, 17, and 19 to 21 could be contact pads on a chip. According to this architecture, a plurality of such chips may be used to fabricate a complete A/D converter system of the desired resolution.
When the self-characterizing A/D converter is inserted into a low noise test fixture, the clocks are stimulated at speed using a pulse generator (not shown) connected to clock terminal 13. The analog input signal is provided at input terminal 9 from a high spectral purity sinusoid generator (not shown). A GPIO device (not shown) may be used to generate a rising edge on NEXT BIN terminal 19 and START TEST terminal 17, resetting the clock counter, bin counter and histogram counter to zero. For a predetermined number of cycles, for example the next 220 cycles, as counted by the clock counter 16, the digital output codes from the A/D converter 10 are compared with the output of the bin counter 14, which is initially set to zero. Matches, as determined by the digital comparator 12, increment the histogram counter 18. After the 220 cycle, the carry output of the clock counter 16 goes high, disabling the bin and histogram counters 14 and 18 and signalling the microcomputer (not shown) on terminal 20 that the data for the zero'th bin is ready for output. The microcomputer then is used to read the data from the zero'th bin at terminal 21 and generate a rising edge on NEXT BIN terminal 19, thus incrementing the bin counter 14 and beginning the data acquisition for the next bin. This process is repeated for all 128 bins. The result is a full dynamic characterization of the A/D converter without using an external fast RAM.
The invention provides a self-characterizing A/D converter which is testable without the external system needing to acquire data at the speed of operation of the A/D converter. Moreover, the A/D converter, having self-testing capability, can be easily tested in the context of a larger system.
While the invention has been described in terms of a single preferred embodiment, those skilled in the art will recognize that the invention can be practiced with modification within the spirit and scope of the appended claims.

Claims (3)

What is claimed is:
1. An A/D converter architecture including an A/D converter and digital logic circuitry on a common chip, said A/D converter having an analog signal input for receiving a cyclically recurring test signal waveform and a digital code output, said digital logic circuitry comprising:
means for dividing the output signal of said A/D converter into a plurality of bins including bin counter means responsive to a next bin count input signal for providing a bin count output signal corresponding to a specific selectable digital value expected in said digital output code;
comparator means coupled to said A/D converter and responsive to said signal produced at the digital code output of said A/D converter and to said bin count output signal for generating an output signal for each match of said digital code output signal and said bin count output signal over a predetermined multiplicity of test signal waveform cycles; and
histogram counter means reset by said next bin count input signal and incremented by said output signal of said comparator means for accumulating code-density data, whereby to generate a histogram of digital codes correlated with said bins, said histogram being readable at a lower rate than a conversion rate of said A/D converter to provide dynamic characterization of said A/D converter.
2. The A/D converter architecture as recited in claim 1 further comprising clock counter means responsive to an external clock signal for counting a predetermined number of clock signals to define a bin count duration, said clock counter means disabling said bin counter means and said histogram counter means at the end of a bin count and providing a signal to read said code-density data.
3. The A/D converter architecture as recited in claim 2 wherein said A/D converter is coupled to receive said external clock signal.
US07/178,045 1988-04-05 1988-04-05 Self-characterizing analog-to-digital converter Expired - Lifetime US4897650A (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
US07/178,045 US4897650A (en) 1988-04-05 1988-04-05 Self-characterizing analog-to-digital converter
JP1076900A JP2801251B2 (en) 1988-04-05 1989-03-30 Self-characterizing analog-to-digital converter
DE68926633T DE68926633T2 (en) 1988-04-05 1989-04-04 AD converter arrangement
EP89303324A EP0336715B1 (en) 1988-04-05 1989-04-04 Analog-to-digital converter arrangement

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US07/178,045 US4897650A (en) 1988-04-05 1988-04-05 Self-characterizing analog-to-digital converter

Publications (1)

Publication Number Publication Date
US4897650A true US4897650A (en) 1990-01-30

Family

ID=22650955

Family Applications (1)

Application Number Title Priority Date Filing Date
US07/178,045 Expired - Lifetime US4897650A (en) 1988-04-05 1988-04-05 Self-characterizing analog-to-digital converter

Country Status (4)

Country Link
US (1) US4897650A (en)
EP (1) EP0336715B1 (en)
JP (1) JP2801251B2 (en)
DE (1) DE68926633T2 (en)

Cited By (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4996530A (en) * 1989-11-27 1991-02-26 Hewlett-Packard Company Statistically based continuous autocalibration method and apparatus
US5010339A (en) * 1990-04-02 1991-04-23 Grumman Aerospace Corporation Ultra linear spectroscopic analog-to-digital converter
US5132685A (en) * 1990-03-15 1992-07-21 At&T Bell Laboratories Built-in self test for analog to digital converters
US5185607A (en) * 1992-01-31 1993-02-09 Motorola, Inc. Method and apparatus for testing an analog to digital converter
US5453697A (en) * 1993-09-09 1995-09-26 Carma Industries Technique for calibrating a transformer element
US5552999A (en) * 1991-07-09 1996-09-03 Dallas Semiconductor Corp Digital histogram generator systems and methods
US5576980A (en) * 1991-06-28 1996-11-19 Texas Instruments Incorporated Serializer circuit for loading and shifting out digitized analog signals
US5644309A (en) * 1995-04-10 1997-07-01 Harris Corporation Digital comonent testing apparatus and method
US6232897B1 (en) * 1999-07-12 2001-05-15 National Instruments Corporation System and method for calibrating an analog to digital converter through stimulation of current generators
US6658368B2 (en) * 2001-03-23 2003-12-02 International Business Machines Corporation On-chip histogram testing
US7183960B1 (en) * 2006-02-16 2007-02-27 Zhang Minghao Mary Method and apparatus for systematic adjustments of resistors in high-speed integrated circuits
US20110231153A1 (en) * 2010-03-16 2011-09-22 Ateeda Ltd. ADC Testing
CN106199309A (en) * 2016-07-06 2016-12-07 南京国电南自电网自动化有限公司 A kind of loop self-checking circuit for ADC sampled data and method

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5332996A (en) * 1993-06-30 1994-07-26 At&T Bell Laboratories Method and apparatus for all code testing
US5793642A (en) * 1997-01-21 1998-08-11 Tektronix, Inc. Histogram based testing of analog signals
FR2798539B1 (en) * 1999-09-09 2002-01-25 Centre Nat Rech Scient INTEGRATED TEST METHOD AND DEVICE FOR AN ANALOG-TO-DIGITAL CONVERTER AND CONVERTER PROVIDED WITH SUCH A DEVICE

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4335373A (en) * 1980-11-07 1982-06-15 Fairchild Camera & Instrument Corp. Method for analyzing a digital-to-analog converter with a nonideal analog-to-digital converter
US4340856A (en) * 1979-06-12 1982-07-20 Societa Italiana Telecomunicazioni Siemens S.P.A. Apparatus for testing an analog/digital converter
US4352160A (en) * 1980-01-21 1982-09-28 The United States Of America As Represented By The Secretary Of The Air Force Statistical method of measuring the differential linearity of an analog/digital converter using a pseudo-random triangle wave stimulus
US4354177A (en) * 1980-11-07 1982-10-12 Fairchild Camera & Instr. Corp. Method and apparatus for calibrating an analog-to-digital converter for a digital-to-analog converter test system
US4371868A (en) * 1977-08-11 1983-02-01 U.S. Philips Corporation Method and device for the automatic calibration of an analog-to-digital converter
US4580126A (en) * 1981-01-19 1986-04-01 Hitachi, Ltd. Method of testing analog/digital converter and structure of analog/digital converter suited for the test

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS6029024A (en) * 1983-07-11 1985-02-14 Toshiba Corp Test equipment for analog-digital converter
JPS6272226A (en) * 1985-09-26 1987-04-02 Hitachi Ltd Test system for analog-digital converter
JPS6258926U (en) * 1985-10-01 1987-04-11

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4371868A (en) * 1977-08-11 1983-02-01 U.S. Philips Corporation Method and device for the automatic calibration of an analog-to-digital converter
US4340856A (en) * 1979-06-12 1982-07-20 Societa Italiana Telecomunicazioni Siemens S.P.A. Apparatus for testing an analog/digital converter
US4352160A (en) * 1980-01-21 1982-09-28 The United States Of America As Represented By The Secretary Of The Air Force Statistical method of measuring the differential linearity of an analog/digital converter using a pseudo-random triangle wave stimulus
US4335373A (en) * 1980-11-07 1982-06-15 Fairchild Camera & Instrument Corp. Method for analyzing a digital-to-analog converter with a nonideal analog-to-digital converter
US4354177A (en) * 1980-11-07 1982-10-12 Fairchild Camera & Instr. Corp. Method and apparatus for calibrating an analog-to-digital converter for a digital-to-analog converter test system
US4580126A (en) * 1981-01-19 1986-04-01 Hitachi, Ltd. Method of testing analog/digital converter and structure of analog/digital converter suited for the test

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
S. T. Chu et al., "A 20 MHz Flash A/D Converter Macrocell", Proc. of the IEEE Custom Integrated Circuits Conference, May 20-23, 1985, pp. 160-162.
S. T. Chu et al., A 20 MHz Flash A/D Converter Macrocell , Proc. of the IEEE Custom Integrated Circuits Conference, May 20 23, 1985, pp. 160 162. *

Cited By (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4996530A (en) * 1989-11-27 1991-02-26 Hewlett-Packard Company Statistically based continuous autocalibration method and apparatus
US5132685A (en) * 1990-03-15 1992-07-21 At&T Bell Laboratories Built-in self test for analog to digital converters
US5010339A (en) * 1990-04-02 1991-04-23 Grumman Aerospace Corporation Ultra linear spectroscopic analog-to-digital converter
US5576980A (en) * 1991-06-28 1996-11-19 Texas Instruments Incorporated Serializer circuit for loading and shifting out digitized analog signals
US5552999A (en) * 1991-07-09 1996-09-03 Dallas Semiconductor Corp Digital histogram generator systems and methods
US5185607A (en) * 1992-01-31 1993-02-09 Motorola, Inc. Method and apparatus for testing an analog to digital converter
US5453697A (en) * 1993-09-09 1995-09-26 Carma Industries Technique for calibrating a transformer element
US5644309A (en) * 1995-04-10 1997-07-01 Harris Corporation Digital comonent testing apparatus and method
US6232897B1 (en) * 1999-07-12 2001-05-15 National Instruments Corporation System and method for calibrating an analog to digital converter through stimulation of current generators
US6658368B2 (en) * 2001-03-23 2003-12-02 International Business Machines Corporation On-chip histogram testing
US7183960B1 (en) * 2006-02-16 2007-02-27 Zhang Minghao Mary Method and apparatus for systematic adjustments of resistors in high-speed integrated circuits
US20110231153A1 (en) * 2010-03-16 2011-09-22 Ateeda Ltd. ADC Testing
EP2372916A2 (en) 2010-03-16 2011-10-05 Ateeda Ltd. ADC Testing
US8682613B2 (en) 2010-03-16 2014-03-25 Ateeda Ltd. ADC testing
US9106247B2 (en) 2010-03-16 2015-08-11 Ateeda Ltd. ADC testing
CN106199309A (en) * 2016-07-06 2016-12-07 南京国电南自电网自动化有限公司 A kind of loop self-checking circuit for ADC sampled data and method
CN106199309B (en) * 2016-07-06 2019-01-18 南京国电南自电网自动化有限公司 A kind of circuit self-checking circuit and method for ADC sampled data

Also Published As

Publication number Publication date
JP2801251B2 (en) 1998-09-21
EP0336715A3 (en) 1992-04-08
JPH01300623A (en) 1989-12-05
DE68926633T2 (en) 1997-01-16
DE68926633D1 (en) 1996-07-18
EP0336715B1 (en) 1996-06-12
EP0336715A2 (en) 1989-10-11

Similar Documents

Publication Publication Date Title
US4897650A (en) Self-characterizing analog-to-digital converter
US5589788A (en) Timing adjustment circuit
EP0343537B1 (en) Timing generator
KR970022357A (en) Conversion characteristics test circuit and method of analog digital converter
JP3220029B2 (en) Input signal reading circuit
US4560940A (en) Peak amplitude measurement
EP0004152A1 (en) Digitizing a recurring analog signal
US6950375B2 (en) Multi-phase clock time stamping
JP2000221248A (en) Semiconductor testing device
CA1152580A (en) Phase comparison circuit arrangement
EP0633666A2 (en) Testing method and apparatus for detecting the presence of all codes
US5353025A (en) Methods and apparatus for digitally encoding repetitive analog waveforms
JP2618669B2 (en) Test mode setting circuit for semiconductor integrated circuit device
US4901027A (en) Signal generator
US20080133993A1 (en) On-chip high-speed serial data analyzers, systems, and associated methods
Witters et al. Dilogic-2: a sparse data scan readout processor for the HMPID detector of ALICE
KR960010912B1 (en) Asic circuit for digital clock loss detection
US4621255A (en) Method and apparatus for analog-to-digital conversion
KR100200207B1 (en) Duty variable type d/a converter
SU1183910A1 (en) Digital peak detector
KR100216946B1 (en) Voltage level trigger apparatus
SU1706028A1 (en) Frequency selector
SU1674019A1 (en) Device for inspecting digital integrated circuits
KR930004213B1 (en) Signal processing apparatus
KR930009149B1 (en) Digital ic logic level generating circuit for element test device

Legal Events

Date Code Title Description
AS Assignment

Owner name: GENERAL ELECTRIC COMPANY, A NEW YORK CORP., NEW YO

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SHOTT, JAMES T. III;STOKES, EDWARD B.;SIGNING DATES FROM 19880324 TO 19880329;REEL/FRAME:004860/0270

Owner name: GENERAL ELECTRIC COMPANY, A NEW YORK CORP.

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNORS:SHOTT, JAMES T. III;STOKES, EDWARD B.;REEL/FRAME:004860/0270;SIGNING DATES FROM 19880324 TO 19880329

STCF Information on status: patent grant

Free format text: PATENTED CASE

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FEPP Fee payment procedure

Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

AS Assignment

Owner name: INTERSIL CORPORATION, FLORIDA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HARRIS CORPORATION;REEL/FRAME:010255/0405

Effective date: 19990813

AS Assignment

Owner name: CREDIT SUISSE FIRST BOSTON, AS COLLATERAL AGENT, N

Free format text: SECURITY INTEREST;ASSIGNOR:INTERSIL CORPORATION;REEL/FRAME:010351/0410

Effective date: 19990813

FPAY Fee payment

Year of fee payment: 12