US4445268A - Method of manufacturing a semiconductor integrated circuit BI-MOS device - Google Patents
Method of manufacturing a semiconductor integrated circuit BI-MOS device Download PDFInfo
- Publication number
- US4445268A US4445268A US06/348,541 US34854182A US4445268A US 4445268 A US4445268 A US 4445268A US 34854182 A US34854182 A US 34854182A US 4445268 A US4445268 A US 4445268A
- Authority
- US
- United States
- Prior art keywords
- layer
- oxide film
- film
- manufacturing
- silicon
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Images
Classifications
-
- H10W10/012—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/113—Isolations within a component, i.e. internal isolations
- H10D62/115—Dielectric isolations, e.g. air gaps
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0107—Integrating at least one component covered by H10D12/00 or H10D30/00 with at least one component covered by H10D8/00, H10D10/00 or H10D18/00, e.g. integrating IGFETs with BJTs
- H10D84/0109—Integrating at least one component covered by H10D12/00 or H10D30/00 with at least one component covered by H10D8/00, H10D10/00 or H10D18/00, e.g. integrating IGFETs with BJTs the at least one component covered by H10D12/00 or H10D30/00 being a MOS device
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/40—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00 with at least one component covered by groups H10D10/00 or H10D18/00, e.g. integration of IGFETs with BJTs
- H10D84/401—Combinations of FETs or IGBTs with BJTs
-
- H10W10/13—
Definitions
- This invention relates to a method of manufacturing a semiconductor integrated circuit device, and more particularly, to a method of manufacturing a so-called "BI-MOS" integrated circuit device in which both a MOS element and a bipolar element are formed on one and the same chip.
- bipolar elements are high in drive capacity per chip area, and can process analog data with high accuracy.
- bipolar elements also have a relatively low degree of integration, and low input impedances.
- MOS elements among the features of MOS elements are high input impedances and a large degree of integration. Accordingly, it is advantageous to form a MOS element on a chip which essentially includes a bipolar element, such that the above-described drawbacks of the bipolar elements are neutralized.
- MOS top operational amplifier in which a MOS element is formed in the input stage of the bipolar element.
- npn transistor is employed as the bipolar element
- a p-channel MOS transistor is employed as the MOS element.
- an epitaxial layer 3 of n-type low impurity concentration is grown onto the layers 2 and the substrate (1).
- oxidation is selectively carried out with an oxidation resisting film 4 such as a nitride operating as a mask, so that thick oxide films 5 are formed which electrically isolate the element forming regions 3a and 3b in the epitaxial layer 3 from each other.
- the nitride film 4 is then removed, and an oxide film 6 is formed as a protective film for implanting ions.
- a photo-resist film 7 is formed, and boron ions are implanted into the semiconductor surface through the oxide film 6 with the photo-resist film 7 serving as a mask.
- the photo-resist film 7 is removed, and the boron ions are subjected to driving diffusion by heat treatment, such that a p-type base layer 8, a source layer 9, a drain layer 10 and a diffusion resistor (not shown) are formed in the epitaxial layer 3. Then, as shown in FIG.
- a collector contact n' layer 11 and an emitter n+ layer 12, which are both of n-type high impurity concentration, are formed by ion implantation or gas diffusion.
- an oxide film 13 such as a phospho-silicate-glass film is deposited.
- the parts of the oxide film 13 and 6 where a gate should be formed are then removed, and a gate oxide film 14 is formed therein.
- a base electrode 15, an emitter electrode 16, a collector electrode 17, a source electrode 18, a gate electrode 19, and a drain electrode 20 are formed along with the various other necessary connecting wires (not shown).
- an object of the present invention is to provide a method of manufacturing a semiconductor integrated circuit device, in which the gate oxide film is formed before the emitter layer, thereby eliminating a factor by which the parameter Vth is made unstable as well as improving the overall control of the parameter h fe .
- FIGS. 1(A)-1(F) are sectional views of the various manufacturing steps of a conventional method of manufacturing a BI-MOS integrated circuit device
- FIGS. 2(A)-2(E) are sectional views of the various manufacturing steps in the first embodiment of the method of manufacturing a semiconductor integrated circuit device according to the present invention
- FIG. 3 is a top view of the MOS transistor in BI-MOS device produced by the conventional method of manufacture
- FIG. 4 is a top view of the MOS transistor in BI-MOS device produced by either of the embodiments of the method of manufacture according to the present invention.
- FIGS. 5(A)-5(C) are sectional views showing various manufacturing steps in a second embodiment of the method according to the present invention.
- FIGS. 2(A)-2(E) show a first embodiment of the method of manufacturing a semiconductor integrated circuit device according to the present invention.
- buried layers 2 and an epitaxial layer 3 are formed.
- a thick oxide film 5 is formed, by an oxidation resisting mask such as a silicon nitride film, which isolates the element forming regions 3a and 3b of the epitaxial layer 3.
- an oxide film 5a is formed which surrounds the base region forming portion 3a1 of the bipolar transistor and isolates the portion 3a1 from a collector contact forming portion 3a2.
- the oxidation resisting mask is then removed, a thin oxide film 6 is formed, and a p-type base layer 8 is formed according to a conventional selective diffusion method such as an ion implanting method. At this point, channel doping ion implantation is carried out, if necessary. Furthermore, if necessary, the oxide film 6 is removed and an oxide film 14 for a MOS gate is newly formed by thermal oxidation.
- the regions of the oxide film 14 where emitter and collector electrodes are to be provided are removed by a conventional photomechanical process are etching technique, and a silicon film 21 containing n-type impurities is formed.
- the silicon film 21 may comprise of poly-crystalline silicon, an epitaxial growth silicon or a porous silicon.
- the n-type impurities may be either doped during or diffused after, the silicon film formation.
- a photoresist film 22 is formed by photolithography, and the silicon film 21 is etched with the photoresist film 22 as a mask, such that an emitter electrode region 21a, a collector electrode region 21b and a gate electrode region 21c are formed.
- P-type impurities are also implanted with the photoresist film 22 as a mask, such that a base electrode extending layer 8a, a source 9a and a drain 10a are formed.
- both an emitter layer 12 of n-type high impurity density and a collector electrode extending layer 11 are formed by annealing treatment (with the silicon films 21a and 21b acting as diffusion sources) and a phospho-silicate-glass film 13 is deposited as a passivation film.
- windows are out into the phospho-silicate-glass film 13 and the oxide film 14 to provide contacts for the base layer 8, the source layer 9a, the drain layer 10a, and the poly-crystalline silicon film 21.
- Aluminum electrodes 15, 17, 18 and 20 as well as wiring layers (not shown) are then formed.
- the source and drain of the MOS transistor are formed in a self-alignment mode with the mask which is used to form the poly-crystalline silicon film pattern. Therefore, the area which is occupied by the self-alignment poly-crystalline silicon gate MOS transistor according to the present invention, i.e., the area bounded by A2 in FIG. 4 (which is a top view of FIG. 2(E) is approximately 68% of the area occupied by the conventional aluminum gate MOS transistor, i.e., the area bounded by AI in FIG. 3 (which is a top view of FIG. 1(E)).
- FIGS. 5(A)-(C) show a second embodiment of the method of manufacturing a semiconductor integrated circuit device according to the present invention.
- a base layer 8, a source layer 9 and a drain layer 10 are formed.
- the channel of the MOS element is subjected to doping implantation for control of the threshold volage(Vth), as necessary.
- Windows are then created by either conventional photomechanical processes or conventional etching techniques in the portions of the oxide film 6 where emitter and collector diffusion is to be carried out.
- a silicon film 21 is then deposited on the entire surface, and the oxide film beneath the silicon film 21 is used as the gate oxide film of the MOS element.
- the oxide film 6 can be removed and a clean gate oxide film be newly formed.
- a poly-crystalline silicon, an epitaxial growth silicon or a porous silicon may be employed as the aforementioned silicon film 21.
- the poly-crystalline silicon film 21 is subjected to an n-type high impurity density diffusion, and with this treated silicon film 21 as a diffusion source, both an emitter layer 12 and a collector electrode extending layer 11 are formed, as shown in FIG. 5(B). Thereafter, the poly-crystalline silicon film 21 is patterned by either conventional photomechanical processes or conventional etching techniques to form a gate electrode 21c, a collector electrode 21b and an emitter electrode 21a.
- a phosphorous glass film 13 is then deposited thereto, and as shown in FIG. 5(C), windows are cut into both the phospho-silicate glass film 13 and the oxide film 6 to provide contacts for the base 8, the source 9, the drain 10, and the poly-crystalline silicon film 21, and aluminum electrodes 15, 18 20 and 17 and other wiring (not shown) are then formed.
- the electrode leads comprise poly-crystalline silicon, they are of greater resistivity than conventional leads, thereby increasing the input impedance of the device. Therefore, the method of the present invention results in a BI-MOS device which has a high degree of integration, high reliability in its key parameters, and high input impedance.
- Such a device is of great commercial utility, in that it combines the beneficial qualities of conventional bipolar and MOS devices while eliminating the drawbacks inherent in such bipolar devices.
Landscapes
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Bipolar Transistors (AREA)
Abstract
Description
Claims (5)
Applications Claiming Priority (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP56-20351 | 1981-02-14 | ||
| JP56020351A JPS6052591B2 (en) | 1981-02-14 | 1981-02-14 | Method for manufacturing semiconductor integrated circuit device |
| JP56-32981 | 1981-03-05 | ||
| JP56032981A JPS57147267A (en) | 1981-03-05 | 1981-03-05 | Manufacture of semiconductor integrated circuit device |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US06/478,590 Division US4486942A (en) | 1981-02-14 | 1983-03-24 | Method of manufacturing semiconductor integrated circuit BI-MOS device |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US4445268A true US4445268A (en) | 1984-05-01 |
Family
ID=26357285
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US06/348,541 Expired - Lifetime US4445268A (en) | 1981-02-14 | 1982-02-12 | Method of manufacturing a semiconductor integrated circuit BI-MOS device |
| US06/478,590 Expired - Lifetime US4486942A (en) | 1981-02-14 | 1983-03-24 | Method of manufacturing semiconductor integrated circuit BI-MOS device |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US06/478,590 Expired - Lifetime US4486942A (en) | 1981-02-14 | 1983-03-24 | Method of manufacturing semiconductor integrated circuit BI-MOS device |
Country Status (2)
| Country | Link |
|---|---|
| US (2) | US4445268A (en) |
| DE (1) | DE3205022A1 (en) |
Cited By (30)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4686763A (en) * | 1985-10-02 | 1987-08-18 | Advanced Micro Devices, Inc. | Method of making a planar polysilicon bipolar device |
| US4688314A (en) * | 1985-10-02 | 1987-08-25 | Advanced Micro Devices, Inc. | Method of making a planar MOS device in polysilicon |
| US4705599A (en) * | 1985-08-28 | 1987-11-10 | Mitsubishi Denki Kabushiki Kaisha | Method for fabricating bipolar transistor in integrated circuit |
| US4707456A (en) * | 1985-09-18 | 1987-11-17 | Advanced Micro Devices, Inc. | Method of making a planar structure containing MOS and bipolar transistors |
| US4709469A (en) * | 1984-03-30 | 1987-12-01 | Mitsubishi Denki Kabushiki Kaisha | Method of making a bipolar transistor with polycrystalline contacts |
| US4764480A (en) * | 1985-04-01 | 1988-08-16 | National Semiconductor Corporation | Process for making high performance CMOS and bipolar integrated devices on one substrate with reduced cell size |
| US4772567A (en) * | 1984-04-12 | 1988-09-20 | Mitsubishi Denki Kabushiki Kaisha | Method of producing a semiconductor integrated circuit BI-MOS device |
| US4774204A (en) * | 1987-06-02 | 1988-09-27 | Texas Instruments Incorporated | Method for forming self-aligned emitters and bases and source/drains in an integrated circuit |
| US4778774A (en) * | 1986-03-22 | 1988-10-18 | Deutsche Itt Industries Gmbh | Process for manufacturing a monolithic integrated circuit comprising at least one bipolar planar transistor |
| US4784966A (en) * | 1987-06-02 | 1988-11-15 | Texas Instruments Incorporated | Self-aligned NPN bipolar transistor built in a double polysilicon CMOS technology |
| US4797372A (en) * | 1985-11-01 | 1989-01-10 | Texas Instruments Incorporated | Method of making a merge bipolar and complementary metal oxide semiconductor transistor device |
| US4803174A (en) * | 1984-12-20 | 1989-02-07 | Mitsubishi Denki Kabushiki Kaisha | Bipolar transistor integrated circuit and method of manufacturing the same |
| US4879255A (en) * | 1987-06-04 | 1989-11-07 | Fujitsu Limited | Method for fabricating bipolar-MOS devices |
| US4970174A (en) * | 1987-09-15 | 1990-11-13 | Samsung Electronics Co., Ltd. | Method for making a BiCMOS semiconductor device |
| US5001074A (en) * | 1988-06-16 | 1991-03-19 | Telefonaktiebolaget L M Ericsson | Methods of producing on a semi-conductor substructure a bipolar transistor, or a bipolar and a field effect transistor or a bipolar and a field effect transistor with a complementary field effect transistor |
| US5005066A (en) * | 1987-06-02 | 1991-04-02 | Texas Instruments Incorporated | Self-aligned NPN bipolar transistor built in a double polysilicon CMOS technology |
| US5005153A (en) * | 1982-09-29 | 1991-04-02 | Hitachi, Ltd. | Data processor integrated on a semiconductor substrate |
| US5008210A (en) * | 1989-02-07 | 1991-04-16 | Hewlett-Packard Company | Process of making a bipolar transistor with a trench-isolated emitter |
| US5008208A (en) * | 1988-12-07 | 1991-04-16 | Honeywell Inc. | Method of making planarized, self-aligned bipolar integrated circuits |
| US5023690A (en) * | 1986-10-24 | 1991-06-11 | Texas Instruments Incorporated | Merged bipolar and complementary metal oxide semiconductor transistor device |
| US5061982A (en) * | 1989-02-21 | 1991-10-29 | Bipolar Integrated Technology, Inc. | VLSI triple-diffused polysilicon bipolar transistor structure |
| US5072275A (en) * | 1986-02-28 | 1991-12-10 | Fairchild Semiconductor Corporation | Small contactless RAM cell |
| US5098854A (en) * | 1984-07-09 | 1992-03-24 | National Semiconductor Corporation | Process for forming self-aligned silicide base contact for bipolar transistor |
| US5100824A (en) * | 1985-04-01 | 1992-03-31 | National Semiconductor Corporation | Method of making small contactless RAM cell |
| US5106765A (en) * | 1986-02-28 | 1992-04-21 | Canon Kabushiki Kaisha | Process for making a bimos |
| US5340762A (en) * | 1985-04-01 | 1994-08-23 | Fairchild Semiconductor Corporation | Method of making small contactless RAM cell |
| US5387537A (en) * | 1983-06-21 | 1995-02-07 | Soclete Pour I'etude Et Al Fabrication De Circuits Integres Speciaux E.F.C.I.S. | Process for manufacturing isolated semiconductor components in a semiconductor wafer |
| US5409843A (en) * | 1986-12-03 | 1995-04-25 | Fujitsu, Ltd. | Method of producing a semiconductor device by forming contacts after flowing a glass layer |
| US6208010B1 (en) * | 1985-09-25 | 2001-03-27 | Hitachi, Ltd. | Semiconductor memory device |
| US20030178699A1 (en) * | 1985-09-25 | 2003-09-25 | Shinji Nakazato | Semiconductor memory device |
Families Citing this family (24)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS5931052A (en) * | 1982-08-13 | 1984-02-18 | Hitachi Ltd | Semiconductor ic device and manufacture thereof |
| JPS5955052A (en) * | 1982-09-24 | 1984-03-29 | Hitachi Ltd | Semiconductor integrated circuit device and manufacture thereof |
| JPS6080267A (en) * | 1983-10-07 | 1985-05-08 | Toshiba Corp | Semiconductor ic device and manufacture thereof |
| US4574469A (en) * | 1984-09-14 | 1986-03-11 | Motorola, Inc. | Process for self-aligned buried layer, channel-stop, and isolation |
| GB2175136B (en) * | 1985-04-10 | 1988-10-05 | Mitsubishi Electric Corp | Semiconductor manufacturing method |
| US4682409A (en) * | 1985-06-21 | 1987-07-28 | Advanced Micro Devices, Inc. | Fast bipolar transistor for integrated circuit structure and method for forming same |
| US4693782A (en) * | 1985-09-06 | 1987-09-15 | Matsushita Electric Industrial Co., Ltd. | Fabrication method of semiconductor device |
| US4721682A (en) * | 1985-09-25 | 1988-01-26 | Monolithic Memories, Inc. | Isolation and substrate connection for a bipolar integrated circuit |
| US4735911A (en) * | 1985-12-17 | 1988-04-05 | Siemens Aktiengesellschaft | Process for the simultaneous production of bipolar and complementary MOS transistors on a common silicon substrate |
| DE3745036C2 (en) * | 1986-02-28 | 1996-05-15 | Canon Kk | Bipolar transistor combined with FET or photodiode |
| NL8600770A (en) * | 1986-03-26 | 1987-10-16 | Philips Nv | METHOD FOR MANUFACTURING A SEMICONDUCTOR DEVICE |
| US4727046A (en) * | 1986-07-16 | 1988-02-23 | Fairchild Semiconductor Corporation | Method of fabricating high performance BiCMOS structures having poly emitters and silicided bases |
| US4980303A (en) * | 1987-08-19 | 1990-12-25 | Fujitsu Limited | Manufacturing method of a Bi-MIS semiconductor device |
| KR0173111B1 (en) * | 1988-06-02 | 1999-02-01 | 야마무라 가쯔미 | Trench Gate MOS FET |
| US4982257A (en) * | 1988-08-01 | 1991-01-01 | International Business Machines Corporation | Vertical bipolar transistor with collector and base extensions |
| US4957875A (en) * | 1988-08-01 | 1990-09-18 | International Business Machines Corporation | Vertical bipolar transistor |
| US5171702A (en) * | 1989-07-21 | 1992-12-15 | Texas Instruments Incorporated | Method for forming a thick base oxide in a BiCMOS process |
| US4960726A (en) * | 1989-10-19 | 1990-10-02 | International Business Machines Corporation | BiCMOS process |
| US5124271A (en) * | 1990-06-20 | 1992-06-23 | Texas Instruments Incorporated | Process for fabricating a BiCMOS integrated circuit |
| JPH0828424B2 (en) * | 1990-11-06 | 1996-03-21 | 三菱電機株式会社 | Semiconductor device and manufacturing method thereof |
| US5485029A (en) * | 1994-06-30 | 1996-01-16 | International Business Machines Corporation | On-chip ground plane for semiconductor devices to reduce parasitic signal propagation |
| US5541433A (en) * | 1995-03-08 | 1996-07-30 | Integrated Device Technology, Inc. | High speed poly-emitter bipolar transistor |
| US5614424A (en) * | 1996-01-16 | 1997-03-25 | Taiwan Semiconductor Manufacturing Company Ltd. | Method for fabricating an accumulated-base bipolar junction transistor |
| DE102008062693B4 (en) * | 2008-12-17 | 2017-02-09 | Texas Instruments Deutschland Gmbh | Semiconductor component and method for its production |
Citations (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US3756876A (en) * | 1970-10-27 | 1973-09-04 | Cogar Corp | Fabrication process for field effect and bipolar transistor devices |
| US3767487A (en) * | 1970-11-21 | 1973-10-23 | Philips Corp | Method of producing igfet devices having outdiffused regions and the product thereof |
| US4032372A (en) * | 1971-04-28 | 1977-06-28 | International Business Machines Corporation | Epitaxial outdiffusion technique for integrated bipolar and field effect transistors |
| US4151631A (en) * | 1976-09-22 | 1979-05-01 | National Semiconductor Corporation | Method of manufacturing Si gate MOS integrated circuit |
| US4299024A (en) * | 1980-02-25 | 1981-11-10 | Harris Corporation | Fabrication of complementary bipolar transistors and CMOS devices with poly gates |
Family Cites Families (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US3999213A (en) * | 1972-04-14 | 1976-12-21 | U.S. Philips Corporation | Semiconductor device and method of manufacturing the device |
| US4041518A (en) * | 1973-02-24 | 1977-08-09 | Hitachi, Ltd. | MIS semiconductor device and method of manufacturing the same |
-
1982
- 1982-02-12 DE DE19823205022 patent/DE3205022A1/en not_active Ceased
- 1982-02-12 US US06/348,541 patent/US4445268A/en not_active Expired - Lifetime
-
1983
- 1983-03-24 US US06/478,590 patent/US4486942A/en not_active Expired - Lifetime
Patent Citations (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US3756876A (en) * | 1970-10-27 | 1973-09-04 | Cogar Corp | Fabrication process for field effect and bipolar transistor devices |
| US3767487A (en) * | 1970-11-21 | 1973-10-23 | Philips Corp | Method of producing igfet devices having outdiffused regions and the product thereof |
| US4032372A (en) * | 1971-04-28 | 1977-06-28 | International Business Machines Corporation | Epitaxial outdiffusion technique for integrated bipolar and field effect transistors |
| US4151631A (en) * | 1976-09-22 | 1979-05-01 | National Semiconductor Corporation | Method of manufacturing Si gate MOS integrated circuit |
| US4299024A (en) * | 1980-02-25 | 1981-11-10 | Harris Corporation | Fabrication of complementary bipolar transistors and CMOS devices with poly gates |
Cited By (34)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5005153A (en) * | 1982-09-29 | 1991-04-02 | Hitachi, Ltd. | Data processor integrated on a semiconductor substrate |
| US5457338A (en) * | 1983-06-21 | 1995-10-10 | Societe Pour L'etude Et La Fabrication De Circuits Integres Speciaux E.F.C.I.S. | Process for manufacturing isolated semi conductor components in a semi conductor wafer |
| US5387537A (en) * | 1983-06-21 | 1995-02-07 | Soclete Pour I'etude Et Al Fabrication De Circuits Integres Speciaux E.F.C.I.S. | Process for manufacturing isolated semiconductor components in a semiconductor wafer |
| US4709469A (en) * | 1984-03-30 | 1987-12-01 | Mitsubishi Denki Kabushiki Kaisha | Method of making a bipolar transistor with polycrystalline contacts |
| US4772567A (en) * | 1984-04-12 | 1988-09-20 | Mitsubishi Denki Kabushiki Kaisha | Method of producing a semiconductor integrated circuit BI-MOS device |
| US5098854A (en) * | 1984-07-09 | 1992-03-24 | National Semiconductor Corporation | Process for forming self-aligned silicide base contact for bipolar transistor |
| US4803174A (en) * | 1984-12-20 | 1989-02-07 | Mitsubishi Denki Kabushiki Kaisha | Bipolar transistor integrated circuit and method of manufacturing the same |
| US5100824A (en) * | 1985-04-01 | 1992-03-31 | National Semiconductor Corporation | Method of making small contactless RAM cell |
| US4764480A (en) * | 1985-04-01 | 1988-08-16 | National Semiconductor Corporation | Process for making high performance CMOS and bipolar integrated devices on one substrate with reduced cell size |
| US5340762A (en) * | 1985-04-01 | 1994-08-23 | Fairchild Semiconductor Corporation | Method of making small contactless RAM cell |
| US4705599A (en) * | 1985-08-28 | 1987-11-10 | Mitsubishi Denki Kabushiki Kaisha | Method for fabricating bipolar transistor in integrated circuit |
| US4707456A (en) * | 1985-09-18 | 1987-11-17 | Advanced Micro Devices, Inc. | Method of making a planar structure containing MOS and bipolar transistors |
| US6740958B2 (en) | 1985-09-25 | 2004-05-25 | Renesas Technology Corp. | Semiconductor memory device |
| US6208010B1 (en) * | 1985-09-25 | 2001-03-27 | Hitachi, Ltd. | Semiconductor memory device |
| US20030178699A1 (en) * | 1985-09-25 | 2003-09-25 | Shinji Nakazato | Semiconductor memory device |
| US6864559B2 (en) | 1985-09-25 | 2005-03-08 | Renesas Technology Corp. | Semiconductor memory device |
| US4686763A (en) * | 1985-10-02 | 1987-08-18 | Advanced Micro Devices, Inc. | Method of making a planar polysilicon bipolar device |
| US4688314A (en) * | 1985-10-02 | 1987-08-25 | Advanced Micro Devices, Inc. | Method of making a planar MOS device in polysilicon |
| US4797372A (en) * | 1985-11-01 | 1989-01-10 | Texas Instruments Incorporated | Method of making a merge bipolar and complementary metal oxide semiconductor transistor device |
| US5106765A (en) * | 1986-02-28 | 1992-04-21 | Canon Kabushiki Kaisha | Process for making a bimos |
| US5072275A (en) * | 1986-02-28 | 1991-12-10 | Fairchild Semiconductor Corporation | Small contactless RAM cell |
| US4778774A (en) * | 1986-03-22 | 1988-10-18 | Deutsche Itt Industries Gmbh | Process for manufacturing a monolithic integrated circuit comprising at least one bipolar planar transistor |
| US5023690A (en) * | 1986-10-24 | 1991-06-11 | Texas Instruments Incorporated | Merged bipolar and complementary metal oxide semiconductor transistor device |
| US5409843A (en) * | 1986-12-03 | 1995-04-25 | Fujitsu, Ltd. | Method of producing a semiconductor device by forming contacts after flowing a glass layer |
| US4774204A (en) * | 1987-06-02 | 1988-09-27 | Texas Instruments Incorporated | Method for forming self-aligned emitters and bases and source/drains in an integrated circuit |
| US4784966A (en) * | 1987-06-02 | 1988-11-15 | Texas Instruments Incorporated | Self-aligned NPN bipolar transistor built in a double polysilicon CMOS technology |
| US5005066A (en) * | 1987-06-02 | 1991-04-02 | Texas Instruments Incorporated | Self-aligned NPN bipolar transistor built in a double polysilicon CMOS technology |
| US4879255A (en) * | 1987-06-04 | 1989-11-07 | Fujitsu Limited | Method for fabricating bipolar-MOS devices |
| US4970174A (en) * | 1987-09-15 | 1990-11-13 | Samsung Electronics Co., Ltd. | Method for making a BiCMOS semiconductor device |
| US5001074A (en) * | 1988-06-16 | 1991-03-19 | Telefonaktiebolaget L M Ericsson | Methods of producing on a semi-conductor substructure a bipolar transistor, or a bipolar and a field effect transistor or a bipolar and a field effect transistor with a complementary field effect transistor |
| US5128741A (en) * | 1988-06-16 | 1992-07-07 | Telefonaktiebolaget L M Ericsson | Methods producing on a semi-conductor substructure a bipolar transistor, or a bipolar and a field effect transistor or a bipolar and a field effect transistor with a complementary field effect transistor and devices resulting from the methods |
| US5008208A (en) * | 1988-12-07 | 1991-04-16 | Honeywell Inc. | Method of making planarized, self-aligned bipolar integrated circuits |
| US5008210A (en) * | 1989-02-07 | 1991-04-16 | Hewlett-Packard Company | Process of making a bipolar transistor with a trench-isolated emitter |
| US5061982A (en) * | 1989-02-21 | 1991-10-29 | Bipolar Integrated Technology, Inc. | VLSI triple-diffused polysilicon bipolar transistor structure |
Also Published As
| Publication number | Publication date |
|---|---|
| DE3205022A1 (en) | 1982-09-16 |
| US4486942A (en) | 1984-12-11 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US4445268A (en) | Method of manufacturing a semiconductor integrated circuit BI-MOS device | |
| EP0052450B1 (en) | Method of manufacturing a semiconductor device with polycrystalline semiconductor cum metal electrodes | |
| US4609568A (en) | Self-aligned metal silicide process for integrated circuits having self-aligned polycrystalline silicon electrodes | |
| US4375999A (en) | Method of manufacturing a semiconductor device | |
| US5424572A (en) | Spacer formation in a semiconductor structure | |
| US4778774A (en) | Process for manufacturing a monolithic integrated circuit comprising at least one bipolar planar transistor | |
| US4264382A (en) | Method for making a lateral PNP or NPN with a high gain utilizing reactive ion etching of buried high conductivity regions | |
| US4734382A (en) | BiCMOS process having narrow bipolar emitter and implanted aluminum isolation | |
| JPH05347383A (en) | Manufacture of integrated circuit | |
| EP0042643B1 (en) | Method of manufacturing a semiconductor device and semiconductor device manufactured by using said method | |
| JPS62588B2 (en) | ||
| EP0064466B1 (en) | Logic structure utilizing polycrystalline silicon schottky diode | |
| US5323057A (en) | Lateral bipolar transistor with insulating trenches | |
| US4797372A (en) | Method of making a merge bipolar and complementary metal oxide semiconductor transistor device | |
| US4016596A (en) | High performance integrated bipolar and complementary field effect transistors | |
| JPS6140146B2 (en) | ||
| US5023193A (en) | Method for simultaneously fabricating bipolar and complementary field effect transistors using a minimal number of masks | |
| US4507846A (en) | Method for making complementary MOS semiconductor devices | |
| US4949153A (en) | Semiconductor IC device with polysilicon resistor | |
| JPH1197451A (en) | Semiconductor device manufacturing method | |
| EP0030147A1 (en) | Method for manufacturing a semiconductor integrated circuit | |
| JPS62290173A (en) | Manufacture of semiconductor integrated circuit device | |
| US4691436A (en) | Method for fabricating a bipolar semiconductor device by undercutting and local oxidation | |
| US4898839A (en) | Semiconductor integrated circuit and manufacturing method therefor | |
| CA1139014A (en) | Method of manufacturing a device in a silicon wafer |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: MITSUBISHI DENKI KABUSHIKI KAISHA NO. 2-3, MARUNOU Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNOR:HIRAO, TADASHI;REEL/FRAME:004218/0276 Effective date: 19820114 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| FPAY | Fee payment |
Year of fee payment: 8 |
|
| FEPP | Fee payment procedure |
Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| FPAY | Fee payment |
Year of fee payment: 12 |