US3970487A - Method of manufacturing a power transistor - Google Patents

Method of manufacturing a power transistor Download PDF

Info

Publication number
US3970487A
US3970487A US05/589,276 US58927675A US3970487A US 3970487 A US3970487 A US 3970487A US 58927675 A US58927675 A US 58927675A US 3970487 A US3970487 A US 3970487A
Authority
US
United States
Prior art keywords
zone
emitter
base
accordance
diffusion
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US05/589,276
Inventor
Manfred Dahmen
Anneliese Ritzhaupt
Manfred Zurheide
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
International Business Machines Corp
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corp filed Critical International Business Machines Corp
Application granted granted Critical
Publication of US3970487A publication Critical patent/US3970487A/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S148/00Metal treatment
    • Y10S148/05Etch and refill
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S148/00Metal treatment
    • Y10S148/051Etching
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S148/00Metal treatment
    • Y10S148/139Schottky barrier
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S148/00Metal treatment
    • Y10S148/145Shaped junctions

Definitions

  • the term power transistor refers to all those types of transistors which at a high current and a high voltage emit a high power on the collector side.
  • a first condition to be met during the manufacture of a power transistor is a high backward voltage collector-base junction.
  • a high backward voltage collector-base junction necessitates a flat doping profile of the base zone.
  • a flat doping profile of the base is obtained by producing the base in a long-term diffusion step. This long-term diffusion leads to a relatively deep base zone.
  • the frequency limit of a transistor is essentially a function of the base width and the capacity of the collector depletion layer. In order to achieve a base width which is small with regard to the high-frequency characteristic, it is essential to have a deep emitter zone because of the deep base zone necessary to ensure a flat doping profile.
  • This second condition runs contrary to a third condition a power transistor structure is expected to meet.
  • This third condition arises from the necessity to have a high emitter efficiency.
  • a high emitter efficiency as is known, can be achieved by selecting a large area emitter zone in connection with a high doping and a steep emitter doping profile, respectively.
  • a large area emitter zone produces the so-called current density effect.
  • the current paths extend from the base contact below the emitter to the emitter depletion layer.
  • the base zone has a relatively low doping it has a relatively high transverse resistance. This, in turn, leads to a voltage drop from the emitter periphery towards the center of the emitter area and thus from the periphery in a radial direction to a decrease in the forward voltage of the emitter depletion layer. At higher currents this effect becomes noticeable in that the injection decreases substantially in the direction of the center of the emitter area, thus limiting the emitter current.
  • German Pat. No. 1,281,036 for example, according to which the emitter zone is screen-shaped, so that parts of the base zone can engage the apertures of the screen-shaped emitter zone. While eliminating the current density effect this ensures an increase in the emitter circumference/emitter area ratio and thus a relatively high emitter current density.
  • the invention is characterized in that the base zone of a second conductivity type is introduced into a first conductivity type substrate forming the collector zone, that in an etching process the base zone is etched down to a shell-shaped remainder, that the highly doped emitter zone is subsequently introduced into this remainder, and that finally the individual zones are contacted.
  • the steep emitter doping profile thus obtained ensures a high emitter efficiency and thus a current amplification even at high collector currents. Because of the short emitter diffusion time no particularly thick oxide layers are required for masking.
  • FIG. 1 is a sectional view of the transistor structure after base diffusion
  • FIG. 2 is a sectional view of the transistor structure after etching
  • FIG. 3 is a sectional view of the transistor structure after emitter diffusion
  • FIG. 4 is a sectional view of the transistor structure after contacting.
  • the basic material used is a silicon antimony N-doped substrate 1 (wafer).
  • the substrate has a specific resistance of, for example, 0.004 - 0.016 ohm/cm.
  • the substrate is initially cleaned in several baths.
  • an N - conductive semiconductor layer 2 is applied to the surface of substrate 1 in an epitaxial process, using H 2 , SiCl 4 , AsH 3 , and argon at a temperature of about 1150°C.
  • the process parameters are such that the layer has a specific resistance of about 30 ohm.cm and a thickness of about 70 ⁇ m.
  • a silicon dioxide layer 3 is thermally applied to the surface of epitaxial layer 2.
  • the thickness of the silicon dioxide layer is, for example, 10 ⁇ 10 3 A.
  • base window 4 for diffusing the base zone is opened in this silicon dioxide layer in a known manner.
  • a P conductive base zone 5 is diffused into epitaxial layer 2. Diffusion is carried out as a long-term diffusion, so that a relatively deep base zone with a flat doping profile is obtained. In the example described the depth of the base zone is 22 ⁇ m.
  • base window 4 is closed by a silicon dioxide layer.
  • This silicon dioxide layer is designated as 6 in FIG. 2 which will be described below.
  • an etch window 7 is opened in silicon dioxide layer 6.
  • This etch window 7 is so aligned to base zone 5 that in a subsequent etching step the base zone can be etched down to a shell-shaped remainder.
  • the design of the etching mask is such that the latter can additionally be used as a diffusion mask for diffusing the emitter zone.
  • base zone 5 is etched in the area of window 7.
  • the etching process is controlled in such a manner that only a relatively thin shell-shaped remainder is left over.
  • the structure shown in FIG. 2 is obtained. This structure is characterized in that the central area 5' of base zone 5 is removed. The depth of the etched area is about 8 ⁇ m.
  • the etching step in accordance with the invention ensures that the shell-shaped remainder of base zone 5 has a flat doping profile which is necessary for a collector-base junction with a high backward voltage.
  • emitter zone 8 is diffused into base zone 5 in etch window 7 which is used as a diffusion window. Diffusion is carried out as a short-term diffusion, using an extremely high phosphorus doping rate, so that an N + doped emitter zone 8 is produced within the P doped base zone 5.
  • the thickness of emitter zone 8 is about 2 ⁇ m. The high doping rate and the large area of the emitter zone ensure the high emitter efficiency required.
  • a further silicon dioxide layer 9 is applied in a reoxidation process.
  • the further process steps used to complete the power transistor are conventional ones and essentially serve to contact and connect the semiconductor zones and to externally protect the transistor.
  • FIG. 4 A contacting example of the base zone, the emitter zone and the collector zone is shown in FIG. 4.
  • contact windows are opened in silicon dioxide layer 9 in the area of contacts 10 and 11 to be formed, using the known photo-etching steps.
  • the contact window for the N + doped emitter zone 8 is opened preferably centrally within the shell-shaped recess 5'.
  • the contact window for the P doped base zone 5 is located on the surfacial periphery of the shell-shaped base zone 5.
  • the base window can annularly surround the emitter zone. With other designs the base contact has to be adapted accordingly.
  • an Al/Cu metal layer is vapor deposited on the whole surface.
  • the thickness of the wafer is reduced from the rear of about 200 ⁇ m.
  • a metal layer 12 of Ni, Cr-Cu-Au and finally of Pb/Sn is vapor deposited on the rear side of the wafer after a cleaning process.
  • the requirements to be fulfilled with regard to the characteristics of a power transistor are best met by the method in accordance with the invention.
  • the long-term diffusion of the base ensures that the flat doping profile of the base zone leads to a high backward voltage collector-base junction.
  • Etching the base zone down to a relatively thin remainder in accordance with the invention permits a large area, highly doped emitter zone with a steep doping profile being introduced into the base zone in a short-term diffusion step.
  • the large area of the emitter zone and the high doping rate ensure the high emitter efficiency required.
  • a small base width necessary with regard to the high-frequency characteristic is obtained.
  • a further development of the described embodiment which is advantageous with regard to the above-mentioned current density effect is characterized in that no continuous emitter zone is introduced into the shell-shaped remainder of the base zone but that by means of a special diffusion mask comprising several separate diffusion windows an emitter zone subdivided into several individual areas is produced. Each of these individual emitter areas is to be provided with an emitter contact. All emitter contacts are to be connected to a common emitter terminal. Otherwise the method of manufacturing this particular embodiment is identical to the methods described in connection with FIGS. 1 to 4.
  • a further embodiment of the power transistor in accordance with the invention which is considerably improved with regard to the current density effect is obtained by modifying the described method in such a manner that a screen-type mask with continuous windows is used.
  • the method used for this embodiment is identical to those described in connection with FIGS. 1 to 4, the only difference between the former and the latter methods being that a special correspondingly designed emitter diffusion mask is used.
  • the special design of the emitter zones in the last two embodiments ensures that even at higher current densities and voltages a current or voltage limitation is largely avoided.

Abstract

A method for manufacturing a power transistor having a highly doped emitter zone and a narrow base zone with a flat doping profile.
In a long-term diffusion step ensuring the flat doping profile, the base zone is diffused into a lowly doped substrate serving as a collector. In a subsequent etching process, the base zone is etched down to a shell-shaped remainder. A large area, highly doped emitter zone with a steep doping profile and thus a high emitter efficiency is introduced into this shell-shaped remainder in a short-term diffusion step.

Description

BACKGROUND OF THE INVENTION
The term power transistor refers to all those types of transistors which at a high current and a high voltage emit a high power on the collector side.
These requirements are coupled with several conditions which cannot be readily met by the usual planar technological methods used to manufacture power transistors.
A first condition to be met during the manufacture of a power transistor is a high backward voltage collector-base junction. A high backward voltage collector-base junction necessitates a flat doping profile of the base zone. When the usual methods are applied a flat doping profile of the base is obtained by producing the base in a long-term diffusion step. This long-term diffusion leads to a relatively deep base zone. However, the frequency limit of a transistor is essentially a function of the base width and the capacity of the collector depletion layer. In order to achieve a base width which is small with regard to the high-frequency characteristic, it is essential to have a deep emitter zone because of the deep base zone necessary to ensure a flat doping profile. This second condition, however, runs contrary to a third condition a power transistor structure is expected to meet. This third condition arises from the necessity to have a high emitter efficiency. A high emitter efficiency, as is known, can be achieved by selecting a large area emitter zone in connection with a high doping and a steep emitter doping profile, respectively.
A large area emitter zone produces the so-called current density effect. In a transistor with a circular emitter and a base terminal surrounding the latter in the form of a circular ring the current paths extend from the base contact below the emitter to the emitter depletion layer. As the base zone has a relatively low doping it has a relatively high transverse resistance. This, in turn, leads to a voltage drop from the emitter periphery towards the center of the emitter area and thus from the periphery in a radial direction to a decrease in the forward voltage of the emitter depletion layer. At higher currents this effect becomes noticeable in that the injection decreases substantially in the direction of the center of the emitter area, thus limiting the emitter current. At the current densities desirable for power transistors and at high voltages the current density leads to a current or a voltage limitation. A solution of this problem is known from German Pat. No. 1,281,036, for example, according to which the emitter zone is screen-shaped, so that parts of the base zone can engage the apertures of the screen-shaped emitter zone. While eliminating the current density effect this ensures an increase in the emitter circumference/emitter area ratio and thus a relatively high emitter current density.
However, the further problem of having a highly doped emitter zone in planar technology close to the collector-base junction in order to reduce the base width to a minimum is extremely difficult to solve where a deep base diffusion is necessary to ensure a flat base profile. The reason for this is that the great depth of the collector-base junction necessitates a very long emitter diffusion step, which considerably reduces the efficiency of the emitter. Apart from this, it is necessary in most cases to provide for very thick masking oxide layers or other masking layers as emitter diffusion masks.
SUMMARY OF THE INVENTION
It is the object of the invention to provide a power transistor with a high collector-base backward voltage and a high emitter efficiency, whereby the drop in the current amplificaton at high currents is essentially reduced.
The invention is characterized in that the base zone of a second conductivity type is introduced into a first conductivity type substrate forming the collector zone, that in an etching process the base zone is etched down to a shell-shaped remainder, that the highly doped emitter zone is subsequently introduced into this remainder, and that finally the individual zones are contacted.
The steep emitter doping profile thus obtained ensures a high emitter efficiency and thus a current amplification even at high collector currents. Because of the short emitter diffusion time no particularly thick oxide layers are required for masking.
BRIEF DESCRIPTION OF THE DRAWING
One favorable embodiment of the method in accordance with the invention will be described in detail below by means of drawings of which
FIG. 1 is a sectional view of the transistor structure after base diffusion,
FIG. 2 is a sectional view of the transistor structure after etching,
FIG. 3 is a sectional view of the transistor structure after emitter diffusion, and
FIG. 4 is a sectional view of the transistor structure after contacting.
DESCRIPTION OF THE PREFERRED EMBODIMENT
In the embodiment described the basic material used is a silicon antimony N-doped substrate 1 (wafer). The substrate has a specific resistance of, for example, 0.004 - 0.016 ohm/cm. The substrate is initially cleaned in several baths. Subsequently, an N- conductive semiconductor layer 2 is applied to the surface of substrate 1 in an epitaxial process, using H2, SiCl4, AsH3, and argon at a temperature of about 1150°C. In the example described the process parameters are such that the layer has a specific resistance of about 30 ohm.cm and a thickness of about 70 μm. After a further cleaning process a silicon dioxide layer 3 is thermally applied to the surface of epitaxial layer 2. The thickness of the silicon dioxide layer is, for example, 10 × 103 A. After a photo-etching step base window 4 for diffusing the base zone is opened in this silicon dioxide layer in a known manner. In a capsule diffusion step, using boron as an impurity material, a P conductive base zone 5 is diffused into epitaxial layer 2. Diffusion is carried out as a long-term diffusion, so that a relatively deep base zone with a flat doping profile is obtained. In the example described the depth of the base zone is 22 μm. After these process steps have been performed the structure shown in FIG. 1 is obtained.
In a reoxidation process base window 4 is closed by a silicon dioxide layer. This silicon dioxide layer is designated as 6 in FIG. 2 which will be described below. In a further photo-etching step an etch window 7 is opened in silicon dioxide layer 6. This etch window 7 is so aligned to base zone 5 that in a subsequent etching step the base zone can be etched down to a shell-shaped remainder. In the preferred embodiment the design of the etching mask is such that the latter can additionally be used as a diffusion mask for diffusing the emitter zone.
Subsequently, base zone 5 is etched in the area of window 7. The etching process is controlled in such a manner that only a relatively thin shell-shaped remainder is left over. After completion of the etching process the structure shown in FIG. 2 is obtained. This structure is characterized in that the central area 5' of base zone 5 is removed. The depth of the etched area is about 8 μm. The etching step in accordance with the invention ensures that the shell-shaped remainder of base zone 5 has a flat doping profile which is necessary for a collector-base junction with a high backward voltage.
After yet a further cleaning process emitter zone 8 is diffused into base zone 5 in etch window 7 which is used as a diffusion window. Diffusion is carried out as a short-term diffusion, using an extremely high phosphorus doping rate, so that an N+ doped emitter zone 8 is produced within the P doped base zone 5. In the example described the thickness of emitter zone 8 is about 2 μm. The high doping rate and the large area of the emitter zone ensure the high emitter efficiency required. In accordance with FIG. 3, a further silicon dioxide layer 9 is applied in a reoxidation process.
The further process steps used to complete the power transistor are conventional ones and essentially serve to contact and connect the semiconductor zones and to externally protect the transistor.
A contacting example of the base zone, the emitter zone and the collector zone is shown in FIG. 4.
Initially, contact windows are opened in silicon dioxide layer 9 in the area of contacts 10 and 11 to be formed, using the known photo-etching steps. During this process, the contact window for the N+ doped emitter zone 8 is opened preferably centrally within the shell-shaped recess 5'. The contact window for the P doped base zone 5 is located on the surfacial periphery of the shell-shaped base zone 5. In the case of an axial symmetric design of the structure, the base window can annularly surround the emitter zone. With other designs the base contact has to be adapted accordingly. After completion of the etching process for the contact windows an Al/Cu metal layer is vapor deposited on the whole surface. Then an etching mask is applied, and the areas of the metal layer not required for contacting the base and emitter zone are removed by etching. In this manner the contacts -- base contact 10 and emitter contact 11 -- shown in FIG. 4 are obtained. These contacts more or less overlap silicon dioxide layer 9, so that a large contact area suitable for connection is obtained. After a sintering step in which the properties of the contacts are improved, a quartz layer is cathode sputtered on to the whole surface. This quartz layer is not shown in FIG. 4. Through-holes for the base and emitter contact 10 and 11, respectively, are opened in this quartz layer in a further photo-etching step. By means of a further metallization, the contacts are connected via these through-holes. This metallization is performed in a masked vapor deposition step. To this end Cr-Cu-Au and subsequently Pb/Sn is vapor deposited.
In a chemical/mechanical etching or grinding and polishing step, the thickness of the wafer is reduced from the rear of about 200 μm. For contacting the N doped epitaxial layer 2 forming the power transistor, a metal layer 12 of Ni, Cr-Cu-Au and finally of Pb/Sn is vapor deposited on the rear side of the wafer after a cleaning process.
The requirements to be fulfilled with regard to the characteristics of a power transistor are best met by the method in accordance with the invention. The long-term diffusion of the base ensures that the flat doping profile of the base zone leads to a high backward voltage collector-base junction. Etching the base zone down to a relatively thin remainder in accordance with the invention permits a large area, highly doped emitter zone with a steep doping profile being introduced into the base zone in a short-term diffusion step. The large area of the emitter zone and the high doping rate ensure the high emitter efficiency required. At the same time, a small base width necessary with regard to the high-frequency characteristic is obtained.
A further development of the described embodiment which is advantageous with regard to the above-mentioned current density effect is characterized in that no continuous emitter zone is introduced into the shell-shaped remainder of the base zone but that by means of a special diffusion mask comprising several separate diffusion windows an emitter zone subdivided into several individual areas is produced. Each of these individual emitter areas is to be provided with an emitter contact. All emitter contacts are to be connected to a common emitter terminal. Otherwise the method of manufacturing this particular embodiment is identical to the methods described in connection with FIGS. 1 to 4.
A further embodiment of the power transistor in accordance with the invention which is considerably improved with regard to the current density effect is obtained by modifying the described method in such a manner that a screen-type mask with continuous windows is used. This leads to a continuous, screen-type emitter zone being formed in the base zone, the latter engaging the screens of the emitter zone. Also the method used for this embodiment is identical to those described in connection with FIGS. 1 to 4, the only difference between the former and the latter methods being that a special correspondingly designed emitter diffusion mask is used. The special design of the emitter zones in the last two embodiments ensures that even at higher current densities and voltages a current or voltage limitation is largely avoided.
While the invention has been particularly shown and described with reference to the preferred embodiments thereof, it will be understood by those skilled in the art that various changes in form and details may be made therein without departing from the spirit and scope of the invention.

Claims (8)

What is claimed is:
1. The method of manufacturing a planar power transistor having a highly doped emitter zone, a base zone with a flat doping profile, and a collector zone in a first conductivity type substrate, wherein the improvement comprises:
forming said base zone by introducing a second opposite conductivity type impurity into said substrate,
etching said base zone down to a shell-shaped remainder,
forming said highly doped emitter zone by introducing first conductivity type impurity into said base zone remainder and forming contacts to the individual zones of said transistor.
2. The method in accordance with claim 1, wherein said emitter zone is formed by diffusion.
3. The method in accordance with claim 2, wherein said base zone is etched using an etching mask and said emitter zone is formed by diffusion using said etching mask.
4. The method in accordance with claim 1 wherein said base zone is introduced in a long-term diffusion step.
5. The method in accordance with claim 4, wherein said emitter zone is introduced in a short-term diffusion.
6. The method in accordance with claim 5, wherein said base zone is etched using an etching mask and said emitter zone is formed by diffusion using said etching mask.
7. The method in accordance with claim 1, wherein said emitter zone is formed as a multi-emitter structure and the individual emitter areas are jointly connected to a common emitter terminal.
8. The method in accordance with claim 1, wherein said emitter zone is formed as a continuous screen type emitter zone.
US05/589,276 1974-09-24 1975-06-16 Method of manufacturing a power transistor Expired - Lifetime US3970487A (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
DE19742445480 DE2445480A1 (en) 1974-09-24 1974-09-24 METHOD OF MANUFACTURING A POWER TRANSISTOR
DT2445480 1974-09-24

Publications (1)

Publication Number Publication Date
US3970487A true US3970487A (en) 1976-07-20

Family

ID=5926552

Family Applications (1)

Application Number Title Priority Date Filing Date
US05/589,276 Expired - Lifetime US3970487A (en) 1974-09-24 1975-06-16 Method of manufacturing a power transistor

Country Status (5)

Country Link
US (1) US3970487A (en)
JP (1) JPS5151289A (en)
DE (1) DE2445480A1 (en)
FR (1) FR2286503A1 (en)
GB (1) GB1501894A (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4370797A (en) * 1979-07-13 1983-02-01 U.S. Philips Corporation Method of semiconductor device for generating electron beams
US4954455A (en) * 1984-12-18 1990-09-04 Advanced Micro Devices Semiconductor memory device having protection against alpha strike induced errors
US6448125B1 (en) * 1998-01-30 2002-09-10 Stmicroelectronics S.R.L. Electronic power device integrated on a semiconductor material and related manufacturing process

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3678573A (en) * 1970-03-10 1972-07-25 Westinghouse Electric Corp Self-aligned gate field effect transistor and method of preparing
US3755001A (en) * 1970-07-10 1973-08-28 Philips Corp Method of making semiconductor devices with selective doping and selective oxidation
US3806361A (en) * 1972-01-24 1974-04-23 Motorola Inc Method of making electrical contacts for and passivating a semiconductor device

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
NL6502122A (en) * 1964-02-24 1965-08-25
FR1488176A (en) * 1965-08-02 1967-07-07 Gen Electric Semiconductor device enhancements
JPS4814638B1 (en) * 1970-04-03 1973-05-09

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3678573A (en) * 1970-03-10 1972-07-25 Westinghouse Electric Corp Self-aligned gate field effect transistor and method of preparing
US3755001A (en) * 1970-07-10 1973-08-28 Philips Corp Method of making semiconductor devices with selective doping and selective oxidation
US3806361A (en) * 1972-01-24 1974-04-23 Motorola Inc Method of making electrical contacts for and passivating a semiconductor device

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4370797A (en) * 1979-07-13 1983-02-01 U.S. Philips Corporation Method of semiconductor device for generating electron beams
US4954455A (en) * 1984-12-18 1990-09-04 Advanced Micro Devices Semiconductor memory device having protection against alpha strike induced errors
US6448125B1 (en) * 1998-01-30 2002-09-10 Stmicroelectronics S.R.L. Electronic power device integrated on a semiconductor material and related manufacturing process

Also Published As

Publication number Publication date
FR2286503A1 (en) 1976-04-23
GB1501894A (en) 1978-02-22
JPS5151289A (en) 1976-05-06
FR2286503B1 (en) 1978-04-07
DE2445480A1 (en) 1976-04-01

Similar Documents

Publication Publication Date Title
US3196058A (en) Method of making semiconductor devices
US4160991A (en) High performance bipolar device and method for making same
US4264382A (en) Method for making a lateral PNP or NPN with a high gain utilizing reactive ion etching of buried high conductivity regions
US4521952A (en) Method of making integrated circuits using metal silicide contacts
US3849216A (en) Method of manufacturing a semiconductor device and semiconductor device manufactured by using the method
US2842831A (en) Manufacture of semiconductor devices
US4196440A (en) Lateral PNP or NPN with a high gain
US4044452A (en) Process for making field effect and bipolar transistors on the same semiconductor chip
US3954523A (en) Process for fabricating devices having dielectric isolation utilizing anodic treatment and selective oxidation
US4066473A (en) Method of fabricating high-gain transistors
US4236294A (en) High performance bipolar device and method for making same
US3899372A (en) Process for controlling insulating film thickness across a semiconductor wafer
US3611067A (en) Complementary npn/pnp structure for monolithic integrated circuits
US4195307A (en) Fabricating integrated circuits incorporating high-performance bipolar transistors
US3506502A (en) Method of making a glass passivated mesa semiconductor device
US3777227A (en) Double diffused high voltage, high current npn transistor
US4837177A (en) Method of making bipolar semiconductor device having a conductive recombination layer
EP0051534B1 (en) A method of fabricating a self-aligned integrated circuit structure using differential oxide growth
US3729662A (en) Semiconductor resistor
JPH0646638B2 (en) Vertical bipolar transistor and method of manufacturing the same
US4873200A (en) Method of fabricating a bipolar transistor
US4872040A (en) Self-aligned heterojunction transistor
US3970487A (en) Method of manufacturing a power transistor
US3677837A (en) Method of making pedestal transistor having minimal side injection
US3575742A (en) Method of making a semiconductor device