US20190158135A1 - Phase noise suppression - Google Patents

Phase noise suppression Download PDF

Info

Publication number
US20190158135A1
US20190158135A1 US16/255,881 US201916255881A US2019158135A1 US 20190158135 A1 US20190158135 A1 US 20190158135A1 US 201916255881 A US201916255881 A US 201916255881A US 2019158135 A1 US2019158135 A1 US 2019158135A1
Authority
US
United States
Prior art keywords
signal
local oscillator
phase
oscillator signal
operable
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US16/255,881
Inventor
Curtis Ling
Sheng Ye
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
MaxLinear Inc
Original Assignee
MaxLinear Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by MaxLinear Inc filed Critical MaxLinear Inc
Priority to US16/255,881 priority Critical patent/US20190158135A1/en
Publication of US20190158135A1 publication Critical patent/US20190158135A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/06Receivers
    • H04B1/16Circuits
    • H04B1/30Circuits for homodyne or synchrodyne receivers
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/20Power amplifiers, e.g. Class B amplifiers, Class C amplifiers
    • H03F3/24Power amplifiers, e.g. Class B amplifiers, Class C amplifiers of transmitter output stages
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/0003Software-defined radio [SDR] systems, i.e. systems wherein components typically implemented in hardware, e.g. filters or modulators/demodulators, are implented using software, e.g. by involving an AD or DA conversion stage such that at least part of the signal processing is performed in the digital domain
    • H04B1/0007Software-defined radio [SDR] systems, i.e. systems wherein components typically implemented in hardware, e.g. filters or modulators/demodulators, are implented using software, e.g. by involving an AD or DA conversion stage such that at least part of the signal processing is performed in the digital domain wherein the AD/DA conversion occurs at radiofrequency or intermediate frequency stage
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/02Transmitters
    • H04B1/04Circuits
    • H04B2001/0408Circuits with power amplifiers

Definitions

  • FIG. 1A is a diagram illustrating portions of an example receiver operable to suppress phase noise in accordance with aspects of this disclosure.
  • FIG. 1B is a diagram illustrating portions of an example transmitter operable to suppress phase noise in accordance with aspects of this disclosure
  • FIG. 2 is a diagram illustrating example circuitry for phase noise suppression.
  • FIG. 3 depicts the phase transfer function of an example phase discriminator.
  • FIG. 4 is a flowchart illustrating an example process for phase noise suppression in accordance with aspects of this disclosure.
  • FIG. 1A is a diagram illustrating portions of an example receiver operable to suppress phase noise in accordance with aspects of this disclosure.
  • the receiver 100 comprises an amplifier 102 , mixers 104 i and 104 q, filters 106 i and 106 q, analog-to-digital converters (ADCs) 108 i and 108 q, digital signal processing circuitry ( 110 ), phase locked loop (PLL) 112 , phase splitter 114 , phase noise determination circuitry 116 (comprising an analog portion 116 A and digital portion 116 B), and phase noise removal circuitry 118 .
  • ADCs analog-to-digital converters
  • the amplifier 102 comprises circuitry operable to amplify the received signal 101 (e.g., a signal from a microwave backhaul link in the 6 to 42 GHz band) to generate the signal 103 .
  • the mixer 104 i comprises circuitry operable to mix the in-phase LO signal 115 i with the signal 103 to generate signal 105 i
  • the mixer 104 q comprises circuitry operable to mix the quadrature phase LO signal 115 q with the signal 103 to generate signal 105 q.
  • the filter 106 i comprises circuitry operable to filter out undesired frequencies from the signal 105 i, resulting in signal 107 i.
  • the filter 106 q comprises circuitry operable to filter out undesired frequencies from the signal 105 q, resulting in signal 107 q.
  • the ADC 108 i digitizes the signal 107 i to generate signal 109 i.
  • the ADC 108 q digitizes the signal 107 q to generate signal 109 q.
  • the PLL 112 generates a local oscillator signal 113 which is split into two phases by phase splitter 114 , resulting in in-phase LO signal 115 i and quadrature-phase LO signal 115 q.
  • the phase noise determination circuitry 116 processes the LO signal 113 to determine phase noise present in the signal 113 , and output an indication of this phase noise as signal 117 .
  • the phase noise removal circuit 118 is operable to cancel/compensate phase noise introduced by the signals 115 i and 115 q based on the signal 117 .
  • Signal 117 may contain a wide range of signals including desired and undesired (blocking) signals, such as may be the case in receivers which concurrently capture and digitize an entire frequency band containing multiple channels.
  • desired and undesired (blocking) signals such as may be the case in receivers which concurrently capture and digitize an entire frequency band containing multiple channels.
  • removal of phase noise by block 118 allows the invention to suppress the reciprocal mixing caused by the product of blockers with the phase noise during the downconversion process.
  • FIG. 1B is a diagram illustrating portions of an example transmitter operable to suppress phase noise in accordance with aspects of this disclosure.
  • the transmitter 150 comprises digital-to-analog converters 158 i and 158 q, filters 156 i and 156 q, mixers 154 i and 154 q, combiner 156 , amplifier 152 , the PLL 112 , the phase splitter 114 , the phase noise determination circuitry 116 , and the phase noise compensation circuitry 118 .
  • the transmitter 150 may reside in the same housing and/or on the same chip as the receiver 100 and components with common reference designators may be shared between the transmitter 150 and receiver 100 .
  • the DAC 158 i comprises circuitry operable to convert the signal 119 i to analog representation 159 i.
  • the DAC 158 q comprises circuitry operable to convert the signal 119 q to analog representation 159 q.
  • the filter 156 i comprises circuitry operable to filter out undesired frequencies from the signal 159 i, resulting in signal 157 i.
  • the filter 156 q comprises circuitry operable to filter out undesired frequencies from the signal 159 q, resulting in signal 157 q.
  • the mixer 154 i comprises circuitry operable to mix the in-phase LO signal 115 i with the signal 157 i to generate signal 155 i
  • the mixer 154 q comprises circuitry operable to mix the quadrature-phase LO signal 115 q with the signal 157 q to generate signal 155 q
  • the combiner comprises circuitry operable to combine signals 155 i and 155 q to generate signal 157 (e.g., a microwave signal in the 6 to 42 GHz band).
  • the modulator circuit 120 is operable to receive the estimated phase noise 117 from 116 B and cancel/compensate for phase noise in the modulated transmit waveform prior to upconversion.
  • the amplifier 152 comprises circuitry operable to amplify the signal 157 to generate the signal 103 for transmission onto a communication medium (e.g., onto a microwave backhaul link via one or more antennas).
  • a communication medium e.g., onto a microwave backhaul link via one or more antennas.
  • the PLL 112 generates a local oscillator signal 113 which is split into two phases by phase splitter 114 , resulting in in-phase LO signal 115 i and quadrature-phase LO signal 115 q.
  • the phase noise determination circuitry 116 processes the LO signal 113 to determine phase noise present in the signal 113 , and output an indication of this phase noise as signal 117 .
  • FIG. 2 is a diagram illustrating example circuitry for phase noise suppression. Shown again in FIG. 2 are the PLL 112 , the phase noise determination circuitry 116 , and the phase noise removal circuitry 118 , but with additional details of example implementations of the PLL 112 and phase noise determination circuitry 116 A.
  • the PLL 112 uses a crystal oscillator 200 as a reference and comprises a VCO 206 , frequency divider 210 , phase detector 208 , and loop filter 204 .
  • the PLL 112 may operate at the desired carrier frequency (e.g., 42 GHz) or may operate at some harmonic or sub-harmonic thereof, with appropriate frequency multiplication or division then performed to arrive at the desired carrier frequency.
  • the digital signal processing circuitry 110 comprises the portion 116 B of the phase noise determination circuitry and may comprise at least a portion of the phase noise removal circuitry 118 and/or modulator 120 .
  • the phase noise processing circuitry 116 A comprises limiting amplifiers 212 , 224 and 230 1 - 230 N (N being an integer equal to or greater than 1), phase discriminators 228 1 - 228 N , mixer 214 , combiner 216 , filter 218 , ADC 220 , and DAC 222 .
  • Each of the limiting amplifiers 212 , 224 and 230 1 - 230 N comprises circuitry operable to amplify its input signal such that its output signal has a desired peak-to-peak voltage.
  • the output of limiting amplifiers 212 , 224 and 230 1 - 230 N may simply saturate to restore full swing between two voltage rails (e.g., VDD and GND).
  • Each of the limiting amplifiers 230 1 - 230 N is paired with a corresponding one of the phase discriminators 228 1 - 228 N .
  • Each phase discriminator 228 n comprises circuitry operable to introduce a frequency-dependent phase shift.
  • each phase discriminator 228 n (1 ⁇ n ⁇ N) comprises a capacitor C 1 , and a tank circuit comprising capacitor C tank and inductor L tank .
  • the phase and amplitude of the output voltage, V out (present across C 1 ), varies proportionally to the frequency of the input signal V in .
  • the amplitude variation is removed by limiting amplifier 230 n such that the output of stage 226 n is equal to the input of stage 226 n but with a frequency-dependent phase shift, as shown in FIG. 3 .
  • the limiter also provides isolation between stages.
  • Cascading successive stages of phase discriminators 226 n increases the slope of the phase transfer function, which may make the phase error easier to detect/recover.
  • the slope of the transfer function around f 0 depends on the quality factor (Q) of the tank formed by C tank and L tank . Accordingly, one way to increase the slope is to increase the Q of the tank. This may be done by, for example, using negative resistances, n-path filter circuits, etc. Another way is to increase N (i.e., increase the number of cascaded stages). These techniques may be used in conjunction with one another. Although adding additional stages may incur a noise penalty, the noise may be relatively low, and numerous stages (e.g., up to 10 or 20 or more) may be tolerated before the additional noise becomes a limiting factor in operation of the phase noise determination circuitry 116 .
  • a result of the stages 226 1 - 226 N is that the phase error present in the signal 213 is phase shifted by some amount ⁇ in the signal 231 , where ⁇ depends on its frequency offset from the center frequency of the PLL.
  • the mixer 214 mixes signal 213 with signal 231 to generate a baseband signal 215 . Because the signal 231 is just a phase-shifted version of the signal 213 , the amplitude of the signal 215 is proportional to the phase difference between signals 213 and 231 .
  • the DC component of signal 215 is suppressed by combiner 216 , resulting in signal 217 .
  • Signal 217 is then filtered by filter 218 before being converted to a digital signal by ADC 220 .
  • the signal output by ADC 220 is thus a digital baseband signal corresponding to a scaled phase difference between the signals 213 and 231 .
  • the phase noise determination circuitry 116 B then compensates for the slope of the phase shift introduced by the one or more stages 226 n , such that the original phase error present in signal 213 is recovered and output as signal 117 .
  • FIG. 4 is a flowchart illustrating an example process for phase noise suppression in accordance with aspects of this disclosure.
  • the PLL 112 having relatively low Q/high phase noise (relative to the demands of the communication system in which the PLL 112 is being used), generates LO signal 113 .
  • the LO signal 113 is output onto two paths (e.g., the first path comprising amplifier 212 and the second path comprising amplifier 224 and stages 228 1 - 228 N ).
  • one or more phase discriminators e.g., 228 1 - 228 N ) introduce a frequency-dependent phase shift to the LO signal.
  • the outputs of the two paths are mixed together (e.g., by mixer 214 ).
  • the phase determination circuitry 116 B compensates for the response of the phase discriminator(s) used in block 406 to recover the original phase noise present in the LO signal.
  • the recovered phase noise e.g., provided via signal 117 ) is used to compensate for phase noise present in a received signal or to-be-transmitted signal as a result of the noisy PLL.
  • a transceiver comprises local oscillator circuitry (e.g., 112 ), phase noise determination circuitry (e.g., 116 ), mixing circuitry (e.g., 214 , 216 , and 218 ), and digital signal processing circuitry (e.g., 110 ).
  • the local oscillator circuitry is operable to generate a local oscillator signal (e.g., 113 ).
  • the phase noise determination circuitry is operable to introduce a frequency-dependent phase shift to the local oscillator signal to generate a phase-shifted version of the local oscillator signal (e.g., 231 ).
  • the mixing circuitry operable to mix the local oscillator signal and the phase-shifted version of the local oscillator to generate a baseband signal (e.g., 219 ) having an amplitude proportional to a phase difference between the local oscillator signal and the phase-shifted version of the local oscillator signal.
  • the digital signal processing circuity is operable to process the baseband signal to determine a phase error of the local oscillator signal, and perform signal compensation based on the determined phase error.
  • the phase noise determination circuitry may comprises a phase discriminator (e.g., 228 1 ) cascaded with a limiting amplifier (e.g., 230 1 ).
  • the phase discriminator may comprise a capacitive inductive tank circuit.
  • the phase noise determination circuitry may comprise a multi-stage phase discriminator (e.g., 226 1 - 226 N ). Each stage of the multi-stage phase discriminator may comprise a phase discriminator and a limiting amplifier. One or more limiting amplifiers may be operable to restore levels of the local oscillator signal and the phase-shifted version of the local oscillator signal prior to the mixing of the local oscillator signal and the phase-shifted version of the oscillator signal.
  • the digital signal processing circuitry may be operable to remove the frequency-dependent phase shift from the baseband signal to determine the phase error of the local oscillator signal.
  • the signal compensation may comprise removal of phase error from a received signal (e.g., 109 i or 109 q ) downconverted using the local oscillator signal.
  • the signal compensation may comprise compensation of a signal (e.g., 119 I or 119 Q) to be upconverted using the local oscillator signal.
  • the system may comprise direct current (DC) suppression circuitry operable to suppress
  • a transceiver comprises local oscillator circuitry (e.g., 112 ), analog circuitry (e.g., 116 A), and digital circuitry (e.g., 110 ).
  • the local oscillator circuitry is operable to generate a local oscillator signal (e.g., 113 ) having phase error.
  • the analog circuitry includes one or more phase discriminators (e.g., 228 ) and a mixer (e.g., 214 ), operable to generate a signal representative of the phase error of the local oscillator signal.
  • the digital circuitry is operable to perform signal compensation based on the signal representative of the phase error.
  • the analog circuitry may be operable to introduce, via the one or more phase discriminators, a frequency-dependent phase shift to the local oscillator signal to generate a phase-shifted local oscillator signal (e.g., 231 ).
  • the analog circuitry may be operable to mix, via the mixer, the local oscillator signal and the phase-shifted version of the local oscillator signal.
  • the digital circuitry may be operable to compensate the signal representative of the phase error based on the frequency-dependent phase shift.
  • the present method and/or system may be realized in hardware, software, or a combination of hardware and software.
  • the present methods and/or systems may be realized in a centralized fashion in at least one computing system, or in a distributed fashion where different elements are spread across several interconnected computing systems. Any kind of computing system or other apparatus adapted for carrying out the methods described herein is suited.
  • a typical combination of hardware and software may be a general-purpose computing system with a program or other code that, when being loaded and executed, controls the computing system such that it carries out the methods described herein.
  • Another typical implementation may comprise an application specific integrated circuit or chip.
  • Some implementations may comprise a non-transitory machine-readable (e.g., computer readable) medium (e.g., FLASH drive, optical disk, magnetic storage disk, or the like) having stored thereon one or more lines of code executable by a machine, thereby causing the machine to perform processes as described herein.
  • a non-transitory machine-readable (e.g., computer readable) medium e.g., FLASH drive, optical disk, magnetic storage disk, or the like
  • circuits and circuitry refer to physical electronic components (i.e. hardware) and any software and/or firmware (“code”) which may configure the hardware, be executed by the hardware, and or otherwise be associated with the hardware.
  • code software and/or firmware
  • a particular processor and memory may comprise a first “circuit” when executing a first one or more lines of code and may comprise a second “circuit” when executing a second one or more lines of code.
  • and/or means any one or more of the items in the list joined by “and/or”.
  • x and/or y means any element of the three-element set ⁇ (x), (y), (x, y) ⁇ .
  • x and/or y means “one or both of x and y”.
  • x, y, and/or z means any element of the seven-element set ⁇ (x), (y), (z), (x, y), (x, z), (y, z), (x, y, z) ⁇ .
  • x, y and/or z means “one or more of x, y and z”.
  • the term “exemplary” means serving as a non-limiting example, instance, or illustration.
  • the terms “e.g.,” and “for example” set off lists of one or more non-limiting examples, instances, or illustrations.
  • circuitry is “operable” to perform a function whenever the circuitry comprises the necessary hardware and code (if any is necessary) to perform the function, regardless of whether performance of the function is disabled or not enabled (e.g., by a user-configurable setting, factory trim, etc.).

Abstract

A transceiver comprises local oscillator circuitry, phase noise determination circuitry, mixing circuitry, and digital signal processing circuitry. The local oscillator circuitry is operable to generate a local oscillator signal. The phase noise determination circuitry is operable to introduce a frequency-dependent phase shift to the local oscillator signal to generate a phase-shifted version of the local oscillator signal. The mixing circuitry is operable to mix the local oscillator signal and the phase-shifted version of the local oscillator to generate a baseband signal having an amplitude proportional to a phase difference between the local oscillator signal and the phase-shifted version of the local oscillator signal. The digital signal processing circuity is operable to process the baseband signal to determine a phase error of the local oscillator signal, and perform signal compensation based on the determined phase error.

Description

    PRIORITY CLAIM
  • This application claims priority to the following application, which is hereby incorporated herein by reference: U.S. provisional patent application 62/066,591 titled “Phase Noise Suppression” filed on Oct. 21, 2014.
  • BACKGROUND
  • Limitations and disadvantages of conventional methods and systems for handling phase noise will become apparent to one of skill in the art, through comparison of such systems with some aspects of the present invention as set forth in the remainder of the present application with reference to the drawings.
  • BRIEF SUMMARY
  • Systems and methods are provided for phase noise suppression, substantially as shown in and/or described in connection with at least one of the figures, as set forth more completely in the claims.
  • These and other advantages, aspects and novel features of the present invention, as well as details of an illustrated embodiment thereof, will be more fully understood from the following description and drawings.
  • BRIEF DESCRIPTION OF SEVERAL VIEWS OF THE DRAWINGS
  • FIG. 1A is a diagram illustrating portions of an example receiver operable to suppress phase noise in accordance with aspects of this disclosure.
  • FIG. 1B is a diagram illustrating portions of an example transmitter operable to suppress phase noise in accordance with aspects of this disclosure
  • FIG. 2 is a diagram illustrating example circuitry for phase noise suppression.
  • FIG. 3 depicts the phase transfer function of an example phase discriminator.
  • FIG. 4 is a flowchart illustrating an example process for phase noise suppression in accordance with aspects of this disclosure.
  • DETAILED DESCRIPTION
  • FIG. 1A is a diagram illustrating portions of an example receiver operable to suppress phase noise in accordance with aspects of this disclosure. The receiver 100 comprises an amplifier 102, mixers 104 i and 104 q, filters 106 i and 106 q, analog-to-digital converters (ADCs) 108 i and 108 q, digital signal processing circuitry (110), phase locked loop (PLL) 112, phase splitter 114, phase noise determination circuitry 116 (comprising an analog portion 116A and digital portion 116B), and phase noise removal circuitry 118.
  • The amplifier 102 comprises circuitry operable to amplify the received signal 101 (e.g., a signal from a microwave backhaul link in the 6 to 42 GHz band) to generate the signal 103. The mixer 104 i comprises circuitry operable to mix the in-phase LO signal 115 i with the signal 103 to generate signal 105 i, and the mixer 104 q comprises circuitry operable to mix the quadrature phase LO signal 115 q with the signal 103 to generate signal 105 q. The filter 106 i comprises circuitry operable to filter out undesired frequencies from the signal 105 i, resulting in signal 107 i. The filter 106 q comprises circuitry operable to filter out undesired frequencies from the signal 105 q, resulting in signal 107 q. The ADC 108 i digitizes the signal 107 i to generate signal 109 i. The ADC 108 q digitizes the signal 107 q to generate signal 109 q.
  • The PLL 112 generates a local oscillator signal 113 which is split into two phases by phase splitter 114, resulting in in-phase LO signal 115 i and quadrature-phase LO signal 115 q.
  • The phase noise determination circuitry 116 processes the LO signal 113 to determine phase noise present in the signal 113, and output an indication of this phase noise as signal 117.
  • The phase noise removal circuit 118 is operable to cancel/compensate phase noise introduced by the signals 115 i and 115 q based on the signal 117. Signal 117 may contain a wide range of signals including desired and undesired (blocking) signals, such as may be the case in receivers which concurrently capture and digitize an entire frequency band containing multiple channels. In such a system, removal of phase noise by block 118 allows the invention to suppress the reciprocal mixing caused by the product of blockers with the phase noise during the downconversion process.
  • FIG. 1B is a diagram illustrating portions of an example transmitter operable to suppress phase noise in accordance with aspects of this disclosure. The transmitter 150 comprises digital-to- analog converters 158 i and 158 q, filters 156 i and 156 q, mixers 154 i and 154 q, combiner 156, amplifier 152, the PLL 112, the phase splitter 114, the phase noise determination circuitry 116, and the phase noise compensation circuitry 118. The transmitter 150 may reside in the same housing and/or on the same chip as the receiver 100 and components with common reference designators may be shared between the transmitter 150 and receiver 100.
  • The DAC 158 i comprises circuitry operable to convert the signal 119 i to analog representation 159 i. The DAC 158 q comprises circuitry operable to convert the signal 119 q to analog representation 159 q. The filter 156 i comprises circuitry operable to filter out undesired frequencies from the signal 159 i, resulting in signal 157 i. The filter 156 q comprises circuitry operable to filter out undesired frequencies from the signal 159 q, resulting in signal 157 q. The mixer 154 i comprises circuitry operable to mix the in-phase LO signal 115 i with the signal 157 i to generate signal 155 i, and the mixer 154 q comprises circuitry operable to mix the quadrature-phase LO signal 115 q with the signal 157 q to generate signal 155 q. The combiner comprises circuitry operable to combine signals 155 i and 155 q to generate signal 157 (e.g., a microwave signal in the 6 to 42 GHz band).
  • The modulator circuit 120 is operable to receive the estimated phase noise 117 from 116B and cancel/compensate for phase noise in the modulated transmit waveform prior to upconversion.
  • The amplifier 152 comprises circuitry operable to amplify the signal 157 to generate the signal 103 for transmission onto a communication medium (e.g., onto a microwave backhaul link via one or more antennas).
  • The PLL 112 generates a local oscillator signal 113 which is split into two phases by phase splitter 114, resulting in in-phase LO signal 115 i and quadrature-phase LO signal 115 q.
  • The phase noise determination circuitry 116 processes the LO signal 113 to determine phase noise present in the signal 113, and output an indication of this phase noise as signal 117.
  • FIG. 2 is a diagram illustrating example circuitry for phase noise suppression. Shown again in FIG. 2 are the PLL 112, the phase noise determination circuitry 116, and the phase noise removal circuitry 118, but with additional details of example implementations of the PLL 112 and phase noise determination circuitry 116A.
  • The PLL 112 uses a crystal oscillator 200 as a reference and comprises a VCO 206, frequency divider 210, phase detector 208, and loop filter 204. The PLL 112 may operate at the desired carrier frequency (e.g., 42 GHz) or may operate at some harmonic or sub-harmonic thereof, with appropriate frequency multiplication or division then performed to arrive at the desired carrier frequency.
  • The digital signal processing circuitry 110 comprises the portion 116B of the phase noise determination circuitry and may comprise at least a portion of the phase noise removal circuitry 118 and/or modulator 120.
  • The phase noise processing circuitry 116A comprises limiting amplifiers 212, 224 and 230 1-230 N (N being an integer equal to or greater than 1), phase discriminators 228 1-228 N, mixer 214, combiner 216, filter 218, ADC 220, and DAC 222.
  • Each of the limiting amplifiers 212, 224 and 230 1-230 N comprises circuitry operable to amplify its input signal such that its output signal has a desired peak-to-peak voltage. In an example implementation the output of limiting amplifiers 212, 224 and 230 1-230 N may simply saturate to restore full swing between two voltage rails (e.g., VDD and GND). Each of the limiting amplifiers 230 1-230 N is paired with a corresponding one of the phase discriminators 228 1-228 N.
  • Each phase discriminator 228 n comprises circuitry operable to introduce a frequency-dependent phase shift. In the example implementation shown, each phase discriminator 228 n (1≤n≤N) comprises a capacitor C1, and a tank circuit comprising capacitor Ctank and inductor Ltank. The phase and amplitude of the output voltage, Vout (present across C1), varies proportionally to the frequency of the input signal Vin. The amplitude variation is removed by limiting amplifier 230 n such that the output of stage 226 n is equal to the input of stage 226 n but with a frequency-dependent phase shift, as shown in FIG. 3. The limiter also provides isolation between stages. Cascading successive stages of phase discriminators 226 n increases the slope of the phase transfer function, which may make the phase error easier to detect/recover. For each phase discriminator 228 n, the slope of the transfer function around f0 depends on the quality factor (Q) of the tank formed by Ctank and Ltank. Accordingly, one way to increase the slope is to increase the Q of the tank. This may be done by, for example, using negative resistances, n-path filter circuits, etc. Another way is to increase N (i.e., increase the number of cascaded stages). These techniques may be used in conjunction with one another. Although adding additional stages may incur a noise penalty, the noise may be relatively low, and numerous stages (e.g., up to 10 or 20 or more) may be tolerated before the additional noise becomes a limiting factor in operation of the phase noise determination circuitry 116.
  • Returning to FIG. 2, a result of the stages 226 1-226 N is that the phase error present in the signal 213 is phase shifted by some amount θ in the signal 231, where θ depends on its frequency offset from the center frequency of the PLL.
  • The mixer 214 mixes signal 213 with signal 231 to generate a baseband signal 215. Because the signal 231 is just a phase-shifted version of the signal 213, the amplitude of the signal 215 is proportional to the phase difference between signals 213 and 231.
  • The DC component of signal 215 is suppressed by combiner 216, resulting in signal 217. Signal 217 is then filtered by filter 218 before being converted to a digital signal by ADC 220. The signal output by ADC 220 is thus a digital baseband signal corresponding to a scaled phase difference between the signals 213 and 231. The phase noise determination circuitry 116B then compensates for the slope of the phase shift introduced by the one or more stages 226 n, such that the original phase error present in signal 213 is recovered and output as signal 117.
  • FIG. 4 is a flowchart illustrating an example process for phase noise suppression in accordance with aspects of this disclosure. In block 402, the PLL 112, having relatively low Q/high phase noise (relative to the demands of the communication system in which the PLL 112 is being used), generates LO signal 113. In block 404, the LO signal 113 is output onto two paths (e.g., the first path comprising amplifier 212 and the second path comprising amplifier 224 and stages 228 1-228 N). In block 406, one or more phase discriminators (e.g., 228 1-228 N) introduce a frequency-dependent phase shift to the LO signal. In block 408, the outputs of the two paths (e.g., signals 213 and 231) are mixed together (e.g., by mixer 214). In block 410, the phase determination circuitry 116B compensates for the response of the phase discriminator(s) used in block 406 to recover the original phase noise present in the LO signal. In block 412, the recovered phase noise (e.g., provided via signal 117) is used to compensate for phase noise present in a received signal or to-be-transmitted signal as a result of the noisy PLL.
  • In accordance with an example implementation of this disclosure, a transceiver comprises local oscillator circuitry (e.g., 112), phase noise determination circuitry (e.g., 116), mixing circuitry (e.g., 214, 216, and 218), and digital signal processing circuitry (e.g., 110). The local oscillator circuitry is operable to generate a local oscillator signal (e.g., 113). The phase noise determination circuitry is operable to introduce a frequency-dependent phase shift to the local oscillator signal to generate a phase-shifted version of the local oscillator signal (e.g., 231). The mixing circuitry operable to mix the local oscillator signal and the phase-shifted version of the local oscillator to generate a baseband signal (e.g., 219) having an amplitude proportional to a phase difference between the local oscillator signal and the phase-shifted version of the local oscillator signal. The digital signal processing circuity is operable to process the baseband signal to determine a phase error of the local oscillator signal, and perform signal compensation based on the determined phase error. The phase noise determination circuitry may comprises a phase discriminator (e.g., 228 1) cascaded with a limiting amplifier (e.g., 230 1). The phase discriminator may comprise a capacitive inductive tank circuit. The phase noise determination circuitry may comprise a multi-stage phase discriminator (e.g., 226 1-226 N). Each stage of the multi-stage phase discriminator may comprise a phase discriminator and a limiting amplifier. One or more limiting amplifiers may be operable to restore levels of the local oscillator signal and the phase-shifted version of the local oscillator signal prior to the mixing of the local oscillator signal and the phase-shifted version of the oscillator signal. The digital signal processing circuitry may be operable to remove the frequency-dependent phase shift from the baseband signal to determine the phase error of the local oscillator signal. The signal compensation may comprise removal of phase error from a received signal (e.g., 109 i or 109 q) downconverted using the local oscillator signal. The signal compensation may comprise compensation of a signal (e.g., 119I or 119Q) to be upconverted using the local oscillator signal. The system may comprise direct current (DC) suppression circuitry operable to suppress a DC component of the baseband signal.
  • In accordance with an example implementation of this disclosure, a transceiver comprises local oscillator circuitry (e.g., 112), analog circuitry (e.g., 116A), and digital circuitry (e.g., 110). The local oscillator circuitry is operable to generate a local oscillator signal (e.g., 113) having phase error. The analog circuitry includes one or more phase discriminators (e.g., 228) and a mixer (e.g., 214), operable to generate a signal representative of the phase error of the local oscillator signal. The digital circuitry is operable to perform signal compensation based on the signal representative of the phase error. The analog circuitry may be operable to introduce, via the one or more phase discriminators, a frequency-dependent phase shift to the local oscillator signal to generate a phase-shifted local oscillator signal (e.g., 231). The analog circuitry may be operable to mix, via the mixer, the local oscillator signal and the phase-shifted version of the local oscillator signal. The digital circuitry may be operable to compensate the signal representative of the phase error based on the frequency-dependent phase shift.
  • The present method and/or system may be realized in hardware, software, or a combination of hardware and software. The present methods and/or systems may be realized in a centralized fashion in at least one computing system, or in a distributed fashion where different elements are spread across several interconnected computing systems. Any kind of computing system or other apparatus adapted for carrying out the methods described herein is suited. A typical combination of hardware and software may be a general-purpose computing system with a program or other code that, when being loaded and executed, controls the computing system such that it carries out the methods described herein. Another typical implementation may comprise an application specific integrated circuit or chip. Some implementations may comprise a non-transitory machine-readable (e.g., computer readable) medium (e.g., FLASH drive, optical disk, magnetic storage disk, or the like) having stored thereon one or more lines of code executable by a machine, thereby causing the machine to perform processes as described herein.
  • While the present method and/or system has been described with reference to certain implementations, it will be understood by those skilled in the art that various changes may be made and equivalents may be substituted without departing from the scope of the present method and/or system. In addition, many modifications may be made to adapt a particular situation or material to the teachings of the present disclosure without departing from its scope. Therefore, it is intended that the present method and/or system not be limited to the particular implementations disclosed, but that the present method and/or system will include all implementations falling within the scope of the appended claims.
  • As utilized herein the terms “circuits” and “circuitry” refer to physical electronic components (i.e. hardware) and any software and/or firmware (“code”) which may configure the hardware, be executed by the hardware, and or otherwise be associated with the hardware. As used herein, for example, a particular processor and memory may comprise a first “circuit” when executing a first one or more lines of code and may comprise a second “circuit” when executing a second one or more lines of code. As utilized herein, “and/or” means any one or more of the items in the list joined by “and/or”. As an example, “x and/or y” means any element of the three-element set {(x), (y), (x, y)}. In other words, “x and/or y” means “one or both of x and y”. As another example, “x, y, and/or z” means any element of the seven-element set {(x), (y), (z), (x, y), (x, z), (y, z), (x, y, z)}. In other words, “x, y and/or z” means “one or more of x, y and z”. As utilized herein, the term “exemplary” means serving as a non-limiting example, instance, or illustration. As utilized herein, the terms “e.g.,” and “for example” set off lists of one or more non-limiting examples, instances, or illustrations. As utilized herein, circuitry is “operable” to perform a function whenever the circuitry comprises the necessary hardware and code (if any is necessary) to perform the function, regardless of whether performance of the function is disabled or not enabled (e.g., by a user-configurable setting, factory trim, etc.).

Claims (21)

What is claimed is:
1-20. (canceled)
21. A system comprising:
a local oscillator operable to generate a local oscillator signal;
an amplifier circuit operable to add a phase-shift to the local oscillator signal to generate a phase-shifted local oscillator signal, wherein the phase-shift is frequency-dependent;
a mixer operable to mix the local oscillator signal and the phase-shifted local oscillator signal to generate a baseband signal having an amplitude proportional to a phase difference between the local oscillator signal and the phase-shifted local oscillator signal; and
a digital signal processor (DSP) operable to compensate a received signal based on a phase error of the local oscillator signal, wherein the DSP is operable to determine the phase error of the local oscillator signal according to the baseband signal.
22. The system of claim 21, wherein the amplifier circuit comprises a limiting amplifier.
23. The system of claim 21, wherein the amplifier circuit comprises a phase discriminator.
24. The system of claim 21, wherein the amplifier circuit comprises a multi-stage phase discriminator.
25. The system of claim 24, wherein each stage of the multi-stage phase discriminator comprises a phase discriminator and a limiting amplifier.
26. The system of claim 21, wherein the system comprises one or more limiting amplifiers operable to restore levels of the local oscillator signal and the phase-shifted version of the local oscillator signal prior to the mixing of the local oscillator signal and the phase-shifted version of the oscillator signal.
27. The system of claim 21, wherein the DSP is operable to remove the frequency-dependent phase shift from the baseband signal to determine the phase error of the local oscillator signal.
28. The system of claim 21, wherein the received signal is generated by a downconversion using the local oscillator signal.
29. The system of claim 21, wherein the received signal is upconverted by the local oscillator signal.
30. The system of claim 21, wherein the system comprises direct current (DC) suppression circuit operable to suppress a DC component of the baseband signal.
31. A method comprising:
generating, by local oscillator circuitry, a local oscillator signal;
introducing, by an amplifier circuit, a frequency-dependent phase shift to the local oscillator signal to generate a phase-shifted version of the local oscillator signal;
mixing the local oscillator signal and the phase-shifted version of the local oscillator to generate a baseband signal having an amplitude proportional to a phase difference between the local oscillator signal and the phase-shifted version of the local oscillator signal;
processing, by a digital signal processor (DSP), the baseband signal to determine a phase error of the local oscillator signal; and
performing, by the DSP, signal compensation based on the determined phase error.
32. The method of claim 31, wherein the method comprises restoring, by one or more limiting amplifiers, levels of the local oscillator signal and the phase-shifted version of the local oscillator signal prior to the mixing the local oscillator signal and the phase-shifted version of the oscillator signal.
33. The method of claim 31, wherein the method comprises removing, by the DSP, the frequency-dependent phase shift from the baseband signal to determine the phase error of the local oscillator signal.
34. The method of claim 31, comprising:
downconverting a received signal using the local oscillator signal; and
removing phase error from the downconverted received signal based on the determined phase error.
35. The method of claim 31, comprising:
compensating a signal to be transmitted based on the determined phase error; and
upconverting the compensated signal to be transmitted using the local oscillator signal.
36. The method of claim 31, comprising generating, by the DSP, a direct current (DC) suppression signal for suppressing a DC component of the baseband signal.
37. A system comprising:
a local oscillator operable to generate a local oscillator signal having phase error;
an analog circuit, including one or more phase discriminators and a mixer, operable to generate a signal representative of the phase error; and
a digital signal processor (DSP) operable to perform signal compensation based on the signal representative of the phase error.
38. The system of claim 37, wherein the analog circuit is operable to introduce, via the one or more phase discriminators, a frequency-dependent phase shift to the local oscillator signal to generate a phase-shifted local oscillator signal.
39. The system of claim 38, wherein the analog circuitry is operable to mix, via the mixer, the local oscillator signal and the phase-shifted version of the local oscillator signal.
40. The system of claim 37, wherein the DSP is operable to compensate the signal representative of the phase error based on the frequency-dependent phase shift.
US16/255,881 2014-10-21 2019-01-24 Phase noise suppression Abandoned US20190158135A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US16/255,881 US20190158135A1 (en) 2014-10-21 2019-01-24 Phase noise suppression

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US201462066591P 2014-10-21 2014-10-21
US14/918,793 US10211868B2 (en) 2014-10-21 2015-10-21 Phase noise suppression
US16/255,881 US20190158135A1 (en) 2014-10-21 2019-01-24 Phase noise suppression

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US14/918,793 Continuation US10211868B2 (en) 2014-10-21 2015-10-21 Phase noise suppression

Publications (1)

Publication Number Publication Date
US20190158135A1 true US20190158135A1 (en) 2019-05-23

Family

ID=55749888

Family Applications (2)

Application Number Title Priority Date Filing Date
US14/918,793 Active 2036-05-31 US10211868B2 (en) 2014-10-21 2015-10-21 Phase noise suppression
US16/255,881 Abandoned US20190158135A1 (en) 2014-10-21 2019-01-24 Phase noise suppression

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US14/918,793 Active 2036-05-31 US10211868B2 (en) 2014-10-21 2015-10-21 Phase noise suppression

Country Status (1)

Country Link
US (2) US10211868B2 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR20220076915A (en) * 2020-12-01 2022-06-08 고려대학교 산학협력단 Low-power and high speed transceiver using di-code signaling and calibration method thereof

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR102618561B1 (en) * 2018-07-16 2023-12-27 삼성전자주식회사 RF integrated circuit including local oscillator and operating method thereof

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3653047A (en) * 1969-12-18 1972-03-28 Dorn Thomas E Aircraft navigation receiver apparatus
US4426735A (en) * 1979-09-04 1984-01-17 U.S. Philips Corporation Radio receiver comprising a frequency locked loop with audio frequency feedback, and a muting circuit
US20020196864A1 (en) * 2001-06-19 2002-12-26 Booth Richard W.D. Hybrid polar modulator differential phase cartesian feedback correction circuit for power amplifier linearization
US20030078021A1 (en) * 2001-10-18 2003-04-24 Broadcom Corporation Method and apparatus for compensating for frequency offsets caused by a free-running oscillator
US20050239428A1 (en) * 2004-04-13 2005-10-27 Maxlinear, Inc. Dual conversion receiver with programmable intermediate frequency and channel selection
US20090201084A1 (en) * 2008-02-08 2009-08-13 Qualcomm Incorporated Multi-mode power amplifiers

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3653047A (en) * 1969-12-18 1972-03-28 Dorn Thomas E Aircraft navigation receiver apparatus
US4426735A (en) * 1979-09-04 1984-01-17 U.S. Philips Corporation Radio receiver comprising a frequency locked loop with audio frequency feedback, and a muting circuit
US20020196864A1 (en) * 2001-06-19 2002-12-26 Booth Richard W.D. Hybrid polar modulator differential phase cartesian feedback correction circuit for power amplifier linearization
US20030078021A1 (en) * 2001-10-18 2003-04-24 Broadcom Corporation Method and apparatus for compensating for frequency offsets caused by a free-running oscillator
US20050239428A1 (en) * 2004-04-13 2005-10-27 Maxlinear, Inc. Dual conversion receiver with programmable intermediate frequency and channel selection
US20090201084A1 (en) * 2008-02-08 2009-08-13 Qualcomm Incorporated Multi-mode power amplifiers

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR20220076915A (en) * 2020-12-01 2022-06-08 고려대학교 산학협력단 Low-power and high speed transceiver using di-code signaling and calibration method thereof
KR102478261B1 (en) 2020-12-01 2022-12-15 고려대학교 산학협력단 Low-power and high speed transceiver using di-code signaling and calibration method thereof

Also Published As

Publication number Publication date
US20160112081A1 (en) 2016-04-21
US10211868B2 (en) 2019-02-19

Similar Documents

Publication Publication Date Title
US10594522B2 (en) Method and system for impairment shifting
US20100097151A1 (en) Phase noise correction device and its method
US10187096B2 (en) Outdoor unit resonator correction
JP2007104522A (en) Receiver
US20220120850A1 (en) Radar apparatus and leakage correction method
US8670738B2 (en) Imbalance compensator for correcting mismatch between in-phase branch and quadrature branch, and related imbalance compensation method and direct conversion receiving apparatus thereof
US9509351B2 (en) Simultaneous accommodation of a low power signal and an interfering signal in a radio frequency (RF) receiver
US10116289B2 (en) Signal processing circuit for mitigating pulling effect and associated method
US20190158135A1 (en) Phase noise suppression
JP4429161B2 (en) Mirror suppression circuit and receiver using such a circuit
US9350293B1 (en) Amplitude-noise reduction system and method for ultra-low phase-noise oscillators
EP0875988A2 (en) Interference suppression in RF signals
US8463227B2 (en) Receiver for amplitude-modulated signals
EP1423910B1 (en) Receiver
WO2018142745A1 (en) Receiving apparatus, receiving method, and program
JP4332113B2 (en) Direct conversion receiver
US20160128136A1 (en) Outdoor unit resonator correction
KR100764522B1 (en) Multiplier for multiplying complex signals
US10931384B1 (en) Closed loop transmitter (Tx) calibration with frequency separation using a digital to time converter (DTC)
JP2010193160A (en) Radio receiver and method of receiving radio signal
US10419136B2 (en) Communication device and orthogonal error measurement method for communication device
KR20110047555A (en) DC offset Cancellation Circuit for complex filter
JP2009524321A (en) Method for reducing DC offset
GB2350953A (en) Harmonic reduction in a receiver using a variable mark-to-space ratio in a demodulator oscillator
PH12013000150A1 (en) Direct downconversion receiver

Legal Events

Date Code Title Description
STPP Information on status: patent application and granting procedure in general

Free format text: NON FINAL ACTION MAILED

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION