US20180342594A1 - Transistors with dissimilar square waffle gate patterns - Google Patents
Transistors with dissimilar square waffle gate patterns Download PDFInfo
- Publication number
- US20180342594A1 US20180342594A1 US15/606,778 US201715606778A US2018342594A1 US 20180342594 A1 US20180342594 A1 US 20180342594A1 US 201715606778 A US201715606778 A US 201715606778A US 2018342594 A1 US2018342594 A1 US 2018342594A1
- Authority
- US
- United States
- Prior art keywords
- region
- source
- drain
- gate
- drain region
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 235000012773 waffles Nutrition 0.000 title abstract description 95
- 239000004065 semiconductor Substances 0.000 claims abstract description 41
- 239000000758 substrate Substances 0.000 claims abstract description 14
- 230000008878 coupling Effects 0.000 claims 4
- 238000010168 coupling process Methods 0.000 claims 4
- 238000005859 coupling reaction Methods 0.000 claims 4
- 239000002800 charge carrier Substances 0.000 description 12
- 239000000463 material Substances 0.000 description 8
- 239000008393 encapsulating agent Substances 0.000 description 5
- 229910002601 GaN Inorganic materials 0.000 description 3
- RNQKDQAVIXDKAG-UHFFFAOYSA-N aluminum gallium Chemical compound [Al].[Ga] RNQKDQAVIXDKAG-UHFFFAOYSA-N 0.000 description 3
- 238000005516 engineering process Methods 0.000 description 3
- 239000012212 insulator Substances 0.000 description 3
- 238000004519 manufacturing process Methods 0.000 description 3
- 238000000034 method Methods 0.000 description 3
- JMASRVWKEDWRBT-UHFFFAOYSA-N Gallium nitride Chemical compound [Ga]#N JMASRVWKEDWRBT-UHFFFAOYSA-N 0.000 description 2
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 2
- 230000001419 dependent effect Effects 0.000 description 2
- 229910003460 diamond Inorganic materials 0.000 description 2
- 239000010432 diamond Substances 0.000 description 2
- 238000010292 electrical insulation Methods 0.000 description 2
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical compound O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 description 2
- 229910052710 silicon Inorganic materials 0.000 description 2
- 239000010703 silicon Substances 0.000 description 2
- 229910052581 Si3N4 Inorganic materials 0.000 description 1
- HMDDXIMCDZRSNE-UHFFFAOYSA-N [C].[Si] Chemical compound [C].[Si] HMDDXIMCDZRSNE-UHFFFAOYSA-N 0.000 description 1
- 230000002238 attenuated effect Effects 0.000 description 1
- 150000001875 compounds Chemical class 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 239000011810 insulating material Substances 0.000 description 1
- 238000002955 isolation Methods 0.000 description 1
- 238000000465 moulding Methods 0.000 description 1
- 238000013021 overheating Methods 0.000 description 1
- 238000007639 printing Methods 0.000 description 1
- 235000012239 silicon dioxide Nutrition 0.000 description 1
- 239000000377 silicon dioxide Substances 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
- 238000004513 sizing Methods 0.000 description 1
- 239000010409 thin film Substances 0.000 description 1
Images
Classifications
-
- H01L29/4238—
-
- H01L27/088—
-
- H01L29/0696—
-
- H01L29/401—
-
- H01L29/66462—
-
- H01L29/66477—
-
- H01L29/778—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/40—FETs having zero-dimensional [0D], one-dimensional [1D] or two-dimensional [2D] charge carrier gas channels
- H10D30/47—FETs having zero-dimensional [0D], one-dimensional [1D] or two-dimensional [2D] charge carrier gas channels having 2D charge carrier gas channels, e.g. nanoribbon FETs or high electron mobility transistors [HEMT]
- H10D30/471—High electron mobility transistors [HEMT] or high hole mobility transistors [HHMT]
- H10D30/475—High electron mobility transistors [HEMT] or high hole mobility transistors [HHMT] having wider bandgap layer formed on top of lower bandgap active layer, e.g. undoped barrier HEMTs such as i-AlGaN/GaN HEMTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/124—Shapes, relative sizes or dispositions of the regions of semiconductor bodies or of junctions between the regions
- H10D62/126—Top-view geometrical layouts of the regions or the junctions
- H10D62/127—Top-view geometrical layouts of the regions or the junctions of cellular field-effect devices, e.g. multicellular DMOS transistors or IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/23—Electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. sources, drains, anodes or cathodes
- H10D64/251—Source or drain electrodes for field-effect devices
- H10D64/256—Source or drain electrodes for field-effect devices for lateral devices wherein the source or drain electrodes are recessed in semiconductor bodies
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/23—Electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. sources, drains, anodes or cathodes
- H10D64/251—Source or drain electrodes for field-effect devices
- H10D64/257—Source or drain electrodes for field-effect devices for lateral devices wherein the source or drain electrodes are characterised by top-view geometrical layouts, e.g. interdigitated, semi-circular, annular or L-shaped electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/27—Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
- H10D64/311—Gate electrodes for field-effect devices
- H10D64/411—Gate electrodes for field-effect devices for FETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/27—Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
- H10D64/311—Gate electrodes for field-effect devices
- H10D64/411—Gate electrodes for field-effect devices for FETs
- H10D64/511—Gate electrodes for field-effect devices for FETs for IGFETs
- H10D64/517—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the conducting layers
- H10D64/519—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the conducting layers characterised by their top-view geometrical layouts
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/013—Manufacturing their source or drain regions, e.g. silicided source or drain regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0135—Manufacturing their gate conductors
- H10D84/0142—Manufacturing their gate conductors the gate conductors having different shapes or dimensions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/80—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
- H10D84/82—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components
- H10D84/83—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/015—Manufacture or treatment of FETs having heterojunction interface channels or heterojunction gate electrodes, e.g. HEMT
Definitions
- the present disclosure is directed to a plurality of transistors adjacent to one another with a shared gate and, in particular, to gate patterns for shared gate transistors.
- a transistor When activated, a transistor has a non-zero resistance (R DSon ) measured across the source and drain terminals. This causes power to be lost across the transistor when it is conducting, potentially leading to overheating or corrupting the signal from the signal being attenuated in the transistor. Thus a transistor may be limited to handling lower voltages or low signal quality applications due to a high value of R DSon .
- the transistor layout can be modified to decrease R DSon to improve transistor performance, such as by creating source/drain asymmetry. For example, R DSon can be decreased by increasing a length of a drain region that charge carriers flow through to be greater than a length of a source region that charge carriers flow through.
- Parallel transistor layouts can also be used to decrease R DSon for activated transistors and to increase power capacity of a transistor with a fixed footprint.
- the source, gate, and drain of each transistor are electrically coupled to the respective source, gate, and drain of the remaining transistors in a group of parallel transistors.
- each of the transistors is performance matched to the other transistors because the system is limited by the lowest performing transistor.
- the parallel transistors can be isolated from one another in adjacent substrates or formed in a common substrate without any isolation.
- One solution in which the parallel transistors are not isolated from each other is with standard gate parallel transistors having finger interconnects.
- FIG. 1 is a perspective cut away view of a high electron mobility transistor (HEMT) device that includes a plurality of standard gate parallel transistors 100 .
- a substrate 102 is covered with a first layer 104 , which is covered with a second layer 106 .
- the substrate 102 is a semiconductor substrate, such as an aluminum-gallium nitride (AlGaN), or an insulating substrate, such as sapphire (Al 2 O 3 ) or diamond (C)
- the first layer 104 is a semiconductor layer of gallium nitride (GaN)
- the second layer 106 is a semiconductor layer of aluminum gallium nitride (AlGaN).
- the first and second layers 104 , 106 are of different materials having different band gaps, thereby forming a heterojunction in which majority charge carriers accumulate in the first layer 104 adjacent to the second layer 106 .
- a source region 108 is formed in the first layer 104 with a source interconnect finger 110 coupled to the source region 108 by a conductive via 112 .
- One end of the conductive via 112 is embedded in the first layer 104 at the source region 108 , extends through the second layer 106 , and connects to the source interconnect finger 110 at a via terminal 114 , which is an enlarged portion of the source interconnect finger 110 .
- the source interconnect finger 110 couples the source region 108 with other source regions in the plurality of standard gate parallel transistors 100 .
- a drain interconnect finger 118 is coupled to the drain region 116 by a conductive via 120 .
- One end of the conductive via 120 is embedded in the first layer 104 at the drain region 116 , extends through the second layer 106 , and connects to the drain interconnect finger 118 .
- the drain interconnect finger 118 couples the drain region 116 with other drain regions in the plurality of standard gate parallel transistors 100 .
- the drain interconnect finger 118 extends in a parallel direction to the source interconnect finger 110 .
- a gate 122 On the second layer 106 , between the source region 108 and the drain region 116 , is a gate 122 .
- the gate 122 extends in a parallel direction to the source interconnect finger 110 and the drain interconnect finger 118 .
- a portion of the gate 122 between the source region 108 and the drain region 116 is positioned closer to the conductive via 112 in the source region 108 than the conductive via 120 in the drain region 116 .
- the gate 122 controls the conductivity of the first layer 104 from the source region 108 to the drain region 116 by applying a voltage potential to the gate 122 .
- a first channel is activated by a voltage greater than a threshold voltage being applied to the gate 122 . When activated, the first channel forms between the source region 108 and the drain region 116 , permitting charge carriers to flow between the source region 108 and the drain region 116 .
- a drain interconnect finger 126 is coupled to the drain region 124 by a conductive via 128 .
- One end of the conductive via 128 is embedded in the first layer 104 at the drain region 124 , extends through the second layer 106 , and connects to the drain interconnect finger 126 .
- the drain interconnect finger 126 couples the drain region 124 with other drain regions in the plurality of standard gate parallel transistors 100 , including the drain region 116 .
- the drain interconnect finger 126 extends in a parallel direction to the source interconnect finger 110 .
- a continuation of the gate 122 On the second layer 106 between the source region 108 and the drain region 124 is a continuation of the gate 122 .
- the continuation of the gate 122 extends in a parallel direction to the source interconnect finger 110 and the drain interconnect finger 126 .
- a portion of the gate 122 between the source region 108 and the drain region 124 is positioned closer to the conductive via 112 in the source region 108 than the conductive via 128 in the drain region 324 .
- the gate 122 controls the conductivity of the first layer 104 from the source region 108 to the drain region 124 by applying the voltage potential to the gate 122 .
- a second channel is activated by a voltage greater than a threshold voltage being applied to the gate 122 . When activated, the second channel forms from the source region 108 to the drain region 116 , permitting charge carriers to flow between the source region 108 and the drain region 116 .
- the source interconnect finger 110 can be coupled to one or more other source interconnect fingers by a source master interconnect. Additionally, the drain interconnect finger 118 and the drain interconnect finger 126 can be coupled to each other or to one or more other drain interconnect fingers by a drain master interconnect, also not shown.
- a first transistor of the plurality of standard gate parallel transistors 100 includes the source region 108 , the drain region 116 , and the gate 122 .
- a second transistor of the plurality of standard gate parallel transistors 100 includes the source region 108 , the drain region 124 , and the gate 122 .
- the first and second transistors are mirror images along the source region 108 . Additional transistors are formed adjacent to the first transistor using the same source interconnect finger 110 , drain interconnect finger 118 , and gate 122 , but with different conductive vias to the first layer 104 . Additional transistors are formed adjacent to the second transistor using the same source interconnect finger 110 , drain interconnect finger 126 , and gate 122 , but with different conductive vias to the first layer 104 .
- FIG. 2 is a top cut away view of the standard gate parallel transistors 100 of FIG. 1 .
- Depicted are six parallel transistors.
- Each conductive via in the source interconnect finger 110 is coupled to a source region that is shared between two transistors.
- One transistor extends to the left of the source region to couple to a drain region at a conductive via from the drain interconnect finger 118 .
- the other transistor of the shared source extends to the right of the source region to couple to a drain region at a conductive via from the drain interconnect finger 126 .
- Three rows of pairs of transistors equal six transistors.
- the pattern repeats, as can be appreciated from the additional rows of gates in which additional transistors can be formed using the drain regions as shared drain regions similar to the source regions depicted.
- FIG. 3 is a perspective cut away view of an HEMT device that includes a plurality of square waffle gate parallel transistors 300 .
- a substrate 302 is covered with a first layer 304 , which is covered with a second layer 306 .
- a source region 308 is formed in the first layer 304 with a source interconnect finger 310 coupled to the source region 308 by a conductive via 312 .
- One end of the conductive via 312 is embedded in the first layer 304 at the source region 308 , extends through the second layer 306 , and connects to the source interconnect finger 310 at a via terminal 314 , an enlarged portion of the source interconnect finger 310 .
- the source interconnect finger 310 couples the source region 308 with other source regions in the plurality of square waffle gate parallel transistors 300 .
- a drain interconnect finger 318 is coupled to the drain region 316 by a conductive via 320 .
- One end of the conductive via 320 is embedded in the first layer 304 at the drain region 316 , extends through the second layer 306 , and connects to the drain interconnect finger 318 .
- the drain interconnect finger 318 couples the drain region 316 with other drain regions in the plurality of square waffle gate parallel transistors 300 .
- the drain interconnect finger 318 extends in a parallel direction to the source interconnect finger 310 .
- a gate 322 On the second layer 306 between the source region 308 and the drain region 316 is a gate 322 .
- the gate 322 extends in a crisscrossing pattern with lines perpendicular to each other and at 45 degrees off of the source interconnect finger 310 and the drain interconnect finger 318 .
- the gate 322 is spaced an equal distance from the conductive via 312 in the source region 308 and the conductive via 320 in the drain region 316 , forming equally sized squares around the source region 308 and the drain region 316 .
- a drain interconnect finger 326 is coupled to the drain region 324 by a conductive via 328 .
- One end of the conductive via 328 is embedded in the first layer 304 at the drain region 324 , extends through the second layer 306 , and connects to the drain interconnect finger 326 .
- the drain interconnect finger 326 couples the drain region 324 with other drain regions in the plurality of square waffle gate parallel transistors 300 , including the drain region 316 .
- the drain interconnect finger 326 extends in a parallel direction to the source interconnect finger 310 .
- the gate 322 is spaced an equal distance from the conductive via 312 in the source region 308 and the conductive via 328 in the drain region 324 , forming equally sized squares around the source region 308 and the drain region 324 .
- the source interconnect finger 310 can be coupled to one or more other source interconnect fingers by a source master interconnect 332 . Additionally, the drain interconnect finger 318 and the drain interconnect finger 326 can be coupled to each other or to one or more other drain interconnect fingers by a drain master interconnect 330 .
- a first transistor of the plurality of square waffle gate parallel transistors 300 includes the source region 308 , the drain region 316 , and the gate 322 .
- a second transistor of the plurality of square waffle gate parallel transistors 300 includes the source region 308 , the drain region 324 , and the gate 322 .
- the first and second transistors are mirror images along the source region 308 . Additional transistors are formed diagonal to the first transistor using the same source interconnect finger 310 , drain interconnect finger 318 , and gate 322 , but with different conductive vias to the first layer 304 . Additional transistors are formed diagonal to the second transistor using the same source interconnect finger 310 , drain interconnect finger 326 , and gate 322 , but with different conductive vias to the first layer 304 .
- FIG. 4 is a top view of the square waffle gate parallel transistors 300 of FIG. 3 , with FIG. 3 showing the cut away at the cross section line AA of FIG. 4 .
- Depicted in FIG. 4 are twenty-four parallel transistors.
- Each conductive via is coupled to a shared source region or a shared drain region.
- the shared source regions and the shared drain regions may be shared with two or more transistors.
- the first transistor of the plurality of square waffle gate parallel transistors 300 includes the source region 308 , the drain region 316 , and the gate 322 and the second transistor of the plurality of square waffle gate parallel transistors 300 includes the source region 308 , the drain region 324 , and the gate 322 , with the first and second transistors sharing the source region 308 .
- the source region 308 is also shared with a third transistor of the plurality of square waffle gate parallel transistors 300 that includes the source region 308 , a drain region 402 , and the gate 322 .
- the source region 308 is shared between the first, second, and third transistors of the plurality of square waffle gate parallel transistors 300 .
- the drain region 324 is a shared drain region.
- the drain region 324 is one terminal of the second transistor of the plurality of square waffle gate parallel transistors 300 , and also is shared with a fourth transistor that includes a source region 404 , the drain region 324 , and the gate 322 .
- the pattern continues throughout so that there are three transistors per row and three transistors per column in plurality of square waffle gate parallel transistors 300 .
- FIG. 5 is a side cut away view of the square waffle gate parallel transistors 300 of FIG. 3 , taken at the cross section line AA of FIG. 4 .
- FIG. 5 depicts the first and second transistors as discussed above.
- FIG. 5 depicts a top surface of the second layer 306 covered by an encapsulant 502 that provides electrical insulation between the components.
- the encapsulant 502 covers the gate 322 , the conductive vias 312 , 320 , 328 , the source and drain interconnect fingers 310 , 318 , 326 , and the source and drain master interconnects 330 , 332 .
- the gate 322 controls the conductivity of the first layer 304 from the source region 308 to the drain region 316 by applying a voltage potential to the gate 322 .
- a first channel 504 is activated by a voltage greater than a threshold voltage being applied to the gate 322 . When activated, the first channel 504 forms from the source region 308 to the drain region 316 , permitting charge carriers to flow between the source region 308 and the drain region 316 .
- the gate 322 also controls the conductivity of the first layer 304 from the source region 308 to the drain region 324 by applying the voltage potential to the gate 322 .
- a second channel 506 is activated by a voltage greater than a threshold voltage being applied to the gate 322 . When activated, the second channel 506 forms from the source region 308 to the drain region 324 , permitting charge carriers to flow between the source region 308 and the drain region 324 .
- the square waffle gate parallel transistors 300 have channels with the gate spaced equally between the respective source and the drain regions. With the square waffle gate parallel transistors 300 , it is not possible to move a conductive via to change a channel length uniformly for all transistors. Movement of the conductive vias in one direction causes movement in an opposite direction for adjacent transistors. This causes a performance imbalance in the parallel transistors, limiting performance of the square waffle gate parallel transistors 300 . Because of the symmetry of the plurality of square waffle gate parallel transistors 300 , these devices are typically unsuitable for high voltage devices, such as those higher than 3 volts, for example. Thus, what is needed is a device that allows for matched parallel transistors with non-uniform sized source and drain regions.
- the present disclosure is directed to a gate pattern for a plurality of adjacent parallel transistors with unequal source and drain areas.
- Each transistor of the plurality of adjacent parallel transistors has a gate that has a first frame which extends over a perimeter around lateral edges of a source region and a second frame that extends over a perimeter of lateral edges of a drain region.
- the area of the source region is a different size than the area of the drain region, forming a dissimilar square waffle gate pattern.
- a system including the discussed devices and a method of forming a final package is also disclosed.
- a first transistor of the plurality of adjacent parallel transistors is adjacent to the second transistor of the plurality of adjacent parallel transistors.
- the first and second transistors have gates that are electrically coupled together.
- the first transistor has a portion of the gate around the source region shared with a portion of the gate around the drain region of the second transistor.
- the first transistor also has a portion of the gate around the drain region shared with a portion of the gate around the source region of the second transistor.
- a portion of the first frame is common with a portion of the second frame.
- the common portion of the first and second frames is a portion of the gate that controls a semiconductor channel from the source to drain region of the first transistor.
- one source region in the plurality of adjacent parallel transistors is shared between a first group of four transistors and one drain region in the plurality of adjacent parallel transistors is shared between a second group of four transistors, with one transistor in the first and second groups.
- a group of four transistors includes a first source region shared by a first transistor and a second transistor, a first drain region shared by the first transistor and a third transistor, a second source region shared by the third transistor and a fourth transistor, and a second drain region shared by the second transistor and the fourth transistor.
- FIG. 1 is a perspective cut away view of a high electron mobility transistor (HEMT) device that includes a plurality of standard gate parallel transistors 100 .
- HEMT high electron mobility transistor
- FIG. 2 is a top cut away view of the standard gate parallel transistors 100 of FIG. 1 .
- FIG. 3 is a perspective cut away view of an HEMT device that includes a plurality of square waffle gate parallel transistors 300 .
- FIG. 4 is a top view of the square waffle gate parallel transistors 300 of FIG. 3 , with FIG. 3 showing the cut away at the cross section line AA of FIG. 4 .
- FIG. 5 is a side cut away view of the square waffle gate parallel transistors 300 of FIG. 3 , taken at the cross section line AA of FIG. 4 .
- FIG. 6 is a perspective cut away view of an HEMT device that includes a plurality of dissimilar square waffle gate parallel transistors 600 .
- FIG. 7 is a top view of the plurality of dissimilar square waffle gate parallel transistors 600 of FIG. 6 .
- FIG. 8 is a side cut away view of the plurality of dissimilar square waffle gate parallel transistors 600 of FIG. 6 , taken at the cross section line BB of FIG. 7 .
- FIG. 9 is a top view of the plurality of dissimilar square waffle gate parallel transistors 600 having an alternate interconnect finger pattern.
- FIG. 10 is a top view of an alternate embodiment of the gate pattern with a different position and ratio of source to drain areas.
- FIG. 11 is a top view of an alternate embodiment of the gate pattern with non-square frames.
- FIG. 12 is a top view of a plurality of dissimilar square waffle gate parallel transistors, showing the dimension variables of the gate pattern frames.
- FIGS. 13A-13G are various embodiments showing different source to gate to drain ratios.
- FIG. 14 is an alternate embodiment of the plurality of dissimilar square waffle gate parallel transistors, showing a cross section of a device with MOSFET based transistors.
- the term “layer” is used in its broadest sense to include a thin film, a cap, or the like, and one layer may be composed of multiple sub-layers.
- transistors with a dissimilar square waffle gate pattern are described herein; however, the present disclosure and the reference to certain materials, dimensions, and the details and ordering of processing steps are exemplary and should not be limited to those shown.
- Dissimilar square waffle gate parallel transistors have a gate above a semiconductor layer.
- the gate forms a plurality of first frames having a first size and a plurality of second frames having a second size.
- the first and second frames are formed above the semiconductor layer and the lines of the frames define boundaries in source and drain regions in the semiconductor layer.
- FIG. 6 is a perspective cut away view of a high electron mobility (HEMT) device that includes a plurality of dissimilar square waffle gate parallel transistors 600 .
- a substrate 602 is covered with a first layer 604 , which is covered with a second layer 606 .
- the substrate 602 and the layers 604 , 606 are part of an HEMT.
- the substrate 602 is aluminum gallium nitride (AlGaN), sapphire (Al 2 O 3 ) or diamond (C)
- the first layer 604 is gallium nitride (GaN)
- the second layer 606 is AlGaN.
- the first and second layers 604 , 606 are of different materials having different band gaps, thereby forming a heterojunction in which majority charge carriers accumulate in the first layer 604 adjacent to the second layer 606 .
- Other embodiments include other transistor types.
- Other transistor types may follow the same three layer structure as discussed above or may have a different number or type of layers.
- a source region 608 is formed in the first layer 604 .
- the source region 608 is one terminal of one of the plurality of dissimilar square waffle gate parallel transistors 600 .
- the source region 608 is defined by a frame 609 around the source region 608 .
- Coupled to the source region 608 is a source interconnect finger 610 coupled to the source region 608 by a conductive via 612 .
- the conductive via 612 passes through the second layer 606 and terminates at a first end in the first layer 604 . In other embodiments other connectors are used in place of the conductive via 612 , such as a contact pad.
- the conductive via 612 terminates at a second end in the source interconnect finger 610 at a via terminal 614 .
- the via terminal 614 is an enlarged portion of the source interconnect finger 610 that couples the source interconnect finger 610 to the conductive via 612 .
- the source interconnect finger 610 is a conductive line connecting source regions in the plurality of dissimilar square waffle gate parallel transistors 600 together with respective conductive vias and via terminals.
- the drain region 616 Adjacent to the source region 608 is a drain region 616 formed in the first layer 604 .
- the drain region 616 is a second terminal of one of the plurality of dissimilar square waffle gate parallel transistors 600 .
- the drain region 616 is defined by a frame 617 around the drain region 616 .
- Coupled to the drain region 616 is a drain interconnect finger 618 coupled to the drain region 616 by a conductive via 620 .
- the conductive via 620 passes through the second layer 606 and terminates at a first end in the first layer 604 . In other embodiments other connectors are used in place of the conductive via 620 , such as a contact pad.
- the conductive via 620 terminates at a second end in the drain interconnect finger 618 at a via terminal.
- the via terminal is an enlarged portion of the drain interconnect finger 618 that couples the drain interconnect finger 618 to the conductive via 620 .
- the drain interconnect finger 618 is a conductive line connecting drain regions in the plurality of dissimilar square waffle gate parallel transistors 600 together with respective conductive vias and via terminals. In one embodiment the drain interconnect finger 618 extends in a parallel direction to the source interconnect finger 610 .
- the gate 622 On the second layer 606 between the source region 608 and the drain region 616 is a gate 622 .
- the gate 622 extends across the second layer 606 in a repeating pattern with lines 623 a , 623 b forming small frames 630 around the source regions and large frames 632 around the drain regions.
- the repeating pattern forms small frames around the drain regions and large frames around the source regions.
- the frames 630 , 632 are on the second layer 606 at lateral boundaries of the source region 608 and the drain region 616 , with an opening directly over the source region 608 and the drain region 616 .
- Each one of the small frames 630 are adjacent to four large frames 632 and each one of the large frames 632 are adjacent to four small frames 630 , except at the perimeter of the pattern in which one or more sides of each frame are not adjacent to another frame. Due to the size disparity of the frames, each large frame 632 is also adjacent to four other large frames 632 , except at the perimeter of the pattern in which one or more sides of each frame are not adjacent to another frame.
- each of the frames 630 , 632 is rectangular such that each line of the line 623 a , 623 b of the gate 622 is parallel or perpendicular to every other one of lines 623 a , 623 b .
- each of the frames 630 , 632 is a parallelogram such that each line of the gate 622 is parallel to a first group of lines 623 a or a second group of lines 623 b , the first group of lines 623 a not parallel or perpendicular to the second group of lines 623 b .
- each line of the gate 622 is parallel to one of the lines 623 a , 623 b of the gate 622 and not parallel to one of the lines 623 a , 623 b of the gate 622 .
- the source interconnect finger 610 and the drain interconnect finger 618 are in a first plane parallel to a second plane in which the gate 622 resides.
- the source interconnect finger 610 and the drain interconnect finger 618 extend at a different angle within the first plane than the angle of each line of the gate 622 within the second plane, the angles measured around an axis tangent to the planes.
- the source interconnect finger 610 and the drain interconnect finger 618 are at the same angle within the first plane as the angle of the first group of lines 632 a of the gate 622 in the second plane.
- the source interconnect finger 610 and the drain interconnect finger 618 are in different planes parallel to each other.
- portions of the source interconnect finger 610 and the drain interconnect finger 618 are in the first plane, and portions of the source interconnect finger 610 and the drain interconnect finger 618 are in a third plane parallel to the first plane.
- the source interconnect finger 610 and the drain interconnect finger 618 are parallel to an edge of the die.
- at least one of the lines 623 a , 623 b of the gate 622 is parallel to an edge of the die.
- the gate 622 is not spaced an equal distance from the conductive via 612 in the source region 608 as the conductive via 620 in the drain region 616 . Due to source/drain asymmetry, R DSon for the plurality of dissimilar square waffle gate parallel transistors 600 is lower than the plurality of standard gate parallel transistors 100 with an equivalent die footprint and is also lower than the plurality of square waffle gate parallel transistors 300 with an equivalent die footprint.
- the plurality of dissimilar square waffle gate parallel transistors 600 has a smaller die footprint than the plurality of standard gate parallel transistors 100 and also has a smaller die footprint than the plurality of square waffle gate parallel transistors 300 .
- the source/drain asymmetry also provides for a higher voltage tolerance by the plurality of dissimilar square waffle gate parallel transistors 600 compared to the plurality of standard gate parallel transistors 100 and the plurality of square waffle gate parallel transistors 300 .
- the plurality of dissimilar square waffle gate parallel transistors 600 may be suitable for applications up to 20 volts to 1000 volts, depending on the transistor technology.
- a drain region 624 Adjacent to the source region 608 on a side opposite from the drain region 616 is a drain region 624 formed in the first layer 604 .
- the drain region 624 is a second terminal of one of the plurality of dissimilar square waffle gate parallel transistors 600 .
- the drain region 624 is defined by doping levels of the first layer 604 in some embodiments. In other embodiments, the drain region 624 is defined by a frame 625 around the drain region 624 .
- Coupled to the drain region 624 is a drain interconnect finger 626 coupled to the drain region 624 by a conductive via 628 .
- the conductive via 628 passes through the second layer 606 and terminates at a first end in the first layer 604 . In other embodiments other connectors are used in place of the conductive via 628 , such as a contact pad.
- the conductive via 628 terminates at a second end in the drain interconnect finger 626 at a via terminal.
- the via terminal is an enlarged portion of the drain interconnect finger 626 that couples the drain interconnect finger 626 to the conductive via 628 .
- the drain interconnect finger 626 extends linearly, connecting to other drain regions in the plurality of dissimilar square waffle gate parallel transistors 600 with respective conductive vias and via terminals. In one embodiment the drain interconnect finger 626 extends in a parallel direction to the source interconnect finger 610 and the drain interconnect finger 618 .
- each of the frames 630 , 632 is rectangular such that each line of the gate 622 is parallel or perpendicular to every other line.
- each of the frames 630 , 632 is a parallelogram such that each line of the gate 622 is parallel to the first group of lines 623 a or the second group of lines 623 b , the first group of lines 623 a not parallel or perpendicular to the second group of lines 623 b .
- each line of the gate 622 is parallel to one of more than two lines of the gate 622 that are not parallel to each other.
- the drain interconnect finger 626 is in the first plane with the source interconnect finger 610 and the drain interconnect finger 618 , parallel to the second plane in which the gate 622 resides.
- the source interconnect finger 610 , the drain interconnect finger 618 , and the drain interconnect finger 626 extend at a different angle within the first plane than the angle of each line of the gate 622 within the second plane, the angles measured around an axis tangent to the planes.
- the source interconnect finger 610 , the drain interconnect finger 618 , and the drain interconnect finger 626 are at the same angle within the first plane as the angle of the first group of lines 623 a of the gate 622 in the second plane.
- the source interconnect finger 610 , the drain interconnect finger 618 , and the drain interconnect finger 626 are in different planes parallel to each other. And in some embodiments portions of the source interconnect finger 610 , the drain interconnect finger 618 , and the drain interconnect finger 626 are in the first plane, and portions of the source interconnect finger 610 , the drain interconnect finger 618 , and the drain interconnect finger 626 are in the third plane parallel to the first plane. In some embodiments, the source interconnect finger 610 , the drain interconnect finger 618 , and the drain interconnect finger 626 are parallel to an edge of the die. And in some embodiments, at least one of the lines 623 a , 623 b of the gate 622 is parallel to an edge of the die.
- FIG. 7 is a top view of the plurality of dissimilar square waffle gate parallel transistors 600 of FIG. 6 . Depicted in FIG. 7 are 24 parallel transistors. Each conductive via is coupled to a shared source region or a shared drain region. The shared source regions and the shared drain regions may be shared with two or more transistors.
- a first transistor of the plurality of dissimilar square waffle gate parallel transistors 600 includes the source region 608 , the drain region 616 , and the gate 622 .
- a second transistor of the plurality of dissimilar square waffle gate parallel transistors 600 includes the source region 608 , the drain region 624 , and the gate 622 .
- the first and second transistors are similarly sized and positioned but 180 degrees out of rotation from each other.
- the source region 608 is also shared with a third transistor of the plurality of dissimilar square waffle gate parallel transistors 600 that includes the source region 608 , a drain region 702 , and the gate 622 .
- the source region 608 is shared between the first, second, and third transistors of the plurality of dissimilar square waffle gate parallel transistors 600 .
- the drain region 616 is a shared drain region.
- the drain region 616 is one terminal of the second transistor of the plurality of dissimilar square waffle gate parallel transistors 600 , and also is shared with a fourth transistor that includes a source region 704 , the drain region 616 , and the gate 622 .
- the pattern continues throughout so that each source and drain region is a terminal of at least two transistors of the plurality of dissimilar square waffle gate parallel transistors 600 .
- Additional transistors are formed diagonal to the first transistor using the same source interconnect finger 610 , drain interconnect finger 618 , and gate 622 , but with different conductive vias to the first layer 604 . Additional transistors are formed diagonal to the second transistor using the same source interconnect finger 610 , drain interconnect finger 626 , and gate 622 , but with different conductive vias to the first layer 604 , such as a fifth transistor that includes the source region 704 , the drain region 702 , and the gate 622 .
- the source interconnect finger 610 is coupled to other source interconnect fingers by a source master interconnect 700
- the drain interconnect finger 618 is coupled to the drain interconnect finger 626 and to other drain interconnect fingers by a drain master interconnect 701 .
- FIG. 8 is a side cut away view of the plurality of dissimilar square waffle gate parallel transistors 600 of FIG. 6 , taken at the cross section line BB of FIG. 7 .
- FIG. 8 depicts the first and second transistors as discussed above.
- FIG. 8 depicts a top surface of the second layer 606 covered by an encapsulant 802 that provides electrical insulation between the components.
- the encapsulant 802 covers the gate 622 , the conductive vias 612 , 620 , 628 , the source and drain interconnect fingers 610 , 618 , 626 , and the source and drain master interconnects 700 , 701 .
- the encapsulant is a molding compound in one embodiment and any other insulator in other embodiments.
- the source region 608 has lateral boundaries 808 defined by the lines of the gate 622 .
- the drain region 616 has lateral boundaries 810 and the drain region 624 has lateral boundaries 812 defined by the lines of the gate 622 .
- the lateral boundaries 808 , 810 , 812 may be reflected only in the footprint of the gate 622 . In other embodiments, changes in doping or changes in materials may mark the lateral boundaries 808 , 810 , 812 .
- the gate 622 controls the conductivity of the first layer 604 from the source region 608 to the drain region 616 by applying a voltage potential to the gate 622 .
- a first channel 804 is activated by alternating between a voltage greater than a threshold voltage and a voltage less than a threshold voltage applied to the gate 622 . When activated, the first channel 804 forms from the source region 608 to the drain region 616 , permitting charge carriers to flow between the source region 608 and the drain region 616 .
- the gate 622 also controls the conductivity of the first layer 604 from the source region 608 to the drain region 624 by applying the voltage potential to the gate 622 .
- a second channel 806 is activated by alternating between a voltage greater than a threshold voltage and a voltage less than a threshold voltage applied to the gate 622 . When activated, the second channel 806 forms from the source region 608 to the drain region 624 , permitting charge carriers to flow between the source region 608 and the drain region 624 .
- the plurality of dissimilar square waffle gate parallel transistors 600 has the gate 622 spaced different distances from the centers of respective source and drain regions.
- the gate layout of the plurality of dissimilar square waffle gate parallel transistors 600 permits each of the transistors to be shifted to have a longer length in the drain region than in the source region or a longer length in the source region than in the drain region.
- FIG. 9 is a top view of the plurality of dissimilar square waffle gate parallel transistors 600 having an alternate interconnect finger pattern. Like FIG. 7 , the embodiment depicted in FIG. 9 includes 24 parallel transistors, each with a conductive via coupled to a shared source region or a shared drain region. The shared source regions and the shared drain regions are shared with two or more transistors.
- Coupled to the source region 608 is a source interconnect finger 902 coupled to the source region 608 by the conductive via 612 .
- the conductive via 612 passes through the second layer 606 and terminates at the first end in the first layer 604 . In other embodiments other connectors are used in place of the conductive via 612 , such as a contact pad.
- the conductive via 612 terminates at the second end in the source interconnect finger 902 at a via terminal 904 .
- the via terminal 904 is an enlarged portion of the source interconnect finger 902 that couples the source interconnect finger 902 to the conductive via 612 .
- the source interconnect finger 902 connects to other source regions in the plurality of dissimilar square waffle gate parallel transistors 600 , but only uses lines parallel to lines of the gate 622 , stepping between via terminals with 90 degree corners.
- Coupled to the drain region 616 is a drain interconnect finger 906 coupled to the drain region 616 by the conductive via 620 .
- the conductive via 620 passes through the second layer 606 and terminates at the first end in the first layer 604 . In other embodiments other connectors are used in place of the conductive via 620 , such as a contact pad.
- the conductive via 620 terminates at the second end in the drain interconnect finger 906 at a via terminal.
- the drain interconnect finger 906 connects to other drain regions in the plurality of dissimilar square waffle gate parallel transistors 600 , but only uses lines parallel to lines of the gate 622 , stepping between via terminals with 90 degree corners.
- a drain interconnect finger 908 coupled to the drain region 624 by the conductive via 628 .
- the conductive via 628 passes through the second layer 606 and terminates at the first end in the first layer 604 . In other embodiments other connectors are used in place of the conductive via 628 , such as a contact pad.
- the conductive via 628 terminates at the second end in the drain interconnect finger 908 at a via terminal.
- the drain interconnect finger 908 connects to other drain regions in the plurality of dissimilar square waffle gate parallel transistors 600 , but only uses lines parallel to lines of the gate 622 , stepping between via terminals with 90 degree corners.
- the source interconnect finger 902 is coupled to other source interconnect fingers by a source master interconnect 910
- the drain interconnect finger 906 is coupled to the drain interconnect finger 908 and to other drain interconnect fingers by a drain master interconnect 912 .
- the embodiment shown in FIG. 9 includes interconnect fingers and master interconnects with only right angle connections, meeting possible design or manufacturing constraints.
- FIG. 10 is a top view of an alternate embodiment of the gate pattern with a different position and ratio of source to drain areas. Depicted is a plurality of dissimilar square waffle gate parallel transistors 1000 .
- FIG. 10 depicts an HEMT type transistor; however, any one of a number of transistor layer technologies can be used.
- a source region 1004 is at or below the second layer 1002 .
- the source region 1004 is one terminal of one of the plurality of dissimilar square waffle gate parallel transistors 1000 .
- a drain region 1008 is at or below the second layer 1002 and is adjacent to the source region 1004 .
- a drain region 1014 is at or below the second layer 1002 and is adjacent to the source region 1004 on a side opposite from the drain region 1008 .
- the source regions are coupled together by a network of source interconnect fingers and a source master interconnect.
- the drain regions are coupled together by a network of drain interconnect fingers and a drain master interconnect. Coupled between one of the source interconnect fingers and the source region 1004 is a conductive via 1006 . Coupled between one of the drain interconnect fingers and the drain region 1008 is a conductive via 1010 . Coupled between one of the drain interconnect fingers and the drain region 1014 is a conductive via 1016 .
- the gate 1012 extends in a repeating pattern with a first group of lines 1018 a intersecting a second group of lines 1018 b to form small frames 1020 around the source regions and large frames 1022 around the drain regions.
- the repeating pattern forms small frames around the drain regions and large frames around the source regions.
- Each one of the small frames 1020 are adjacent to four large frames 1022 and each one of the large frames 1022 are adjacent to four small frames 1020 , except at the perimeter of the pattern in which one or more sides of each frame are not adjacent to another frame. Due to the size disparity of the frames, each large frame 1022 is also adjacent to four large frames 1022 , except at the perimeter of the pattern in which one or more sides of each frame are not adjacent to another frame.
- a frame 1024 around the source region 1004 is positioned adjacent to a bottom portion of a right side of a frame 1026 around the drain region 1008 and is positioned adjacent to a top portion of a left side of a frame 1028 around the drain region 1014 . Also in contrast to FIG. 7 , the size disparity between the source regions, the gate width, and the drain regions is increased.
- FIG. 11 is a top view of an alternate embodiment of the gate pattern with non-square frames. Depicted is a plurality of dissimilar parallelogram waffle gate parallel transistors 1100 .
- FIG. 11 depicts an HEMT type transistor; however, any one of a number of transistor layer technologies can be used.
- a source region 1104 is at or below the second layer 1102 .
- the source region 1104 is one terminal of one of the plurality of dissimilar parallelogram waffle gate parallel transistors 1100 .
- a drain region 1108 is at or below the second layer 1102 and is adjacent to the source region 1104 .
- a drain region 1114 is at or below the second layer 1102 and is adjacent to the source region 1104 on a side opposite from the drain region 1108 .
- the source regions are coupled together by a network of source interconnect fingers and a source master interconnect.
- the drain regions are coupled together by a network of drain interconnect fingers and a drain master interconnect. Coupled between one of the source interconnect fingers and the source region 1104 is a conductive via 1106 . Coupled between one of the drain interconnect fingers and the drain region 1108 is a conductive via 1110 . Coupled between one of the drain interconnect fingers and the drain region 1114 is a conductive via 1116 .
- the gate 1112 On the second layer 1102 between the source region 1104 and the drain region 1108 is a gate 1112 .
- the gate 1112 extends in a repeating pattern with a first group of lines 1118 a intersecting a second group of lines 1118 b to form small frames 1120 around the source regions and large frames 1122 around the drain regions.
- the repeating pattern forms small frames around the drain regions and large frames around the source regions.
- Each one of the small frames 1120 are adjacent to four large frames 1122 and each one of the large frames 1122 are adjacent to four small frames 1120 , except at the perimeter of the in which one or more sides of each frame are not adjacent to another frame. Due to the size disparity of the frames, each large frame 1122 is also adjacent to four large frames 1122 , except at the perimeter of the pattern in which one or more sides of each frame are not adjacent to another frame.
- a frame 1124 around the source region 1104 is positioned adjacent to a bottom portion of a right side of a frame 1126 around the drain region 1108 and is positioned adjacent to a top portion of a left side of a frame 1128 around the drain region 1114 .
- each of the frames is a parallelogram, but not a square.
- the parallelogram frames are rhombuses.
- each of the frames around the source regions are parallelograms of a first size and each of the frames around the drain regions are parallelograms of a second size.
- the parallelograms of the first size and the parallelograms of the second size have the same interior angles.
- the parallelograms of the first size and the parallelograms of the second size have different interior angles.
- the gate 1112 has a non-uniform width across each of the lines 1118 a , 1118 b.
- FIG. 12 is a top view of a plurality of dissimilar square waffle gate parallel transistors, showing the dimension variables of the gate pattern frames.
- a plurality of dissimilar square waffle gate parallel transistors 1200 includes a transistor having a source region 1202 , a drain region 1206 , and a gate 1204 between the source region 1202 and the drain region 1206 .
- the gate 1204 surrounds the source region 1202 and the drain region 1206 .
- the gate 1202 is not spaced an equal distance from a conductive via in the source region 1202 as a conductive via in the drain region 1206 . Due to source/drain asymmetry, R DSon for the plurality of dissimilar square waffle gate parallel transistors 1200 is lower than the plurality of standard gate parallel transistors 100 with an equivalent die footprint and is also lower than the plurality of square waffle gate parallel transistors 300 with an equivalent die footprint. To optimize R DSon , in one embodiment, the below equation is satisfied:
- d1 a width of the gate 1204
- d5 a width of the source region 1202
- d6 a width of a drain extension.
- the width of the drain extension is computed by taking a width of the drain region 1206 minus d5 and divided by two.
- the plurality of dissimilar square waffle gate parallel transistors 1200 has a smaller die footprint than the plurality of standard gate parallel transistors 100 and also has a smaller die footprint than the plurality of square waffle gate parallel transistors 300 .
- the reduction in area can be determined using the equation below:
- a SQR is a total area of a single transistor of the plurality of dissimilar square waffle gate parallel transistors 1200
- a FING is a total area of a single transistor of the plurality of standard gate parallel transistors 100
- (W/L) SQR is a width to length ratio of a single transistor of the plurality of dissimilar square waffle gate parallel transistors 1200
- (W/L) FING is a width to length ratio of a single transistor of the plurality of standard gate parallel transistors 100 .
- the width to length ratios are, in one embodiment, calculated using finite elements method.
- AreaIncrement SQR,FING is the ratio of area reduction based on the difference between topologies of a dissimilar square waffle gate parallel transistors and standard gate parallel transistors.
- FIGS. 13A-13G are various embodiments of different source to gate to drain ratios for dissimilar square waffle gate parallel transistors.
- the ratios are exemplary ratios showing relative sizing of one dimension of frames of the transistors, such as width.
- the ratios shown are exemplary ratios, and other larger or smaller ratios are also within the scope of the disclosure.
- FIG. 13A depicts a plurality of dissimilar square waffle gate parallel transistors including a transistor having a source region 1302 , a drain region 1306 , and a gate 1304 between the source region 1302 and the drain region 1306 .
- the ratio of the drain region 1306 to the source region 1302 is 1.2:1 and the ratio of the gate 1304 to the source region 1302 is 0.5:1.
- FIG. 13B depicts a plurality of dissimilar square waffle gate parallel transistors including a transistor having a source region 1312 , a drain region 1316 , and a gate 1314 between the source region 1312 and the drain region 1316 .
- the ratio of the drain region 1316 to the source region 1312 is 2:1 and the ratio of the gate 1314 to the source region 1312 is 0.5:1.
- FIG. 13C depicts a plurality of dissimilar square waffle gate parallel transistors including a transistor having a source region 1322 , a drain region 1326 , and a gate 1324 between the source region 1322 and the drain region 1326 .
- the ratio of the drain region 1326 to the source region 1322 is 3:1 and the ratio of the gate 1324 to the source region 1322 is 0.5:1.
- FIG. 13D depicts a plurality of dissimilar square waffle gate parallel transistors including a transistor having a source region 1332 , a drain region 1336 , and a gate 1334 between the source region 1332 and the drain region 1336 .
- the ratio of the drain region 1336 to the source region 1332 is 5:1 and the ratio of the gate 1334 to the source region 1332 is 0.5:1.
- FIG. 13E depicts a plurality of dissimilar square waffle gate parallel transistors including a transistor having a source region 1342 , a drain region 1346 , and a gate 1344 between the source region 1342 and the drain region 1346 .
- the ratio of the drain region 1346 to the source region 1342 is 2:1 and the ratio of the gate 1344 to the source region 1342 is 0.2:1.
- FIG. 13F depicts a plurality of dissimilar square waffle gate parallel transistors including a transistor having a source region 1352 , a drain region 1356 , and a gate 1354 between the source region 1352 and the drain region 1356 .
- the ratio of the drain region 1356 to the source region 1352 is 2:1 and the ratio of the gate 1354 to the source region 1352 is 1:1.
- FIG. 13G depicts a plurality of dissimilar square waffle gate parallel transistors including a transistor having a source region 1362 , a drain region 1366 , and a gate 1364 between the source region 1362 and the drain region 1366 .
- the ratio of the drain region 1366 to the source region 1362 is 2:1 and the ratio of the gate 1364 to the source region 1362 is 2:1.
- FIG. 14 is an alternate embodiment of the plurality of dissimilar square waffle gate parallel transistors, showing a cross section of a device with MOSFET based transistors.
- FIG. 14 depicts parallel metal-oxide-semiconductor field effect transistors (MOSFET) with a dissimilar square waffle gate.
- MOSFET metal-oxide-semiconductor field effect transistors
- a substrate 1402 is intrinsic silicon
- a semiconductor layer 1404 is a semiconductor, such as doped silicon
- the insulator 1406 is an insulating material, such as silicon dioxide or silicon nitride.
- the insulator 1406 on the semiconductor layer 1404 does not extend over a majority of the area of the semiconductor layer 1404 .
- the dissimilar square waffle gate parallel transistors 1400 includes source and drain regions; however, in this embodiment the regions are defined by doping of the semiconductor layer 1404 .
- the source region 1408 is a doped region of the semiconductor layer 1404 , with the doping extending to the lateral boundaries 1410 .
- a conductive via 1412 couples to the source region 1408 .
- the drain region 1414 is a doped region of the semiconductor layer 1404 , with the doping extending to the lateral boundaries 1416 .
- a conductive via 1418 couples to the drain region 1414 .
- the doping of the source region 1408 is similar to the doping of the drain region 1414 .
- the doping of the source region 1408 is dissimilar or opposite to the doping of the drain region 1414 .
- the semiconductor layer 1404 is also doped.
- a gate 1420 operates similarly to the gate 622 , with an electric potential causing a channel 1422 to activate in the semiconductor layer 1404 between the source region 1408 and the drain region 1414 that allows electric charge to be carried by charge carriers between the source region 1408 and the drain region 1414 .
- the electric potential required at the gate 1422 is dependent on the materials and the doping of the various materials used in the dissimilar square waffle gate parallel transistors 1400 .
- the drain region 1424 is a doped region of the semiconductor layer 1404 , with the doping extending to the lateral boundaries 1426 .
- a conductive via 1428 couples to the drain region 1424 .
- the doping of the source region 1408 is similar to the doping of the drain region 1424 .
- the doping of the source region 1408 is dissimilar or opposite to the doping of the drain region 1424 .
- the semiconductor layer 1404 is also doped.
- the gate 1420 operates similarly to the gate 622 , with an electric potential causing a channel 1430 to activate in the semiconductor layer 1404 between the source region 1408 and the drain region 1424 that allows electric charge to be carried by charge carriers between the source region 1408 and the drain region 1424 .
- the electric potential required at the gate 1430 is dependent on the materials and the doping of the various materials used in the dissimilar square waffle gate parallel transistors 1400 .
- a plurality of dissimilar square waffle gate parallel transistors is based on a silicon carbon semiconductor.
- the plurality of dissimilar square waffle gate parallel transistors is based on printing electronics manufacturing.
- other transistor types may be used to realize the features discussed throughout this application.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Junction Field-Effect Transistors (AREA)
Abstract
Description
- The present disclosure is directed to a plurality of transistors adjacent to one another with a shared gate and, in particular, to gate patterns for shared gate transistors.
- When activated, a transistor has a non-zero resistance (RDSon) measured across the source and drain terminals. This causes power to be lost across the transistor when it is conducting, potentially leading to overheating or corrupting the signal from the signal being attenuated in the transistor. Thus a transistor may be limited to handling lower voltages or low signal quality applications due to a high value of RDSon. The transistor layout can be modified to decrease RDSon to improve transistor performance, such as by creating source/drain asymmetry. For example, RDSon can be decreased by increasing a length of a drain region that charge carriers flow through to be greater than a length of a source region that charge carriers flow through.
- Parallel transistor layouts can also be used to decrease RDSon for activated transistors and to increase power capacity of a transistor with a fixed footprint. In a parallel transistor layout, the source, gate, and drain of each transistor are electrically coupled to the respective source, gate, and drain of the remaining transistors in a group of parallel transistors. With parallel transistors, each of the transistors is performance matched to the other transistors because the system is limited by the lowest performing transistor. The parallel transistors can be isolated from one another in adjacent substrates or formed in a common substrate without any isolation. One solution in which the parallel transistors are not isolated from each other is with standard gate parallel transistors having finger interconnects.
-
FIG. 1 is a perspective cut away view of a high electron mobility transistor (HEMT) device that includes a plurality of standard gateparallel transistors 100. Asubstrate 102 is covered with afirst layer 104, which is covered with asecond layer 106. In an example of an HEMT device, thesubstrate 102 is a semiconductor substrate, such as an aluminum-gallium nitride (AlGaN), or an insulating substrate, such as sapphire (Al2O3) or diamond (C), thefirst layer 104 is a semiconductor layer of gallium nitride (GaN), and thesecond layer 106 is a semiconductor layer of aluminum gallium nitride (AlGaN). The first andsecond layers first layer 104 adjacent to thesecond layer 106. - A
source region 108 is formed in thefirst layer 104 with asource interconnect finger 110 coupled to thesource region 108 by a conductive via 112. One end of the conductive via 112 is embedded in thefirst layer 104 at thesource region 108, extends through thesecond layer 106, and connects to thesource interconnect finger 110 at avia terminal 114, which is an enlarged portion of thesource interconnect finger 110. The source interconnectfinger 110 couples thesource region 108 with other source regions in the plurality of standard gateparallel transistors 100. - Adjacent to the
source region 108 is adrain region 116 formed in thefirst layer 104. Adrain interconnect finger 118 is coupled to thedrain region 116 by a conductive via 120. One end of the conductive via 120 is embedded in thefirst layer 104 at thedrain region 116, extends through thesecond layer 106, and connects to thedrain interconnect finger 118. Thedrain interconnect finger 118 couples thedrain region 116 with other drain regions in the plurality of standard gateparallel transistors 100. Thedrain interconnect finger 118 extends in a parallel direction to thesource interconnect finger 110. - On the
second layer 106, between thesource region 108 and thedrain region 116, is agate 122. In the standard gateparallel transistors 100, thegate 122 extends in a parallel direction to thesource interconnect finger 110 and thedrain interconnect finger 118. To improve RDSon, a portion of thegate 122 between thesource region 108 and thedrain region 116 is positioned closer to the conductive via 112 in thesource region 108 than the conductive via 120 in thedrain region 116. - The
gate 122 controls the conductivity of thefirst layer 104 from thesource region 108 to thedrain region 116 by applying a voltage potential to thegate 122. A first channel is activated by a voltage greater than a threshold voltage being applied to thegate 122. When activated, the first channel forms between thesource region 108 and thedrain region 116, permitting charge carriers to flow between thesource region 108 and thedrain region 116. - Adjacent to the
source region 108 is adrain region 124 formed in thefirst layer 104. Adrain interconnect finger 126 is coupled to thedrain region 124 by a conductive via 128. One end of the conductive via 128 is embedded in thefirst layer 104 at thedrain region 124, extends through thesecond layer 106, and connects to thedrain interconnect finger 126. Thedrain interconnect finger 126 couples thedrain region 124 with other drain regions in the plurality of standard gateparallel transistors 100, including thedrain region 116. Thedrain interconnect finger 126 extends in a parallel direction to thesource interconnect finger 110. - On the
second layer 106 between thesource region 108 and thedrain region 124 is a continuation of thegate 122. The continuation of thegate 122 extends in a parallel direction to the source interconnectfinger 110 and thedrain interconnect finger 126. To improve RDSon, a portion of thegate 122 between thesource region 108 and thedrain region 124 is positioned closer to the conductive via 112 in thesource region 108 than the conductive via 128 in thedrain region 324. - The
gate 122 controls the conductivity of thefirst layer 104 from thesource region 108 to thedrain region 124 by applying the voltage potential to thegate 122. A second channel is activated by a voltage greater than a threshold voltage being applied to thegate 122. When activated, the second channel forms from thesource region 108 to thedrain region 116, permitting charge carriers to flow between thesource region 108 and thedrain region 116. - Although not shown, the
source interconnect finger 110 can be coupled to one or more other source interconnect fingers by a source master interconnect. Additionally, the drain interconnectfinger 118 and thedrain interconnect finger 126 can be coupled to each other or to one or more other drain interconnect fingers by a drain master interconnect, also not shown. - A first transistor of the plurality of standard gate
parallel transistors 100 includes thesource region 108, thedrain region 116, and thegate 122. A second transistor of the plurality of standard gateparallel transistors 100 includes thesource region 108, thedrain region 124, and thegate 122. The first and second transistors are mirror images along thesource region 108. Additional transistors are formed adjacent to the first transistor using the samesource interconnect finger 110,drain interconnect finger 118, andgate 122, but with different conductive vias to thefirst layer 104. Additional transistors are formed adjacent to the second transistor using the samesource interconnect finger 110,drain interconnect finger 126, andgate 122, but with different conductive vias to thefirst layer 104. -
FIG. 2 is a top cut away view of the standard gateparallel transistors 100 ofFIG. 1 . Depicted are six parallel transistors. Each conductive via in thesource interconnect finger 110 is coupled to a source region that is shared between two transistors. One transistor extends to the left of the source region to couple to a drain region at a conductive via from thedrain interconnect finger 118. The other transistor of the shared source extends to the right of the source region to couple to a drain region at a conductive via from thedrain interconnect finger 126. There are three rows of drain-source-drain regions marked by the three rows of conductive vias from the top of the figure to the bottom of the figure. Three rows of pairs of transistors equal six transistors. The pattern repeats, as can be appreciated from the additional rows of gates in which additional transistors can be formed using the drain regions as shared drain regions similar to the source regions depicted. -
FIG. 3 is a perspective cut away view of an HEMT device that includes a plurality of square waffle gateparallel transistors 300. Asubstrate 302 is covered with afirst layer 304, which is covered with asecond layer 306. Asource region 308 is formed in thefirst layer 304 with asource interconnect finger 310 coupled to thesource region 308 by a conductive via 312. One end of the conductive via 312 is embedded in thefirst layer 304 at thesource region 308, extends through thesecond layer 306, and connects to thesource interconnect finger 310 at avia terminal 314, an enlarged portion of thesource interconnect finger 310. The source interconnectfinger 310 couples thesource region 308 with other source regions in the plurality of square waffle gateparallel transistors 300. - Adjacent to the
source region 308 is adrain region 316 formed in thefirst layer 304. Adrain interconnect finger 318 is coupled to thedrain region 316 by a conductive via 320. One end of the conductive via 320 is embedded in thefirst layer 304 at thedrain region 316, extends through thesecond layer 306, and connects to thedrain interconnect finger 318. Thedrain interconnect finger 318 couples thedrain region 316 with other drain regions in the plurality of square waffle gateparallel transistors 300. Thedrain interconnect finger 318 extends in a parallel direction to thesource interconnect finger 310. - On the
second layer 306 between thesource region 308 and thedrain region 316 is agate 322. In the square waffle gateparallel transistors 300, thegate 322 extends in a crisscrossing pattern with lines perpendicular to each other and at 45 degrees off of thesource interconnect finger 310 and thedrain interconnect finger 318. Thegate 322 is spaced an equal distance from the conductive via 312 in thesource region 308 and the conductive via 320 in thedrain region 316, forming equally sized squares around thesource region 308 and thedrain region 316. - Adjacent to the
source region 308 is adrain region 324 formed in thefirst layer 304. Adrain interconnect finger 326 is coupled to thedrain region 324 by a conductive via 328. One end of the conductive via 328 is embedded in thefirst layer 304 at thedrain region 324, extends through thesecond layer 306, and connects to thedrain interconnect finger 326. Thedrain interconnect finger 326 couples thedrain region 324 with other drain regions in the plurality of square waffle gateparallel transistors 300, including thedrain region 316. Thedrain interconnect finger 326 extends in a parallel direction to thesource interconnect finger 310. - On the
second layer 306 between thesource region 308 and thedrain region 324 is a continuation of the crisscrossing pattern of thegate 322. Thegate 322 is spaced an equal distance from the conductive via 312 in thesource region 308 and the conductive via 328 in thedrain region 324, forming equally sized squares around thesource region 308 and thedrain region 324. - The
source interconnect finger 310 can be coupled to one or more other source interconnect fingers by asource master interconnect 332. Additionally, thedrain interconnect finger 318 and thedrain interconnect finger 326 can be coupled to each other or to one or more other drain interconnect fingers by adrain master interconnect 330. - A first transistor of the plurality of square waffle gate
parallel transistors 300 includes thesource region 308, thedrain region 316, and thegate 322. A second transistor of the plurality of square waffle gateparallel transistors 300 includes thesource region 308, thedrain region 324, and thegate 322. The first and second transistors are mirror images along thesource region 308. Additional transistors are formed diagonal to the first transistor using the samesource interconnect finger 310,drain interconnect finger 318, andgate 322, but with different conductive vias to thefirst layer 304. Additional transistors are formed diagonal to the second transistor using the samesource interconnect finger 310,drain interconnect finger 326, andgate 322, but with different conductive vias to thefirst layer 304. -
FIG. 4 is a top view of the square waffle gateparallel transistors 300 ofFIG. 3 , withFIG. 3 showing the cut away at the cross section line AA ofFIG. 4 . Depicted inFIG. 4 are twenty-four parallel transistors. Each conductive via is coupled to a shared source region or a shared drain region. The shared source regions and the shared drain regions may be shared with two or more transistors. As discussed above, the first transistor of the plurality of square waffle gateparallel transistors 300 includes thesource region 308, thedrain region 316, and thegate 322 and the second transistor of the plurality of square waffle gateparallel transistors 300 includes thesource region 308, thedrain region 324, and thegate 322, with the first and second transistors sharing thesource region 308. Thesource region 308 is also shared with a third transistor of the plurality of square waffle gateparallel transistors 300 that includes thesource region 308, adrain region 402, and thegate 322. Thus thesource region 308 is shared between the first, second, and third transistors of the plurality of square waffle gateparallel transistors 300. Similarly, thedrain region 324 is a shared drain region. Thedrain region 324 is one terminal of the second transistor of the plurality of square waffle gateparallel transistors 300, and also is shared with a fourth transistor that includes asource region 404, thedrain region 324, and thegate 322. The pattern continues throughout so that there are three transistors per row and three transistors per column in plurality of square waffle gateparallel transistors 300. -
FIG. 5 is a side cut away view of the square waffle gateparallel transistors 300 ofFIG. 3 , taken at the cross section line AA ofFIG. 4 .FIG. 5 depicts the first and second transistors as discussed above. In addition,FIG. 5 depicts a top surface of thesecond layer 306 covered by anencapsulant 502 that provides electrical insulation between the components. Theencapsulant 502 covers thegate 322, theconductive vias interconnect fingers - The
gate 322 controls the conductivity of thefirst layer 304 from thesource region 308 to thedrain region 316 by applying a voltage potential to thegate 322. Afirst channel 504 is activated by a voltage greater than a threshold voltage being applied to thegate 322. When activated, thefirst channel 504 forms from thesource region 308 to thedrain region 316, permitting charge carriers to flow between thesource region 308 and thedrain region 316. - The
gate 322 also controls the conductivity of thefirst layer 304 from thesource region 308 to thedrain region 324 by applying the voltage potential to thegate 322. Asecond channel 506 is activated by a voltage greater than a threshold voltage being applied to thegate 322. When activated, thesecond channel 506 forms from thesource region 308 to thedrain region 324, permitting charge carriers to flow between thesource region 308 and thedrain region 324. - Unlike the plurality of standard
gate parallel transistors 100, the square waffle gateparallel transistors 300 have channels with the gate spaced equally between the respective source and the drain regions. With the square waffle gateparallel transistors 300, it is not possible to move a conductive via to change a channel length uniformly for all transistors. Movement of the conductive vias in one direction causes movement in an opposite direction for adjacent transistors. This causes a performance imbalance in the parallel transistors, limiting performance of the square waffle gateparallel transistors 300. Because of the symmetry of the plurality of square waffle gateparallel transistors 300, these devices are typically unsuitable for high voltage devices, such as those higher than 3 volts, for example. Thus, what is needed is a device that allows for matched parallel transistors with non-uniform sized source and drain regions. - The present disclosure is directed to a gate pattern for a plurality of adjacent parallel transistors with unequal source and drain areas. Each transistor of the plurality of adjacent parallel transistors has a gate that has a first frame which extends over a perimeter around lateral edges of a source region and a second frame that extends over a perimeter of lateral edges of a drain region. The area of the source region is a different size than the area of the drain region, forming a dissimilar square waffle gate pattern. A system including the discussed devices and a method of forming a final package is also disclosed.
- In some embodiments, a first transistor of the plurality of adjacent parallel transistors is adjacent to the second transistor of the plurality of adjacent parallel transistors. The first and second transistors have gates that are electrically coupled together. Furthermore, the first transistor has a portion of the gate around the source region shared with a portion of the gate around the drain region of the second transistor. In some embodiments, the first transistor also has a portion of the gate around the drain region shared with a portion of the gate around the source region of the second transistor.
- In some embodiments, a portion of the first frame is common with a portion of the second frame. The common portion of the first and second frames is a portion of the gate that controls a semiconductor channel from the source to drain region of the first transistor.
- In some embodiments, one source region in the plurality of adjacent parallel transistors is shared between a first group of four transistors and one drain region in the plurality of adjacent parallel transistors is shared between a second group of four transistors, with one transistor in the first and second groups. In an alternate embodiment, a group of four transistors includes a first source region shared by a first transistor and a second transistor, a first drain region shared by the first transistor and a third transistor, a second source region shared by the third transistor and a fourth transistor, and a second drain region shared by the second transistor and the fourth transistor.
-
FIG. 1 is a perspective cut away view of a high electron mobility transistor (HEMT) device that includes a plurality of standardgate parallel transistors 100. -
FIG. 2 is a top cut away view of the standardgate parallel transistors 100 ofFIG. 1 . -
FIG. 3 is a perspective cut away view of an HEMT device that includes a plurality of square waffle gateparallel transistors 300. -
FIG. 4 is a top view of the square waffle gateparallel transistors 300 ofFIG. 3 , withFIG. 3 showing the cut away at the cross section line AA ofFIG. 4 . -
FIG. 5 is a side cut away view of the square waffle gateparallel transistors 300 ofFIG. 3 , taken at the cross section line AA ofFIG. 4 . -
FIG. 6 is a perspective cut away view of an HEMT device that includes a plurality of dissimilar square waffle gateparallel transistors 600. -
FIG. 7 is a top view of the plurality of dissimilar square waffle gateparallel transistors 600 ofFIG. 6 . -
FIG. 8 is a side cut away view of the plurality of dissimilar square waffle gateparallel transistors 600 ofFIG. 6 , taken at the cross section line BB ofFIG. 7 . -
FIG. 9 is a top view of the plurality of dissimilar square waffle gateparallel transistors 600 having an alternate interconnect finger pattern. -
FIG. 10 is a top view of an alternate embodiment of the gate pattern with a different position and ratio of source to drain areas. -
FIG. 11 is a top view of an alternate embodiment of the gate pattern with non-square frames. -
FIG. 12 is a top view of a plurality of dissimilar square waffle gate parallel transistors, showing the dimension variables of the gate pattern frames. -
FIGS. 13A-13G are various embodiments showing different source to gate to drain ratios. -
FIG. 14 is an alternate embodiment of the plurality of dissimilar square waffle gate parallel transistors, showing a cross section of a device with MOSFET based transistors. - In the following description, certain specific details are set forth in order to provide a thorough understanding of various embodiments of the disclosure. However, one skilled in the art will understand that the disclosure may be practiced without these specific details. In other instances, well-known structures associated with electronic components and fabrication techniques have not been described in detail to avoid unnecessarily obscuring the descriptions of the embodiments of the present disclosure.
- Unless the context requires otherwise, throughout the specification and claims that follow, the word “comprise” and variations thereof, such as “comprises” and “comprising,” are to be construed in an open, inclusive sense; that is, as “including, but not limited to.”
- Reference throughout this specification to “one embodiment” or “an embodiment” means that a particular feature, structure or characteristic described in connection with the embodiment is included in at least one embodiment. Thus, the appearances of the phrases “in one embodiment” or “in an embodiment” in various places throughout this specification are not necessarily all referring to the same embodiment. Furthermore, the particular features, structures, or characteristics may be combined in any suitable manner in one or more embodiments.
- As used in this specification and the appended claims, the singular forms “a,” “an,” and “the” include plural referents unless the content clearly dictates otherwise. It should also be noted that the term “or” is generally employed in its sense including “and/or” unless the content clearly dictates otherwise.
- As used in the specification and appended claims, the use of “correspond,” “corresponds,” and “corresponding” is intended to describe a ratio of or a similarity between referenced objects. The use of “correspond” or one of its forms should not be construed to mean the exact shape or size.
- Throughout the specification, the term “layer” is used in its broadest sense to include a thin film, a cap, or the like, and one layer may be composed of multiple sub-layers.
- Specific embodiments of transistors with a dissimilar square waffle gate pattern are described herein; however, the present disclosure and the reference to certain materials, dimensions, and the details and ordering of processing steps are exemplary and should not be limited to those shown.
- The present disclosure is generally directed to transistor gate layouts, such as those shown in the perspective cut away view of
FIG. 6 . Dissimilar square waffle gate parallel transistors have a gate above a semiconductor layer. The gate forms a plurality of first frames having a first size and a plurality of second frames having a second size. The first and second frames are formed above the semiconductor layer and the lines of the frames define boundaries in source and drain regions in the semiconductor layer. -
FIG. 6 is a perspective cut away view of a high electron mobility (HEMT) device that includes a plurality of dissimilar square waffle gateparallel transistors 600. Asubstrate 602 is covered with afirst layer 604, which is covered with asecond layer 606. In some embodiments, thesubstrate 602 and thelayers substrate 602 is aluminum gallium nitride (AlGaN), sapphire (Al2O3) or diamond (C), thefirst layer 604 is gallium nitride (GaN), and thesecond layer 606 is AlGaN. The first andsecond layers first layer 604 adjacent to thesecond layer 606. Other embodiments include other transistor types. Other transistor types may follow the same three layer structure as discussed above or may have a different number or type of layers. - A
source region 608 is formed in thefirst layer 604. Thesource region 608 is one terminal of one of the plurality of dissimilar square waffle gateparallel transistors 600. In some embodiments, thesource region 608 is defined by aframe 609 around thesource region 608. - Coupled to the
source region 608 is asource interconnect finger 610 coupled to thesource region 608 by a conductive via 612. The conductive via 612 passes through thesecond layer 606 and terminates at a first end in thefirst layer 604. In other embodiments other connectors are used in place of the conductive via 612, such as a contact pad. The conductive via 612 terminates at a second end in thesource interconnect finger 610 at a viaterminal 614. The viaterminal 614 is an enlarged portion of thesource interconnect finger 610 that couples thesource interconnect finger 610 to the conductive via 612. Thesource interconnect finger 610 is a conductive line connecting source regions in the plurality of dissimilar square waffle gateparallel transistors 600 together with respective conductive vias and via terminals. - Adjacent to the
source region 608 is adrain region 616 formed in thefirst layer 604. Thedrain region 616 is a second terminal of one of the plurality of dissimilar square waffle gateparallel transistors 600. In some embodiments, thedrain region 616 is defined by aframe 617 around thedrain region 616. - Coupled to the
drain region 616 is adrain interconnect finger 618 coupled to thedrain region 616 by a conductive via 620. The conductive via 620 passes through thesecond layer 606 and terminates at a first end in thefirst layer 604. In other embodiments other connectors are used in place of the conductive via 620, such as a contact pad. The conductive via 620 terminates at a second end in thedrain interconnect finger 618 at a via terminal. The via terminal is an enlarged portion of thedrain interconnect finger 618 that couples thedrain interconnect finger 618 to the conductive via 620. Thedrain interconnect finger 618 is a conductive line connecting drain regions in the plurality of dissimilar square waffle gateparallel transistors 600 together with respective conductive vias and via terminals. In one embodiment thedrain interconnect finger 618 extends in a parallel direction to thesource interconnect finger 610. - On the
second layer 606 between thesource region 608 and thedrain region 616 is agate 622. In the plurality of dissimilar square waffle gateparallel transistors 600, thegate 622 extends across thesecond layer 606 in a repeating pattern withlines small frames 630 around the source regions andlarge frames 632 around the drain regions. In an alternative embodiment, the repeating pattern forms small frames around the drain regions and large frames around the source regions. In one embodiment theframes second layer 606 at lateral boundaries of thesource region 608 and thedrain region 616, with an opening directly over thesource region 608 and thedrain region 616. Each one of thesmall frames 630 are adjacent to fourlarge frames 632 and each one of thelarge frames 632 are adjacent to foursmall frames 630, except at the perimeter of the pattern in which one or more sides of each frame are not adjacent to another frame. Due to the size disparity of the frames, eachlarge frame 632 is also adjacent to four otherlarge frames 632, except at the perimeter of the pattern in which one or more sides of each frame are not adjacent to another frame. - In some embodiments, each of the
frames line gate 622 is parallel or perpendicular to every other one oflines frames gate 622 is parallel to a first group oflines 623 a or a second group oflines 623 b, the first group oflines 623 a not parallel or perpendicular to the second group oflines 623 b. In yet another embodiment, each line of thegate 622 is parallel to one of thelines gate 622 and not parallel to one of thelines gate 622. - The
source interconnect finger 610 and thedrain interconnect finger 618 are in a first plane parallel to a second plane in which thegate 622 resides. Thesource interconnect finger 610 and thedrain interconnect finger 618 extend at a different angle within the first plane than the angle of each line of thegate 622 within the second plane, the angles measured around an axis tangent to the planes. In an alternate embodiment, thesource interconnect finger 610 and thedrain interconnect finger 618 are at the same angle within the first plane as the angle of the first group of lines 632 a of thegate 622 in the second plane. In some embodiments thesource interconnect finger 610 and thedrain interconnect finger 618 are in different planes parallel to each other. And in some embodiments portions of thesource interconnect finger 610 and thedrain interconnect finger 618 are in the first plane, and portions of thesource interconnect finger 610 and thedrain interconnect finger 618 are in a third plane parallel to the first plane. In some embodiments, thesource interconnect finger 610 and thedrain interconnect finger 618 are parallel to an edge of the die. In some embodiments, at least one of thelines gate 622 is parallel to an edge of the die. - In the embodiment shown in
FIG. 6 thegate 622 is not spaced an equal distance from the conductive via 612 in thesource region 608 as the conductive via 620 in thedrain region 616. Due to source/drain asymmetry, RDSon for the plurality of dissimilar square waffle gateparallel transistors 600 is lower than the plurality of standardgate parallel transistors 100 with an equivalent die footprint and is also lower than the plurality of square waffle gateparallel transistors 300 with an equivalent die footprint. - Alternatively, for a fixed RDSon, the plurality of dissimilar square waffle gate
parallel transistors 600 has a smaller die footprint than the plurality of standardgate parallel transistors 100 and also has a smaller die footprint than the plurality of square waffle gateparallel transistors 300. - In some embodiments, the source/drain asymmetry also provides for a higher voltage tolerance by the plurality of dissimilar square waffle gate
parallel transistors 600 compared to the plurality of standardgate parallel transistors 100 and the plurality of square waffle gateparallel transistors 300. For example, the plurality of dissimilar square waffle gateparallel transistors 600 may be suitable for applications up to 20 volts to 1000 volts, depending on the transistor technology. - Adjacent to the
source region 608 on a side opposite from thedrain region 616 is adrain region 624 formed in thefirst layer 604. Thedrain region 624 is a second terminal of one of the plurality of dissimilar square waffle gateparallel transistors 600. Thedrain region 624 is defined by doping levels of thefirst layer 604 in some embodiments. In other embodiments, thedrain region 624 is defined by aframe 625 around thedrain region 624. - Coupled to the
drain region 624 is adrain interconnect finger 626 coupled to thedrain region 624 by a conductive via 628. The conductive via 628 passes through thesecond layer 606 and terminates at a first end in thefirst layer 604. In other embodiments other connectors are used in place of the conductive via 628, such as a contact pad. The conductive via 628 terminates at a second end in thedrain interconnect finger 626 at a via terminal. The via terminal is an enlarged portion of thedrain interconnect finger 626 that couples thedrain interconnect finger 626 to the conductive via 628. Thedrain interconnect finger 626 extends linearly, connecting to other drain regions in the plurality of dissimilar square waffle gateparallel transistors 600 with respective conductive vias and via terminals. In one embodiment thedrain interconnect finger 626 extends in a parallel direction to thesource interconnect finger 610 and thedrain interconnect finger 618. - On the
second layer 606 between thesource region 608 and thedrain region 624 is thegate 622. The repeating pattern, with thelines small frames 630 around the source regions and thelarge frames 632 around the drain regions, extends around thedrain region 624. In one embodiment, each of theframes gate 622 is parallel or perpendicular to every other line. In an alternate embodiment, each of theframes gate 622 is parallel to the first group oflines 623 a or the second group oflines 623 b, the first group oflines 623 a not parallel or perpendicular to the second group oflines 623 b. In yet another embodiment, each line of thegate 622 is parallel to one of more than two lines of thegate 622 that are not parallel to each other. - The
drain interconnect finger 626 is in the first plane with thesource interconnect finger 610 and thedrain interconnect finger 618, parallel to the second plane in which thegate 622 resides. Thesource interconnect finger 610, thedrain interconnect finger 618, and thedrain interconnect finger 626 extend at a different angle within the first plane than the angle of each line of thegate 622 within the second plane, the angles measured around an axis tangent to the planes. In an alternate embodiment, thesource interconnect finger 610, thedrain interconnect finger 618, and thedrain interconnect finger 626 are at the same angle within the first plane as the angle of the first group oflines 623 a of thegate 622 in the second plane. In some embodiments thesource interconnect finger 610, thedrain interconnect finger 618, and thedrain interconnect finger 626 are in different planes parallel to each other. And in some embodiments portions of thesource interconnect finger 610, thedrain interconnect finger 618, and thedrain interconnect finger 626 are in the first plane, and portions of thesource interconnect finger 610, thedrain interconnect finger 618, and thedrain interconnect finger 626 are in the third plane parallel to the first plane. In some embodiments, thesource interconnect finger 610, thedrain interconnect finger 618, and thedrain interconnect finger 626 are parallel to an edge of the die. And in some embodiments, at least one of thelines gate 622 is parallel to an edge of the die. -
FIG. 7 is a top view of the plurality of dissimilar square waffle gateparallel transistors 600 ofFIG. 6 . Depicted inFIG. 7 are 24 parallel transistors. Each conductive via is coupled to a shared source region or a shared drain region. The shared source regions and the shared drain regions may be shared with two or more transistors. - A first transistor of the plurality of dissimilar square waffle gate
parallel transistors 600 includes thesource region 608, thedrain region 616, and thegate 622. A second transistor of the plurality of dissimilar square waffle gateparallel transistors 600 includes thesource region 608, thedrain region 624, and thegate 622. The first and second transistors are similarly sized and positioned but 180 degrees out of rotation from each other. Thesource region 608 is also shared with a third transistor of the plurality of dissimilar square waffle gateparallel transistors 600 that includes thesource region 608, a drain region 702, and thegate 622. Thus thesource region 608 is shared between the first, second, and third transistors of the plurality of dissimilar square waffle gateparallel transistors 600. Similarly, thedrain region 616 is a shared drain region. Thedrain region 616 is one terminal of the second transistor of the plurality of dissimilar square waffle gateparallel transistors 600, and also is shared with a fourth transistor that includes asource region 704, thedrain region 616, and thegate 622. The pattern continues throughout so that each source and drain region is a terminal of at least two transistors of the plurality of dissimilar square waffle gateparallel transistors 600. - Additional transistors are formed diagonal to the first transistor using the same
source interconnect finger 610,drain interconnect finger 618, andgate 622, but with different conductive vias to thefirst layer 604. Additional transistors are formed diagonal to the second transistor using the samesource interconnect finger 610,drain interconnect finger 626, andgate 622, but with different conductive vias to thefirst layer 604, such as a fifth transistor that includes thesource region 704, the drain region 702, and thegate 622. In addition, in some embodiments, thesource interconnect finger 610 is coupled to other source interconnect fingers by asource master interconnect 700, and thedrain interconnect finger 618 is coupled to thedrain interconnect finger 626 and to other drain interconnect fingers by adrain master interconnect 701. -
FIG. 8 is a side cut away view of the plurality of dissimilar square waffle gateparallel transistors 600 ofFIG. 6 , taken at the cross section line BB ofFIG. 7 .FIG. 8 depicts the first and second transistors as discussed above. In addition,FIG. 8 depicts a top surface of thesecond layer 606 covered by anencapsulant 802 that provides electrical insulation between the components. Theencapsulant 802 covers thegate 622, theconductive vias interconnect fingers - Also shown in
FIG. 8 are lateral boundaries of the source and drain regions. For example, thesource region 608 haslateral boundaries 808 defined by the lines of thegate 622. Additionally, thedrain region 616 haslateral boundaries 810 and thedrain region 624 haslateral boundaries 812 defined by the lines of thegate 622. Thelateral boundaries gate 622. In other embodiments, changes in doping or changes in materials may mark thelateral boundaries - The
gate 622 controls the conductivity of thefirst layer 604 from thesource region 608 to thedrain region 616 by applying a voltage potential to thegate 622. Afirst channel 804 is activated by alternating between a voltage greater than a threshold voltage and a voltage less than a threshold voltage applied to thegate 622. When activated, thefirst channel 804 forms from thesource region 608 to thedrain region 616, permitting charge carriers to flow between thesource region 608 and thedrain region 616. - The
gate 622 also controls the conductivity of thefirst layer 604 from thesource region 608 to thedrain region 624 by applying the voltage potential to thegate 622. Asecond channel 806 is activated by alternating between a voltage greater than a threshold voltage and a voltage less than a threshold voltage applied to thegate 622. When activated, thesecond channel 806 forms from thesource region 608 to thedrain region 624, permitting charge carriers to flow between thesource region 608 and thedrain region 624. - Unlike the square waffle gate
parallel transistors 300, the plurality of dissimilar square waffle gateparallel transistors 600 has thegate 622 spaced different distances from the centers of respective source and drain regions. The gate layout of the plurality of dissimilar square waffle gateparallel transistors 600 permits each of the transistors to be shifted to have a longer length in the drain region than in the source region or a longer length in the source region than in the drain region. -
FIG. 9 is a top view of the plurality of dissimilar square waffle gateparallel transistors 600 having an alternate interconnect finger pattern. LikeFIG. 7 , the embodiment depicted inFIG. 9 includes 24 parallel transistors, each with a conductive via coupled to a shared source region or a shared drain region. The shared source regions and the shared drain regions are shared with two or more transistors. - Coupled to the
source region 608 is asource interconnect finger 902 coupled to thesource region 608 by the conductive via 612. The conductive via 612 passes through thesecond layer 606 and terminates at the first end in thefirst layer 604. In other embodiments other connectors are used in place of the conductive via 612, such as a contact pad. The conductive via 612 terminates at the second end in thesource interconnect finger 902 at a viaterminal 904. The viaterminal 904 is an enlarged portion of thesource interconnect finger 902 that couples thesource interconnect finger 902 to the conductive via 612. Thesource interconnect finger 902 connects to other source regions in the plurality of dissimilar square waffle gateparallel transistors 600, but only uses lines parallel to lines of thegate 622, stepping between via terminals with 90 degree corners. - Coupled to the
drain region 616 is adrain interconnect finger 906 coupled to thedrain region 616 by the conductive via 620. The conductive via 620 passes through thesecond layer 606 and terminates at the first end in thefirst layer 604. In other embodiments other connectors are used in place of the conductive via 620, such as a contact pad. The conductive via 620 terminates at the second end in thedrain interconnect finger 906 at a via terminal. Thedrain interconnect finger 906 connects to other drain regions in the plurality of dissimilar square waffle gateparallel transistors 600, but only uses lines parallel to lines of thegate 622, stepping between via terminals with 90 degree corners. - Similarly, coupled to the
drain region 624 is adrain interconnect finger 908 coupled to thedrain region 624 by the conductive via 628. The conductive via 628 passes through thesecond layer 606 and terminates at the first end in thefirst layer 604. In other embodiments other connectors are used in place of the conductive via 628, such as a contact pad. The conductive via 628 terminates at the second end in thedrain interconnect finger 908 at a via terminal. Thedrain interconnect finger 908 connects to other drain regions in the plurality of dissimilar square waffle gateparallel transistors 600, but only uses lines parallel to lines of thegate 622, stepping between via terminals with 90 degree corners. - In some embodiments, the
source interconnect finger 902 is coupled to other source interconnect fingers by asource master interconnect 910, and thedrain interconnect finger 906 is coupled to thedrain interconnect finger 908 and to other drain interconnect fingers by adrain master interconnect 912. The embodiment shown inFIG. 9 includes interconnect fingers and master interconnects with only right angle connections, meeting possible design or manufacturing constraints. -
FIG. 10 is a top view of an alternate embodiment of the gate pattern with a different position and ratio of source to drain areas. Depicted is a plurality of dissimilar square wafflegate parallel transistors 1000.FIG. 10 depicts an HEMT type transistor; however, any one of a number of transistor layer technologies can be used. Asource region 1004 is at or below thesecond layer 1002. Thesource region 1004 is one terminal of one of the plurality of dissimilar square wafflegate parallel transistors 1000. Adrain region 1008 is at or below thesecond layer 1002 and is adjacent to thesource region 1004. Adrain region 1014 is at or below thesecond layer 1002 and is adjacent to thesource region 1004 on a side opposite from thedrain region 1008. - Although not shown, in some embodiments the source regions are coupled together by a network of source interconnect fingers and a source master interconnect. The drain regions are coupled together by a network of drain interconnect fingers and a drain master interconnect. Coupled between one of the source interconnect fingers and the
source region 1004 is a conductive via 1006. Coupled between one of the drain interconnect fingers and thedrain region 1008 is a conductive via 1010. Coupled between one of the drain interconnect fingers and thedrain region 1014 is a conductive via 1016. - On the
second layer 1002 between thesource region 1004 and thedrain region 1008 is agate 1012. In the plurality of dissimilar square wafflegate parallel transistors 1000, thegate 1012 extends in a repeating pattern with a first group oflines 1018 a intersecting a second group oflines 1018 b to formsmall frames 1020 around the source regions andlarge frames 1022 around the drain regions. In an alternative embodiment, the repeating pattern forms small frames around the drain regions and large frames around the source regions. Each one of thesmall frames 1020 are adjacent to fourlarge frames 1022 and each one of thelarge frames 1022 are adjacent to foursmall frames 1020, except at the perimeter of the pattern in which one or more sides of each frame are not adjacent to another frame. Due to the size disparity of the frames, eachlarge frame 1022 is also adjacent to fourlarge frames 1022, except at the perimeter of the pattern in which one or more sides of each frame are not adjacent to another frame. - In contrast to
FIG. 7 , aframe 1024 around thesource region 1004 is positioned adjacent to a bottom portion of a right side of aframe 1026 around thedrain region 1008 and is positioned adjacent to a top portion of a left side of aframe 1028 around thedrain region 1014. Also in contrast toFIG. 7 , the size disparity between the source regions, the gate width, and the drain regions is increased. -
FIG. 11 is a top view of an alternate embodiment of the gate pattern with non-square frames. Depicted is a plurality of dissimilar parallelogram wafflegate parallel transistors 1100.FIG. 11 depicts an HEMT type transistor; however, any one of a number of transistor layer technologies can be used. Asource region 1104 is at or below thesecond layer 1102. Thesource region 1104 is one terminal of one of the plurality of dissimilar parallelogram wafflegate parallel transistors 1100. Adrain region 1108 is at or below thesecond layer 1102 and is adjacent to thesource region 1104. Adrain region 1114 is at or below thesecond layer 1102 and is adjacent to thesource region 1104 on a side opposite from thedrain region 1108. - Although not shown, in some embodiments the source regions are coupled together by a network of source interconnect fingers and a source master interconnect. The drain regions are coupled together by a network of drain interconnect fingers and a drain master interconnect. Coupled between one of the source interconnect fingers and the
source region 1104 is a conductive via 1106. Coupled between one of the drain interconnect fingers and thedrain region 1108 is a conductive via 1110. Coupled between one of the drain interconnect fingers and thedrain region 1114 is a conductive via 1116. - On the
second layer 1102 between thesource region 1104 and thedrain region 1108 is agate 1112. In the plurality of dissimilar parallelogram wafflegate parallel transistors 1100, thegate 1112 extends in a repeating pattern with a first group oflines 1118 a intersecting a second group oflines 1118 b to formsmall frames 1120 around the source regions andlarge frames 1122 around the drain regions. In an alternative embodiment, the repeating pattern forms small frames around the drain regions and large frames around the source regions. Each one of thesmall frames 1120 are adjacent to fourlarge frames 1122 and each one of thelarge frames 1122 are adjacent to foursmall frames 1120, except at the perimeter of the in which one or more sides of each frame are not adjacent to another frame. Due to the size disparity of the frames, eachlarge frame 1122 is also adjacent to fourlarge frames 1122, except at the perimeter of the pattern in which one or more sides of each frame are not adjacent to another frame. - In contrast to
FIG. 7 , aframe 1124 around thesource region 1104 is positioned adjacent to a bottom portion of a right side of aframe 1126 around thedrain region 1108 and is positioned adjacent to a top portion of a left side of aframe 1128 around thedrain region 1114. Also in contrast toFIG. 7 , each of the frames is a parallelogram, but not a square. In some embodiments, the parallelogram frames are rhombuses. In some embodiments, each of the frames around the source regions are parallelograms of a first size and each of the frames around the drain regions are parallelograms of a second size. In one embodiment, the parallelograms of the first size and the parallelograms of the second size have the same interior angles. In other embodiments, the parallelograms of the first size and the parallelograms of the second size have different interior angles. In one embodiment, thegate 1112 has a non-uniform width across each of thelines -
FIG. 12 is a top view of a plurality of dissimilar square waffle gate parallel transistors, showing the dimension variables of the gate pattern frames. A plurality of dissimilar square wafflegate parallel transistors 1200 includes a transistor having asource region 1202, adrain region 1206, and agate 1204 between thesource region 1202 and thedrain region 1206. Thegate 1204 surrounds thesource region 1202 and thedrain region 1206. - In the embodiment shown in
FIG. 12 , thegate 1202 is not spaced an equal distance from a conductive via in thesource region 1202 as a conductive via in thedrain region 1206. Due to source/drain asymmetry, RDSon for the plurality of dissimilar square wafflegate parallel transistors 1200 is lower than the plurality of standardgate parallel transistors 100 with an equivalent die footprint and is also lower than the plurality of square waffle gateparallel transistors 300 with an equivalent die footprint. To optimize RDSon, in one embodiment, the below equation is satisfied: -
- In the above equation, d1 equals a width of the
gate 1204, d5 equals a width of thesource region 1202, and d6 equals a width of a drain extension. The width of the drain extension is computed by taking a width of thedrain region 1206 minus d5 and divided by two. - Alternatively, for a fixed RDSon, the plurality of dissimilar square waffle
gate parallel transistors 1200 has a smaller die footprint than the plurality of standardgate parallel transistors 100 and also has a smaller die footprint than the plurality of square waffle gateparallel transistors 300. In one embodiment, the reduction in area can be determined using the equation below: -
- In the above equation, ASQR is a total area of a single transistor of the plurality of dissimilar square waffle
gate parallel transistors 1200, AFING is a total area of a single transistor of the plurality of standardgate parallel transistors 100, (W/L)SQR is a width to length ratio of a single transistor of the plurality of dissimilar square wafflegate parallel transistors 1200, and (W/L)FING is a width to length ratio of a single transistor of the plurality of standardgate parallel transistors 100. The width to length ratios are, in one embodiment, calculated using finite elements method. Thus, AreaIncrementSQR,FING is the ratio of area reduction based on the difference between topologies of a dissimilar square waffle gate parallel transistors and standard gate parallel transistors. -
FIGS. 13A-13G are various embodiments of different source to gate to drain ratios for dissimilar square waffle gate parallel transistors. The ratios are exemplary ratios showing relative sizing of one dimension of frames of the transistors, such as width. The ratios shown are exemplary ratios, and other larger or smaller ratios are also within the scope of the disclosure. -
FIG. 13A depicts a plurality of dissimilar square waffle gate parallel transistors including a transistor having asource region 1302, adrain region 1306, and agate 1304 between thesource region 1302 and thedrain region 1306. In this embodiment, the ratio of thedrain region 1306 to thesource region 1302 is 1.2:1 and the ratio of thegate 1304 to thesource region 1302 is 0.5:1. -
FIG. 13B depicts a plurality of dissimilar square waffle gate parallel transistors including a transistor having asource region 1312, adrain region 1316, and agate 1314 between thesource region 1312 and thedrain region 1316. In this embodiment, the ratio of thedrain region 1316 to thesource region 1312 is 2:1 and the ratio of thegate 1314 to thesource region 1312 is 0.5:1. -
FIG. 13C depicts a plurality of dissimilar square waffle gate parallel transistors including a transistor having asource region 1322, adrain region 1326, and agate 1324 between thesource region 1322 and thedrain region 1326. In this embodiment, the ratio of thedrain region 1326 to thesource region 1322 is 3:1 and the ratio of thegate 1324 to thesource region 1322 is 0.5:1. -
FIG. 13D depicts a plurality of dissimilar square waffle gate parallel transistors including a transistor having asource region 1332, adrain region 1336, and agate 1334 between thesource region 1332 and thedrain region 1336. In this embodiment, the ratio of thedrain region 1336 to thesource region 1332 is 5:1 and the ratio of thegate 1334 to thesource region 1332 is 0.5:1. -
FIG. 13E depicts a plurality of dissimilar square waffle gate parallel transistors including a transistor having asource region 1342, adrain region 1346, and agate 1344 between thesource region 1342 and thedrain region 1346. In this embodiment, the ratio of thedrain region 1346 to thesource region 1342 is 2:1 and the ratio of thegate 1344 to thesource region 1342 is 0.2:1. -
FIG. 13F depicts a plurality of dissimilar square waffle gate parallel transistors including a transistor having asource region 1352, adrain region 1356, and agate 1354 between thesource region 1352 and thedrain region 1356. In this embodiment, the ratio of thedrain region 1356 to thesource region 1352 is 2:1 and the ratio of thegate 1354 to thesource region 1352 is 1:1. -
FIG. 13G depicts a plurality of dissimilar square waffle gate parallel transistors including a transistor having asource region 1362, adrain region 1366, and agate 1364 between thesource region 1362 and thedrain region 1366. In this embodiment, the ratio of thedrain region 1366 to thesource region 1362 is 2:1 and the ratio of thegate 1364 to thesource region 1362 is 2:1. -
FIG. 14 is an alternate embodiment of the plurality of dissimilar square waffle gate parallel transistors, showing a cross section of a device with MOSFET based transistors.FIG. 14 depicts parallel metal-oxide-semiconductor field effect transistors (MOSFET) with a dissimilar square waffle gate. In one embodiment, asubstrate 1402 is intrinsic silicon, asemiconductor layer 1404 is a semiconductor, such as doped silicon, and theinsulator 1406 is an insulating material, such as silicon dioxide or silicon nitride. In some embodiments with MOSFET transistors, theinsulator 1406 on thesemiconductor layer 1404 does not extend over a majority of the area of thesemiconductor layer 1404. - Like the dissimilar square waffle gate
parallel transistors 600, the dissimilar square wafflegate parallel transistors 1400 includes source and drain regions; however, in this embodiment the regions are defined by doping of thesemiconductor layer 1404. For example, thesource region 1408 is a doped region of thesemiconductor layer 1404, with the doping extending to thelateral boundaries 1410. A conductive via 1412 couples to thesource region 1408. Thedrain region 1414 is a doped region of thesemiconductor layer 1404, with the doping extending to thelateral boundaries 1416. A conductive via 1418 couples to thedrain region 1414. In one embodiment, the doping of thesource region 1408 is similar to the doping of thedrain region 1414. In other embodiment, the doping of thesource region 1408 is dissimilar or opposite to the doping of thedrain region 1414. In some embodiments thesemiconductor layer 1404 is also doped. - A
gate 1420 operates similarly to thegate 622, with an electric potential causing achannel 1422 to activate in thesemiconductor layer 1404 between thesource region 1408 and thedrain region 1414 that allows electric charge to be carried by charge carriers between thesource region 1408 and thedrain region 1414. The electric potential required at thegate 1422 is dependent on the materials and the doping of the various materials used in the dissimilar square wafflegate parallel transistors 1400. - Similarly, the
drain region 1424 is a doped region of thesemiconductor layer 1404, with the doping extending to thelateral boundaries 1426. A conductive via 1428 couples to thedrain region 1424. In one embodiment, the doping of thesource region 1408 is similar to the doping of thedrain region 1424. In other embodiment, the doping of thesource region 1408 is dissimilar or opposite to the doping of thedrain region 1424. In some embodiments thesemiconductor layer 1404 is also doped. - The
gate 1420 operates similarly to thegate 622, with an electric potential causing achannel 1430 to activate in thesemiconductor layer 1404 between thesource region 1408 and thedrain region 1424 that allows electric charge to be carried by charge carriers between thesource region 1408 and thedrain region 1424. The electric potential required at thegate 1430 is dependent on the materials and the doping of the various materials used in the dissimilar square wafflegate parallel transistors 1400. - In other embodiments, other transistor types may be used with the different gate layouts discussed above. For example, in one embodiment, a plurality of dissimilar square waffle gate parallel transistors is based on a silicon carbon semiconductor. In other embodiments, the plurality of dissimilar square waffle gate parallel transistors is based on printing electronics manufacturing. And in yet other embodiments, other transistor types may be used to realize the features discussed throughout this application.
- The various embodiments described above can be combined to provide further embodiments. These and other changes can be made to the embodiments in light of the above-detailed description. In general, in the following claims, the terms used should not be construed to limit the claims to the specific embodiments disclosed in the specification and the claims, but should be construed to include all possible embodiments along with the full scope of equivalents to which such claims are entitled. Accordingly, the claims are not limited by the disclosure.
Claims (27)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/606,778 US10147796B1 (en) | 2017-05-26 | 2017-05-26 | Transistors with dissimilar square waffle gate patterns |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/606,778 US10147796B1 (en) | 2017-05-26 | 2017-05-26 | Transistors with dissimilar square waffle gate patterns |
Publications (2)
Publication Number | Publication Date |
---|---|
US20180342594A1 true US20180342594A1 (en) | 2018-11-29 |
US10147796B1 US10147796B1 (en) | 2018-12-04 |
Family
ID=64401754
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/606,778 Active US10147796B1 (en) | 2017-05-26 | 2017-05-26 | Transistors with dissimilar square waffle gate patterns |
Country Status (1)
Country | Link |
---|---|
US (1) | US10147796B1 (en) |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR102747647B1 (en) | 2020-09-10 | 2024-12-27 | 삼성전자주식회사 | Integrated circuit devices |
Citations (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5550728A (en) * | 1994-04-18 | 1996-08-27 | Analog Devices, Inc. | Charge pump converter structure |
US5635742A (en) * | 1994-02-02 | 1997-06-03 | Nissan Motor Co., Ltd. | Lateral double-diffused mosfet |
US5852315A (en) * | 1995-04-06 | 1998-12-22 | Ind Tech Res Inst | N-sided polygonal cell layout for multiple cell transistor |
US6320223B1 (en) * | 1999-03-18 | 2001-11-20 | U.S. Philips Corporation | Electronic device comprising a trench gate field effect device |
US6437402B1 (en) * | 1999-09-08 | 2002-08-20 | Rohm Co., Ltd. | Power MOS transistor |
US20030136984A1 (en) * | 2002-01-21 | 2003-07-24 | Semiconductor Technology Academic Research Center | Semiconductor device |
US6946706B1 (en) * | 2003-07-09 | 2005-09-20 | National Semiconductor Corporation | LDMOS transistor structure for improving hot carrier reliability |
US20090166681A1 (en) * | 2008-01-02 | 2009-07-02 | Marc Tiebout | MOS Transistor and Semiconductor Device |
US8513716B2 (en) * | 2010-01-29 | 2013-08-20 | Semiconductor Components Industries, Llc | Semiconductor device |
US8791508B2 (en) * | 2010-04-13 | 2014-07-29 | Gan Systems Inc. | High density gallium nitride devices using island topology |
US9029866B2 (en) * | 2009-08-04 | 2015-05-12 | Gan Systems Inc. | Gallium nitride power devices using island topography |
US9064947B2 (en) * | 2009-08-04 | 2015-06-23 | Gan Systems Inc. | Island matrixed gallium nitride microwave and power switching transistors |
Family Cites Families (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4959325A (en) | 1989-02-24 | 1990-09-25 | Micron Technology, Inc. | Reduction of electric field effect in the bird's beak region of a DRAM cell following expansion of active region through local encroachment reduction |
US5192989A (en) | 1989-11-28 | 1993-03-09 | Nissan Motor Co., Ltd. | Lateral dmos fet device with reduced on resistance |
EP1410444B1 (en) | 2001-07-24 | 2012-08-22 | Cree, Inc. | Insulating Gate AlGaN/GaN HEMT |
JP2007335808A (en) | 2006-06-19 | 2007-12-27 | Matsushita Electric Ind Co Ltd | Semiconductor device |
US8283699B2 (en) | 2006-11-13 | 2012-10-09 | Cree, Inc. | GaN based HEMTs with buried field plates |
JP5307991B2 (en) | 2007-07-27 | 2013-10-02 | セミコンダクター・コンポーネンツ・インダストリーズ・リミテッド・ライアビリティ・カンパニー | Semiconductor device |
US9583478B1 (en) | 2010-04-16 | 2017-02-28 | Silego Technology, Inc. | Lateral power MOSFET |
US20130095650A1 (en) | 2011-10-14 | 2013-04-18 | Neofocal Systems, Inc. | System And Method For Constructing Waffle Transistors |
JP2015008280A (en) | 2013-05-30 | 2015-01-15 | 日亜化学工業株式会社 | Field effect transistor |
US9577039B2 (en) | 2014-12-30 | 2017-02-21 | Infineon Technologies Ag | Transistor structure with reduced parasitic side wall characteristics |
-
2017
- 2017-05-26 US US15/606,778 patent/US10147796B1/en active Active
Patent Citations (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5635742A (en) * | 1994-02-02 | 1997-06-03 | Nissan Motor Co., Ltd. | Lateral double-diffused mosfet |
US5550728A (en) * | 1994-04-18 | 1996-08-27 | Analog Devices, Inc. | Charge pump converter structure |
US5852315A (en) * | 1995-04-06 | 1998-12-22 | Ind Tech Res Inst | N-sided polygonal cell layout for multiple cell transistor |
US6320223B1 (en) * | 1999-03-18 | 2001-11-20 | U.S. Philips Corporation | Electronic device comprising a trench gate field effect device |
US6437402B1 (en) * | 1999-09-08 | 2002-08-20 | Rohm Co., Ltd. | Power MOS transistor |
US20030136984A1 (en) * | 2002-01-21 | 2003-07-24 | Semiconductor Technology Academic Research Center | Semiconductor device |
US6946706B1 (en) * | 2003-07-09 | 2005-09-20 | National Semiconductor Corporation | LDMOS transistor structure for improving hot carrier reliability |
US20090166681A1 (en) * | 2008-01-02 | 2009-07-02 | Marc Tiebout | MOS Transistor and Semiconductor Device |
US9029866B2 (en) * | 2009-08-04 | 2015-05-12 | Gan Systems Inc. | Gallium nitride power devices using island topography |
US9064947B2 (en) * | 2009-08-04 | 2015-06-23 | Gan Systems Inc. | Island matrixed gallium nitride microwave and power switching transistors |
US8513716B2 (en) * | 2010-01-29 | 2013-08-20 | Semiconductor Components Industries, Llc | Semiconductor device |
US8791508B2 (en) * | 2010-04-13 | 2014-07-29 | Gan Systems Inc. | High density gallium nitride devices using island topology |
Also Published As
Publication number | Publication date |
---|---|
US10147796B1 (en) | 2018-12-04 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9685564B2 (en) | Gate-all-around field effect transistors with horizontal nanosheet conductive channel structures for MOL/inter-channel spacing and related cell architectures | |
US20240153948A1 (en) | Semiconductor device | |
US7838948B2 (en) | Fin interconnects for multigate FET circuit blocks | |
US9490323B2 (en) | Nanosheet FETs with stacked nanosheets having smaller horizontal spacing than vertical spacing for large effective width | |
US11469227B2 (en) | Semiconductor device and a method for fabricating the same | |
US9646967B2 (en) | Semiconductor device | |
US11848382B2 (en) | Semiconductor device | |
US7339241B2 (en) | FinFET structure with contacts | |
US10665692B2 (en) | Non-self aligned gate contacts formed over the active region of a transistor | |
US20180130786A1 (en) | Semiconductor device and method of manufacturing semiconductor device | |
US9917172B2 (en) | Semiconductor device for compensating internal delay, methods thereof, and data processing system having the same | |
KR20230076089A (en) | Integrated circuit devices including a power rail and methods of forming the same | |
US10937891B2 (en) | Spacer structure and manufacturing method thereof | |
US20040238897A1 (en) | MOS semiconductor device | |
US10147796B1 (en) | Transistors with dissimilar square waffle gate patterns | |
US10403624B2 (en) | Transistors with octagon waffle gate patterns | |
US20150102394A1 (en) | Electrostatic discharge protection device | |
TWI566401B (en) | Multi-fin fin field effect transistor with low resistance gate structure | |
US11670631B2 (en) | Semiconductor device | |
US12249543B2 (en) | Semiconductor device including plurality of gate fingers with various levels | |
US10192825B1 (en) | Semiconductor device | |
US20250048697A1 (en) | Semiconductor devices including gate structures and impurity regions | |
US20240355878A1 (en) | Integrated circuit devices including stacked transistors and methods of forming the same | |
US20220384598A1 (en) | Buried pad for use with gate-all-around device | |
US20210083059A1 (en) | Semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: STMICROELECTRONICS DESIGN AND APPLICATION S.R.O., Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:VACULA, PATRIK;VACULA, MILOS;KOTE, VLASTIMIL;AND OTHERS;REEL/FRAME:042518/0196 Effective date: 20170510 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
AS | Assignment |
Owner name: STMICROELECTRONICS INTERNATIONAL N.V., SWITZERLAND Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:STMICROELECTRONICS DESIGN AND APPLICATION S.R.O.;REEL/FRAME:061796/0218 Effective date: 20221031 |