US20180218970A1 - Method for forming solder bumps using sacrificial layer - Google Patents

Method for forming solder bumps using sacrificial layer Download PDF

Info

Publication number
US20180218970A1
US20180218970A1 US15/935,984 US201815935984A US2018218970A1 US 20180218970 A1 US20180218970 A1 US 20180218970A1 US 201815935984 A US201815935984 A US 201815935984A US 2018218970 A1 US2018218970 A1 US 2018218970A1
Authority
US
United States
Prior art keywords
solder
layer
metallic layer
substrate
openings
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US15/935,984
Inventor
Eric P. Lewandowski
Jae-Woong Nah
Peter J. Sorce
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
International Business Machines Corp
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corp filed Critical International Business Machines Corp
Priority to US15/935,984 priority Critical patent/US20180218970A1/en
Publication of US20180218970A1 publication Critical patent/US20180218970A1/en
Assigned to INTERNATIONAL BUSINESS MACHINES CORPORATION reassignment INTERNATIONAL BUSINESS MACHINES CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: LEWANDOWSKI, ERIC P., NAH, JAE-WOONG, SORCE, PETER J.
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • H01L23/49816Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/027Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
    • H01L21/0271Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers
    • H01L21/0273Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers characterised by the treatment of photoresist layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3205Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
    • H01L21/32051Deposition of metallic or metal-silicide layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3205Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
    • H01L21/321After treatment
    • H01L21/3213Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer
    • H01L21/32133Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4846Leads on or in insulating or insulated substrates, e.g. metallisation
    • H01L21/4853Connection or disconnection of other leads to or from a metallisation, e.g. pins, wires, bumps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49838Geometry or layout
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/02Apparatus or processes for manufacturing printed circuits in which the conductive material is applied to the surface of the insulating support and is thereafter removed from such areas of the surface which are not intended for current conducting or shielding
    • H05K3/06Apparatus or processes for manufacturing printed circuits in which the conductive material is applied to the surface of the insulating support and is thereafter removed from such areas of the surface which are not intended for current conducting or shielding the conductive material being removed chemically or electrolytically, e.g. by photo-etch process
    • H05K3/061Etching masks
    • H05K3/064Photoresists
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/10Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern
    • H05K3/12Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern using thick film techniques, e.g. printing techniques to apply the conductive material or similar techniques for applying conductive paste or ink patterns
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/30Assembling printed circuits with electric components, e.g. with resistor
    • H05K3/32Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits
    • H05K3/34Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits by soldering
    • H05K3/3457Solder materials or compositions; Methods of application thereof
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/11Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49866Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers characterised by the materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49866Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers characterised by the materials
    • H01L23/49894Materials of the insulating layers or coatings
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2203/00Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
    • H05K2203/04Soldering or other types of metallurgic bonding
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/40Forming printed elements for providing electric connections to or between printed circuits
    • H05K3/4007Surface contacts, e.g. bumps

Definitions

  • the present application relates generally to semiconductor devices and methods for the manufacture thereof, and more specifically to solder bump formation for producing such devices, and to semiconductor devices that are provided with such solder bumps.
  • Microelectronic substrates include, but are not limited to, integrated circuit chips, printed circuit boards, multi-chip module substrates, and other electronic packaging substrates that are used in microelectronic systems.
  • solder bump technology which is also referred to as C4 (controlled collapse circuit connection) or “flip chip” technology, is increasingly being used for microelectronic packaging.
  • C4 controlled collapse circuit connection
  • flip chip solder bump technology
  • solder bump technology enables the utilization of the entire area of a microelectronic substrate for connection rather than only a peripheral portion thereof. High performance may be obtained because high frequency signal transmission may be obtained due to direct bonding.
  • the formation of a sacrificial metallic layer is incorporated into a method for forming solder bumps.
  • An example method is an injection molded solder (IMS) process for forming solder bumps on the contact pads of package substrates.
  • IMS injection molded solder
  • the process is applicable to fine pitch architectures and chip size packaging substrates.
  • the metallic layer may function as a barrier layer and eliminate unwanted reactions between a dry film (photoresist) layer and a solder resist layer during solder deposition. Also, the metallic layer protects the solder resist layer and underlying substrate from chemical compositions used to strip the dry film. After removal of the dry film, the metallic layer can be selectively etched, thus avoiding damage to, and delamination of, the solder resist. In embodiments, portions of the metallic film can be alloyed with the as-deposited solder composition.
  • a method of making a circuit includes forming a metallic layer on a substrate having a plurality of electrically conductive contact pads, applying a photoresist layer on the metallic layer, forming a plurality of first openings in the photoresist layer above the contact pads exposing portions of the metallic layer, etching the exposed portions of the metallic layer, placing solder over the contact pads, removing the photoresist layer with a chemical composition, the substrate being protected from the chemical composition by the metallic layer, and etching the remaining metallic layer.
  • a method of making a circuit includes forming a metallic layer on a substrate having a plurality of electrically conductive contact pads, applying a photoresist layer on the metallic layer, forming a plurality of first openings in the photoresist layer above the contact pads exposing portions of the metallic layer, placing solder over the exposed portions of the metallic layer, removing the photoresist layer with a chemical composition, the substrate being protected from the chemical composition by the metallic layer, and etching the metallic layer, wherein the exposed portions of the metallic layer at least partially diffuse into the solder.
  • a circuit such as an integrated circuit includes a substrate, a patterned photoresist layer and a barrier layer disposed on the substrate, and a solder bump disposed on the barrier layer, wherein the barrier layer thickness is from 10 nm to 1000 nm (1 micrometer).
  • the barrier layer may react with the solder bump and adds to the solder bump composition, and is chemically resistant to chemical compositions used to remove the photoresist layer.
  • FIG. 1A is a schematic diagram illustrating a method according to one embodiment of forming solder bumps on an organic substrate having a plurality of exposed contact pads;
  • FIG. 1B shows the formation of a metallic layer over the contact pads of FIG. 1A ;
  • FIG. 1C shows a patterned photoresist layer disposed over the metallic layer
  • FIG. 1D shows etching of the metallic layer within openings defined by the photoresist layer
  • FIG. 1E shows the formation of solder bumps within openings defined by the photoresist layer and over the contact pads
  • FIG. 1F shows stripping of the photoresist layer
  • FIG. 1G shows solder bumps disposed over the contact pads after removal of the metallic layer
  • FIG. 2A is a schematic diagram illustrating a method of forming solder bumps according to a further embodiment where a metallic layer is disposed over contact pads formed on an organic substrate;
  • FIG. 2B shows a patterned photoresist layer disposed over the metallic layer
  • FIG. 2C shows the formation of solder bumps within openings defined by the photoresist layer and over the metallic layer whereby the solder is alloyed with the metallic layer;
  • FIG. 2D shows alloyed solder bumps disposed over the contact pads after removal of the photoresist layer
  • FIG. 3A shows a plan view of an organic substrate having a plurality of electrically conductive pads
  • FIG. 3B shows the substrate of FIG. 3A after blanket deposition of 100 nm of aluminum
  • FIG. 3C shows the substrate after formation of solder bumps via IMS
  • FIG. 3D shows the substrate after stripping the dry film photoresist
  • FIG. 3E shows the substrate after etching of the aluminum.
  • FIG. 1 depicts a substrate 100 having a plurality of electrically conductive contact pads 102 , a layer of solder resist 104 located on a portion of the substrate 100 , and openings 106 in the solder resist 104 that expose electrically conductive pads 102 .
  • Such a structure can be obtained by depositing the layer of solder resist 104 followed by patterning and etching to expose the contact pads 102 , or by applying a pre-manufactured contact pad assembly to the substrate 100 .
  • a layer of solder resist 104 can be applied to a substrate 100 such as a printed circuit board either by a screening method or by dispensing from a caulking cartridge using a pneumatic system.
  • substrate 100 is an organic substrate.
  • organic substrates include laminate materials made of glass fibers in an epoxy, for example, FR-4 (flame retardant type 4) and BT-resin (bismaleimidetriazine resin).
  • Contact pads 102 comprise an electrical conductor such as a solder wettable electrical conductor.
  • the contact pads 102 may be arranged in rows or arrays on the substrate 100 , and may comprise a conductive metal such as copper, gold, palladium, or nickel.
  • the solder resist 104 is a polymeric material that prevents the solder from bridging between conductors.
  • the solder resist 104 may comprise a material non-reactive with solder, for example, epoxy resin, acryl resin, or polyamide resin.
  • the solder resist 104 may comprise a photopolymer.
  • a conformal metallic layer 108 is applied over the structure of FIG. 1A .
  • the metallic layer 108 is formed directly over exposed portions of the contact pads 102 and the solder resist 104 .
  • the metallic layer 108 which may comprise Al, Ti, Cr, Fe, Ni, Cu, Pd, Au, a rare earth metal, and alloys thereof, has a thickness of 10 nm to 1 micron (e.g., 10, 20, 50, 100, 200, 500, or 1000 nm, including ranges between any of the foregoing).
  • a dry film photoresist 112 is applied to the substrate above the metallic layer 108 .
  • the dry film 112 may comprise a photosensitive resin laminated body made from three layers, i.e., a carrier film, a photosensitive resin layer laminated on the carrier film, and a cover film that is disposed on the surface of the photosensitive resin layer (opposite to the carrier film).
  • the carrier film within the laminated body may comprise a polymer film such as, for example, a polyester film.
  • a polyester carrier film may be synthesized from polyethylene terephthalate.
  • a photosensitive layer comprises: a) a multifunctional monomer whose photopolymerization is induced by light, b) a radical-inducing photo-initiator to bring about the photopolymerization, c) a binder polymer to provide mechanical strength, and adhesiveness of a photopolymerization composition, and d) additives such as dyes, stabilizers, adhesion promoters or thermal polymerization inhibitors. These materials, dissolved in an appropriate solvent, are coated on a polyester carrier film and then dried.
  • An example cover film is a polyolefin film.
  • the carrier film provides mechanical support for the laminate, while the cover film serves as a damage resistance layer.
  • the dry film 112 may be heat resistant at solder reflow temperatures, e.g., at temperatures above 300° C., and may be applied using a pressurized hot roll.
  • a dry film photoresist 112 having uniform thickness e.g., 20 to 50 microns
  • Openings 114 are formed in the dry film 112 by patterning followed by etching or laser drilling after cure of dry film 112 (see FIG. 1C ).
  • the dry film 112 may be cured by heat treatment in an oven after forming openings 114 in the dry film 112 , but before molten solder injection.
  • Openings 110 are then formed in the metallic layer 108 by patterning followed by etching or laser drilling (see FIG. 1D ).
  • a dry film 112 with openings 114 may be used as a mask to form openings 110 in the metallic layer 108 .
  • Openings 110 , 114 may have the same or larger dimensions as the openings 106 in the solder resist and may be smaller than the dimensions of the contact pads 102 .
  • the opening size of the dry film 112 and the metallic layer 108 depends on the thickness of each layer, and the desired solder volume per pad.
  • Solder bumps may be formed or placed on the contact pads 102 in many ways, including evaporation, electroplating, printing, jetting, stud bumping, and direct placement. The results of these methods may differ in bump size and spacing (“pitch”), solder components and composition, cost, manufacturing time, equipment required, and assembly temperature.
  • pitch bump size and spacing
  • High lead solder is commonly used to form bumps via evaporation.
  • Low lead eutectic solder cannot readily be evaporated because of the difference in vapor pressures of lead and tin. Bump size and shape is determined by the mask openings and spacing. The evaporated solder is reflowed to form a spherical solder bump.
  • the evaporated bump allows good control of the alloy and uniform bump heights, though the process is limited to high lead solders with binary (two-component) alloys.
  • Bumping begins with photo-patterning and plating a minibump (typically copper) on the bump sites. This thick copper allows the use of high-tin eutectic solders without consuming the thin copper contact pad layer.
  • a second photopatterning and plating of the solder alloy over the minibump forms the solder bump. The photoresist is then removed from the wafer and the bump is reflowed to form a sphere.
  • Electroplated bumping processes generally are less costly than evaporated bumping. Plating can allow a close bump spacing (35 to 50 microns) and may be used with high bump count (>3,000) chips because of its small feature size and precision.
  • Plating bath solutions and current densities must be controlled to avoid variations in alloy composition and bump height across the wafer. Plating generally is limited to binary alloys.
  • solder may be deposited by printing solder paste onto the contact pad by stencil or other means, and reflowing the solder paste to form a spherical solder bump.
  • the printing process is less costly than evaporated processes, and comparable in cost to electroplating.
  • Solder paste gives good control of the bump composition, and allows a variety of alloys to be used, including eutectic, lead-free, non-binary, and low alpha particle solders.
  • printed solder bumps cannot achieve the close spacing of plated or injection molded bumps.
  • solder bumping Less common methods of solder bumping include solder bump bonding with solder wire, solder jetting with molten solder, and solder ball placement directly onto the contact pad.
  • Solder bump bonding uses solder wire in a modified wire bonder to place a ball of solder directly onto the contact pad. The scrubbing action of the wire bonder causes the solder ball to bond to the pad. The solder wire is broken off above the bump, leaving the bump on the pad, where it can be reflowed. Solder bump bonding is a serial process, producing bumps one by one at rates up to about 8 per second. Solder bump bonding has advantages in allowing closer spacing than printed bumps.
  • Solder jetting places solder bumps by controlling a stream of droplets of molten solder.
  • Demand mode jetting systems use piezoelectrics or resistive heating to form droplets in much the same manner as an ink-jet printer. Mechanical positioning directs the droplet placement.
  • Continuous mode jetting systems use a continuous stream of solder droplets with electrostatic deflection of the charged droplets to control placement.
  • Solder ball placement bumping depends on directly placing micro-spheres of solder on the contact pad, similar to methods well developed for ball-grid array (BGA) and chip scale packages (CSP).
  • BGA ball-grid array
  • CSP chip scale packages
  • a solder fill head moves translationally with respect to the substrate 100 .
  • Such movement may be provided by moving the fill head with respect to the substrate, by moving the substrate while maintaining the fill head in a stationary position, or both.
  • Molten flux-free solder is injected into the openings 114 and preferably completely fills the openings 106 , 110 , 114 above the contact pads 102 so that the solder is level with the top surface of the dry film 112 .
  • Molten solder refers to a solder composition that has been liquified such as by the application of heat.
  • Flux refers to a chemical cleaning agent, flowing agent or purifying agent such as a hydrocarbon compound or resin that may be incorporated into a solder composition.
  • fluxes are omitted from the solder compositions used in conjunction with the IMS process disclosed herein.
  • the solder is filled at least to a level higher than the thickness of the solder resist layer 104 , allowing the formation of solder bumps 118 of desired height.
  • the IMS process and solder solidification may be conducted in a low oxygen environment, preferably less than 10,000 ppm oxygen, such as in a nitrogen environment.
  • a nitrogen or other inert environment during the IMS process enhances balling-up of the molten solder during solidification thereof.
  • the presence of a nitrogen or other inert environment may be used to eliminate a subsequent reflow process.
  • solder bumps 118 following solidification are shown schematically in FIG. 1E .
  • Solder bumps 118 have rounded top surfaces that extend above the top surface of the dry film 112 . There is substantially no decrease of the solder volume during the process.
  • the dry film 112 and metallic layer 108 are removed to produce the structure shown in FIG. 1G , where solder bumps 118 are disposed directly over contact pads 102 .
  • An optional reflow step may then be conducted such that solder structures become substantially hemispherical solder bumps.
  • removal of the dry film 112 and the metallic layer 108 may be performed in successive steps.
  • the metallic layer 108 protects the solder resist layer 104 and underlying substrate 100 from chemical compositions used to strip the dry film 112 .
  • a chemical composition such as dimethylsulfoxide (DMSO) can be used to remove the dry film 112 .
  • DMSO dimethylsulfoxide
  • an acid etch can be used to remove the exposed metallic layer 108 .
  • the acid etch is selective to the metallic layer 108 and beneficially does not react with or damage the solder mask or solder bumps.
  • An example acid etch comprises phosphoric acid.
  • Metallic layer 108 is a sacrificial layer disposed between the dry film 112 and the solder mask 104 that facilitates removing the dry film 112 without damaging the solder mask 104 . After removal of the dry film 112 , the metallic layer 108 can be removed using a process that is not damaging to the solder mask 104 .
  • openings 110 are formed in the metallic layer 108 prior to forming the solder bumps 118 .
  • the metallic layer 108 is removed from over the contact pads 102 prior to deposition of the solder such that the deposited solder is disposed directly on the contact pads 102 .
  • FIGS. 2A-2D there are illustrated a series of steps in accordance with a second embodiment for producing solder bumps.
  • a substrate 100 having a plurality of electrically conductive contact pads 102 and a layer of solder resist 104 with openings in the solder resist 104 .
  • Such a structure can be obtained by depositing the layer of solder resist 104 followed by patterning and etching to expose the contact pads 102 , or by applying a pre-manufactured contact pad assembly to the substrate 100 .
  • a conformal metallic layer 108 is applied over exposed portions of the contact pads 102 and the solder resist 104 , and a dry film photoresist 112 is applied to the substrate 100 above the metallic layer 108 .
  • openings 114 are formed in the dry film 112 by patterning followed by etching or laser drilling. Openings 114 may have the same or larger dimensions as the openings in the solder resist 104 and may be smaller than the dimensions of the contact pads 102 .
  • solder bumps may be formed or placed on the contact pads 102 in many ways, including evaporation, electroplating, printing, jetting, stud bumping, and direct placement.
  • IMS injection molded solder
  • a solder fill head moves translationally with respect to the substrate 100 and molten flux-free solder is injected into the openings 114 and preferably completely fills the openings 106 , 114 above the contact pads 102 so that the solder is level with the top surface of the dry film 112 .
  • the solder is filled at least to a level higher than the thickness of the solder resist layer 104 , allowing the formation of solder bumps 118 of desired height.
  • openings are not formed in the metallic layer 108 prior to forming the solder bumps.
  • the deposited solder is disposed directly on the metallic layer 108 .
  • the portion of the metallic layer 108 within opening 114 diffuses into the overlying solder.
  • the composition of the associated solder bump is thus an amalgamation (alloy) comprising both deposited solder and material from the metallic layer 108 .
  • Diffusion of the metallic layer material into the solder may be sufficiently facile that the metallic layer material is homogeneously dispersed throughout the solder bump.
  • the metallic layer material may be non-homogeneously dispersed throughout the solder bump.
  • all or substantially all of the metallic layer 108 disposed over the contact pads 102 is incorporated into a solder bump.
  • the dry film 112 and remaining metallic layer 108 may be removed in successive steps.
  • the metallic layer 108 protects the solder resist layer 104 and underlying substrate 100 from the chemical composition(s) used to strip the dry film 112 .
  • a chemical composition such as dimethylsulfoxide (DMSO) can be used to remove the dry film 112 .
  • DMSO dimethylsulfoxide
  • an acid etch such as a phosphoric acid etch can be used to remove the remaining metallic layer 108 .
  • the resultant structure includes alloyed solder bumps disposed directly over contact pads 102 .
  • the metallic layers are not retained in the final device.
  • Metallic layer materials particularly suitable for in situ alloying of the solder bumps include rare earth metals including, but not limited to, scandium, yttrium, lanthanum, cerium, praseodymium, promethium, neodymium, samarium, europium, gadolinium, terbium, dysprosium, holmium, erbium, thulium, ytterbium, and lutetium.
  • rare earth metals including, but not limited to, scandium, yttrium, lanthanum, cerium, praseodymium, promethium, neodymium, samarium, europium, gadolinium, terbium, dysprosium, holmium, erbium, thulium, ytterbium, and lutetium.
  • solder bumps can be made from pure tin (Sn) as well as binary, tertiary, and quaternary tin-based alloys.
  • Suitable tin alloys may include copper (Cu), zinc (Zn), silver (Ag), gold (Au) and/or bismuth (Bi), e.g., Sn:Cu, Sn:Zn, Sn:Ag, Sn:Au, Sn:Bi, Sn:Ag:Cu, and Sn—Ag—Cu—Bi.
  • Such compositions may comprise eutectic compositions.
  • a eutectic composition exhibits the minimum solidification temperature.
  • Sn:Ag:Cu solders have a eutectic composition at 3.5 wt. % Ag, 0.9 wt. % Cu (balance Sn) and a corresponding eutectic temperature of 217° C.
  • Example solder compositions are lead-free.
  • Lead-free solder alloys may be modified by doping a minor amount of alloying elements (such as Fe, Co, Ni, Zn, In, Bi, rare earths, and others). Without wishing to be bound by theory, it is believed that minor alloying elements such as Zn, Ni and Co are effective in reducing the amount of undercooling in Sn-rich solders.
  • Example Pb-free solder compositions may include 85 to 99.9 wt. % tin.
  • a solder bump formed from a silver-tin alloy for example, may comprise 2.5 wt. % to 4.5 wt. % silver and 97.5 wt. % to 95.5 wt. % tin, e.g., 3.5 wt. % silver and 96.5 wt. % tin.
  • Solder bumps that include a rare earth metal may comprise up to 3 wt. % rare earth metal (e.g., 0.05, 0.1, 0.2, 0.5, 1, 2 or 3 wt. % rare earth metal, including ranges between any of the foregoing values).
  • Table 1 Summarized in Table 1 are example solder bump compositions, including the composition of the solder as-deposited (e.g., via IMS) and the composition of the solder bump following in-situ alloying with a rare earth metallic layer.
  • FIG. 3A shows a plan view of a substrate including plural contact pads exposed by openings in a layer of solder resist.
  • a blanket layer of aluminum (thickness of ⁇ 100 nm) was deposited over the substrate via sputtering from an aluminum target ( FIG. 3B ).
  • flux-free molten solder was injected into the openings to form plural solder bumps ( FIG. 3C ).
  • the dry film was stripped using DMSO ( FIG. 3D ) and then the remaining aluminum layer was etched with phosphoric acid. The resulting structure is shown in FIG. 3E .
  • incorporation of a sacrificial metallic layer into a process for forming solder bumps eliminates undesired reactions between the dry film photoresist and the solder resist, and allows efficient and benign removal of each of the photoresist layer and the metallic barrier layer.
  • the disclosed methods are applicable to high- and low-volume solder bump formation in fine pitch architectures and chip size packaging substrates, and are economical compared to conventional methods such as those using electroformed metal masks for solder paste printing.
  • the solder bump height can range from 20 microns to 70 microns.
  • 70 micron high solder bumps (above the solder resist) can be formed on 150 micron pitch substrates (4,500 areal arrays in an area of 11 ⁇ 15 mm) and 35 micron high solder bumps can be formed on 80 micron pitch substrates (15,000 bumps in an area of 10 ⁇ 10 mm).
  • the methods described above can be used in the fabrication and packaging of integrated circuit chips.
  • techniques set forth herein can be used to make arrays of solder bumps for attachment to an integrated circuit chip.
  • the chip design can be created, for example, in a graphical computer programming language, and stored in a computer storage medium (such as a disk, tape, physical hard drive, or virtual hard drive such as in a storage access network). If the designer does not fabricate chips or the photolithographic masks used to fabricate chips, the designer may transmit the resulting design by physical means (e.g., by providing a copy of the storage medium storing the design) or electronically (e.g., through the Internet) to such entities, directly or indirectly.
  • physical means e.g., by providing a copy of the storage medium storing the design
  • electronically e.g., through the Internet
  • the stored design can then be converted into an appropriate format such as, for example, Graphic Design System II (GDSII), for the fabrication of photolithographic masks, which typically include multiple copies of the chip design in question that are to be formed on a wafer.
  • GDSII Graphic Design System II
  • the photolithographic masks can be utilized to define areas of the wafer (and/or the layers thereon such as the resist layers) to be patterned or etched or otherwise processed.
  • the resulting integrated circuit chips can be distributed as a single wafer that has multiple unpackaged chips, as a bare die, or in packaged form.
  • the chip may be mounted in a single chip package or in a multichip package.
  • the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either an intermediate product, such as a motherboard, or an end product.
  • an element such as a layer or region that is “on” or “over” or “disposed over” a substrate or other layer refers to formation above, or in contact with, a surface of the substrate or layer.
  • intervening structural layers may optionally be present between the layer and the substrate.
  • an element when an element is referred to as being “directly on” or “directly over” another element, there are no intervening elements present.
  • an element when an element is referred to as being “beneath” or “under” another element, it can be directly beneath or under the other element, or intervening elements may be present.
  • an element when an element is referred to as being “directly beneath” or “directly under” another element, there are no intervening elements present.

Abstract

A barrier layer is formed over electrically conductive contact pads on a substrate such as a wafer. A photoresist layer is applied over the barrier layer, and openings in the photoresist layer are filled with solder to form solder bumps. The barrier layer may be removed from within the openings prior to filling the openings with solder. The process is applicable to fine pitch architectures and chip size packaging substrates. The photoresist layer and portions of the barrier layer outside of the openings are removed following solder fill.

Description

    BACKGROUND
  • The present application relates generally to semiconductor devices and methods for the manufacture thereof, and more specifically to solder bump formation for producing such devices, and to semiconductor devices that are provided with such solder bumps.
  • As the density of electronic devices increases, packaging of one microelectronic substrate to another has become increasingly difficult. As a result, high performance, robust and reliable interconnection systems and methods are desirable. Microelectronic substrates include, but are not limited to, integrated circuit chips, printed circuit boards, multi-chip module substrates, and other electronic packaging substrates that are used in microelectronic systems.
  • Solder bump technology, which is also referred to as C4 (controlled collapse circuit connection) or “flip chip” technology, is increasingly being used for microelectronic packaging. With solder bump technology, a bare integrated circuit can be mounted on a next level package without requiring encapsulation of the integrated circuit. Moreover, solder bump technology enables the utilization of the entire area of a microelectronic substrate for connection rather than only a peripheral portion thereof. High performance may be obtained because high frequency signal transmission may be obtained due to direct bonding.
  • In view of the foregoing, there is an ongoing need for smaller, less expensive, and more robust semiconductor package configurations and methods for their manufacture.
  • SUMMARY
  • The formation of a sacrificial metallic layer is incorporated into a method for forming solder bumps. An example method is an injection molded solder (IMS) process for forming solder bumps on the contact pads of package substrates. The process is applicable to fine pitch architectures and chip size packaging substrates. The metallic layer may function as a barrier layer and eliminate unwanted reactions between a dry film (photoresist) layer and a solder resist layer during solder deposition. Also, the metallic layer protects the solder resist layer and underlying substrate from chemical compositions used to strip the dry film. After removal of the dry film, the metallic layer can be selectively etched, thus avoiding damage to, and delamination of, the solder resist. In embodiments, portions of the metallic film can be alloyed with the as-deposited solder composition.
  • In accordance with embodiments of the present application, a method of making a circuit includes forming a metallic layer on a substrate having a plurality of electrically conductive contact pads, applying a photoresist layer on the metallic layer, forming a plurality of first openings in the photoresist layer above the contact pads exposing portions of the metallic layer, etching the exposed portions of the metallic layer, placing solder over the contact pads, removing the photoresist layer with a chemical composition, the substrate being protected from the chemical composition by the metallic layer, and etching the remaining metallic layer.
  • In accordance with further embodiments, a method of making a circuit includes forming a metallic layer on a substrate having a plurality of electrically conductive contact pads, applying a photoresist layer on the metallic layer, forming a plurality of first openings in the photoresist layer above the contact pads exposing portions of the metallic layer, placing solder over the exposed portions of the metallic layer, removing the photoresist layer with a chemical composition, the substrate being protected from the chemical composition by the metallic layer, and etching the metallic layer, wherein the exposed portions of the metallic layer at least partially diffuse into the solder.
  • A circuit such as an integrated circuit includes a substrate, a patterned photoresist layer and a barrier layer disposed on the substrate, and a solder bump disposed on the barrier layer, wherein the barrier layer thickness is from 10 nm to 1000 nm (1 micrometer). The barrier layer may react with the solder bump and adds to the solder bump composition, and is chemically resistant to chemical compositions used to remove the photoresist layer.
  • BRIEF DESCRIPTION OF SEVERAL VIEWS OF THE DRAWINGS
  • The following detailed description of specific embodiments of the present application can be best understood when read in conjunction with the following drawings, where like structure is indicated with like reference numerals and in which:
  • FIG. 1A is a schematic diagram illustrating a method according to one embodiment of forming solder bumps on an organic substrate having a plurality of exposed contact pads;
  • FIG. 1B shows the formation of a metallic layer over the contact pads of FIG. 1A;
  • FIG. 1C shows a patterned photoresist layer disposed over the metallic layer;
  • FIG. 1D shows etching of the metallic layer within openings defined by the photoresist layer;
  • FIG. 1E shows the formation of solder bumps within openings defined by the photoresist layer and over the contact pads;
  • FIG. 1F shows stripping of the photoresist layer;
  • FIG. 1G shows solder bumps disposed over the contact pads after removal of the metallic layer;
  • FIG. 2A is a schematic diagram illustrating a method of forming solder bumps according to a further embodiment where a metallic layer is disposed over contact pads formed on an organic substrate;
  • FIG. 2B shows a patterned photoresist layer disposed over the metallic layer;
  • FIG. 2C shows the formation of solder bumps within openings defined by the photoresist layer and over the metallic layer whereby the solder is alloyed with the metallic layer;
  • FIG. 2D shows alloyed solder bumps disposed over the contact pads after removal of the photoresist layer;
  • FIG. 3A shows a plan view of an organic substrate having a plurality of electrically conductive pads;
  • FIG. 3B shows the substrate of FIG. 3A after blanket deposition of 100 nm of aluminum;
  • FIG. 3C shows the substrate after formation of solder bumps via IMS;
  • FIG. 3D shows the substrate after stripping the dry film photoresist; and
  • FIG. 3E shows the substrate after etching of the aluminum.
  • DETAILED DESCRIPTION
  • Reference will now be made in greater detail to various embodiments of the subject matter of the present application, some embodiments of which are illustrated in the accompanying drawings. The same reference numerals will be used throughout the drawings to refer to the same or similar parts. It is noted that the drawings are provided for illustrative purposes and, as such, may not be drawn to scale.
  • In the following description, numerous specific details are set forth, such as particular structures, components, materials, dimensions, processing steps and techniques, in order to provide an understanding of the various embodiments of the present application. However, it will be appreciated by one of ordinary skill in the art that the various embodiments of the present application may be practiced without these specific details. In other instances, well-known structures or processing steps have not been described in detail in order to avoid obscuring the present application.
  • Referring to FIGS. 1A-1G, a series of steps is disclosed in accordance with a first embodiment for producing solder bumps. Notably, FIG. 1 depicts a substrate 100 having a plurality of electrically conductive contact pads 102, a layer of solder resist 104 located on a portion of the substrate 100, and openings 106 in the solder resist 104 that expose electrically conductive pads 102. Such a structure can be obtained by depositing the layer of solder resist 104 followed by patterning and etching to expose the contact pads 102, or by applying a pre-manufactured contact pad assembly to the substrate 100. For instance, a layer of solder resist 104 can be applied to a substrate 100 such as a printed circuit board either by a screening method or by dispensing from a caulking cartridge using a pneumatic system.
  • In various embodiments, substrate 100 is an organic substrate. Non-limiting examples of organic substrates include laminate materials made of glass fibers in an epoxy, for example, FR-4 (flame retardant type 4) and BT-resin (bismaleimidetriazine resin).
  • Contact pads 102 comprise an electrical conductor such as a solder wettable electrical conductor. The contact pads 102 may be arranged in rows or arrays on the substrate 100, and may comprise a conductive metal such as copper, gold, palladium, or nickel.
  • The solder resist 104 is a polymeric material that prevents the solder from bridging between conductors. The solder resist 104 may comprise a material non-reactive with solder, for example, epoxy resin, acryl resin, or polyamide resin. The solder resist 104 may comprise a photopolymer.
  • As shown in FIG. 1B, a conformal metallic layer 108 is applied over the structure of FIG. 1A. In embodiments, the metallic layer 108 is formed directly over exposed portions of the contact pads 102 and the solder resist 104. The metallic layer 108, which may comprise Al, Ti, Cr, Fe, Ni, Cu, Pd, Au, a rare earth metal, and alloys thereof, has a thickness of 10 nm to 1 micron (e.g., 10, 20, 50, 100, 200, 500, or 1000 nm, including ranges between any of the foregoing).
  • As is shown in FIG. 1C, a dry film photoresist 112 is applied to the substrate above the metallic layer 108. The dry film 112 may comprise a photosensitive resin laminated body made from three layers, i.e., a carrier film, a photosensitive resin layer laminated on the carrier film, and a cover film that is disposed on the surface of the photosensitive resin layer (opposite to the carrier film).
  • The carrier film within the laminated body may comprise a polymer film such as, for example, a polyester film. By way of example, a polyester carrier film may be synthesized from polyethylene terephthalate.
  • By way of example, a photosensitive layer comprises: a) a multifunctional monomer whose photopolymerization is induced by light, b) a radical-inducing photo-initiator to bring about the photopolymerization, c) a binder polymer to provide mechanical strength, and adhesiveness of a photopolymerization composition, and d) additives such as dyes, stabilizers, adhesion promoters or thermal polymerization inhibitors. These materials, dissolved in an appropriate solvent, are coated on a polyester carrier film and then dried.
  • An example cover film is a polyolefin film. The carrier film provides mechanical support for the laminate, while the cover film serves as a damage resistance layer.
  • The dry film 112 may be heat resistant at solder reflow temperatures, e.g., at temperatures above 300° C., and may be applied using a pressurized hot roll. A dry film photoresist 112 having uniform thickness (e.g., 20 to 50 microns) can be used in conjunction with one or more embodiments as disclosed herein, though dry films 112 having thicknesses outside of the foregoing range may be used depending on the size of the solder bumps to be formed on the contact pads. Openings 114 are formed in the dry film 112 by patterning followed by etching or laser drilling after cure of dry film 112 (see FIG. 1C). Optionally, the dry film 112 may be cured by heat treatment in an oven after forming openings 114 in the dry film 112, but before molten solder injection.
  • While embodiment of the application are described in conjunction with a dry film of photoresist, it will be appreciated that chemical photoresists that are applied as a liquid (e.g., poly(methyl methacrylate), poly(methyl glutarimide), and phenol formaldehyde resins) may be used in conjunction with the disclosed methods.
  • Openings 110 are then formed in the metallic layer 108 by patterning followed by etching or laser drilling (see FIG. 1D). In embodiments, a dry film 112 with openings 114 may be used as a mask to form openings 110 in the metallic layer 108.
  • Openings 110, 114 may have the same or larger dimensions as the openings 106 in the solder resist and may be smaller than the dimensions of the contact pads 102. The opening size of the dry film 112 and the metallic layer 108 depends on the thickness of each layer, and the desired solder volume per pad.
  • Solder bumps may be formed or placed on the contact pads 102 in many ways, including evaporation, electroplating, printing, jetting, stud bumping, and direct placement. The results of these methods may differ in bump size and spacing (“pitch”), solder components and composition, cost, manufacturing time, equipment required, and assembly temperature.
  • The pioneering C4 process developed at IBM was based on evaporation of solder onto contact pads. Evaporated deposits are defined by a metal mask aligned with and mechanically clamped to the substrate at a controlled spacing.
  • High lead solder is commonly used to form bumps via evaporation. Low lead eutectic solder cannot readily be evaporated because of the difference in vapor pressures of lead and tin. Bump size and shape is determined by the mask openings and spacing. The evaporated solder is reflowed to form a spherical solder bump.
  • The evaporated bump allows good control of the alloy and uniform bump heights, though the process is limited to high lead solders with binary (two-component) alloys.
  • Electroplating of solder was developed as a less costly and more flexible method than evaporation. Bumping begins with photo-patterning and plating a minibump (typically copper) on the bump sites. This thick copper allows the use of high-tin eutectic solders without consuming the thin copper contact pad layer. A second photopatterning and plating of the solder alloy over the minibump forms the solder bump. The photoresist is then removed from the wafer and the bump is reflowed to form a sphere.
  • Electroplated bumping processes generally are less costly than evaporated bumping. Plating can allow a close bump spacing (35 to 50 microns) and may be used with high bump count (>3,000) chips because of its small feature size and precision.
  • Plating bath solutions and current densities must be controlled to avoid variations in alloy composition and bump height across the wafer. Plating generally is limited to binary alloys.
  • In a further approach, solder may be deposited by printing solder paste onto the contact pad by stencil or other means, and reflowing the solder paste to form a spherical solder bump. The printing process is less costly than evaporated processes, and comparable in cost to electroplating. Solder paste gives good control of the bump composition, and allows a variety of alloys to be used, including eutectic, lead-free, non-binary, and low alpha particle solders. However, printed solder bumps cannot achieve the close spacing of plated or injection molded bumps.
  • Less common methods of solder bumping include solder bump bonding with solder wire, solder jetting with molten solder, and solder ball placement directly onto the contact pad.
  • Solder bump bonding (SBB) uses solder wire in a modified wire bonder to place a ball of solder directly onto the contact pad. The scrubbing action of the wire bonder causes the solder ball to bond to the pad. The solder wire is broken off above the bump, leaving the bump on the pad, where it can be reflowed. Solder bump bonding is a serial process, producing bumps one by one at rates up to about 8 per second. Solder bump bonding has advantages in allowing closer spacing than printed bumps.
  • Solder jetting places solder bumps by controlling a stream of droplets of molten solder. Demand mode jetting systems use piezoelectrics or resistive heating to form droplets in much the same manner as an ink-jet printer. Mechanical positioning directs the droplet placement. Continuous mode jetting systems use a continuous stream of solder droplets with electrostatic deflection of the charged droplets to control placement.
  • Solder ball placement bumping depends on directly placing micro-spheres of solder on the contact pad, similar to methods well developed for ball-grid array (BGA) and chip scale packages (CSP).
  • Notwithstanding the foregoing methods, the present embodiment is described further below in conjunction with an injection molded solder (IMS) process for forming the solder bumps. With such an approach, a solder fill head moves translationally with respect to the substrate 100. Such movement may be provided by moving the fill head with respect to the substrate, by moving the substrate while maintaining the fill head in a stationary position, or both. Molten flux-free solder is injected into the openings 114 and preferably completely fills the openings 106, 110, 114 above the contact pads 102 so that the solder is level with the top surface of the dry film 112. Molten solder refers to a solder composition that has been liquified such as by the application of heat. Flux refers to a chemical cleaning agent, flowing agent or purifying agent such as a hydrocarbon compound or resin that may be incorporated into a solder composition. In embodiments, fluxes are omitted from the solder compositions used in conjunction with the IMS process disclosed herein. In embodiments, the solder is filled at least to a level higher than the thickness of the solder resist layer 104, allowing the formation of solder bumps 118 of desired height.
  • The IMS process and solder solidification may be conducted in a low oxygen environment, preferably less than 10,000 ppm oxygen, such as in a nitrogen environment. In some instances, a nitrogen or other inert environment during the IMS process enhances balling-up of the molten solder during solidification thereof. Thus, the presence of a nitrogen or other inert environment may be used to eliminate a subsequent reflow process.
  • Alternatively, a forming gas environment including nitrogen and hydrogen may be used (e.g., 90% N2+10% H2). Solder bumps 118 following solidification are shown schematically in FIG. 1E. Solder bumps 118 have rounded top surfaces that extend above the top surface of the dry film 112. There is substantially no decrease of the solder volume during the process. Following solder solidification, the dry film 112 and metallic layer 108 are removed to produce the structure shown in FIG. 1G, where solder bumps 118 are disposed directly over contact pads 102. An optional reflow step may then be conducted such that solder structures become substantially hemispherical solder bumps.
  • As shown with reference to FIGS. 1E-1G, removal of the dry film 112 and the metallic layer 108 may be performed in successive steps. In embodiments, the metallic layer 108 protects the solder resist layer 104 and underlying substrate 100 from chemical compositions used to strip the dry film 112. As such, with the metallic layer 108 disposed over the solder resist layer and under the dry film 112, removal of the dry film 112 can be carried out without negatively affecting organic layers or structures under the metallic layer. A chemical composition such as dimethylsulfoxide (DMSO) can be used to remove the dry film 112.
  • After removal of the dry film 112, an acid etch can be used to remove the exposed metallic layer 108. The acid etch is selective to the metallic layer 108 and beneficially does not react with or damage the solder mask or solder bumps. An example acid etch comprises phosphoric acid.
  • Metallic layer 108 is a sacrificial layer disposed between the dry film 112 and the solder mask 104 that facilitates removing the dry film 112 without damaging the solder mask 104. After removal of the dry film 112, the metallic layer 108 can be removed using a process that is not damaging to the solder mask 104.
  • In connection with the instant embodiment, in addition to openings 114 formed in dry film 112, openings 110 are formed in the metallic layer 108 prior to forming the solder bumps 118. Thus, the metallic layer 108 is removed from over the contact pads 102 prior to deposition of the solder such that the deposited solder is disposed directly on the contact pads 102.
  • Referring now to FIGS. 2A-2D, there are illustrated a series of steps in accordance with a second embodiment for producing solder bumps. Shown in FIG. 2A is a substrate 100 having a plurality of electrically conductive contact pads 102 and a layer of solder resist 104 with openings in the solder resist 104. Such a structure can be obtained by depositing the layer of solder resist 104 followed by patterning and etching to expose the contact pads 102, or by applying a pre-manufactured contact pad assembly to the substrate 100.
  • Still with reference to FIG. 2A, a conformal metallic layer 108 is applied over exposed portions of the contact pads 102 and the solder resist 104, and a dry film photoresist 112 is applied to the substrate 100 above the metallic layer 108. As in the previous embodiment, openings 114 are formed in the dry film 112 by patterning followed by etching or laser drilling. Openings 114 may have the same or larger dimensions as the openings in the solder resist 104 and may be smaller than the dimensions of the contact pads 102.
  • While the instant embodiment is explained further below with respect to an injection molded solder (IMS) process for forming the solder bumps, it will be appreciated that the solder bumps may be formed or placed on the contact pads 102 in many ways, including evaporation, electroplating, printing, jetting, stud bumping, and direct placement.
  • A solder fill head (not shown) moves translationally with respect to the substrate 100 and molten flux-free solder is injected into the openings 114 and preferably completely fills the openings 106, 114 above the contact pads 102 so that the solder is level with the top surface of the dry film 112. In embodiments, the solder is filled at least to a level higher than the thickness of the solder resist layer 104, allowing the formation of solder bumps 118 of desired height.
  • In the illustrated embodiment, openings are not formed in the metallic layer 108 prior to forming the solder bumps. Thus, the deposited solder is disposed directly on the metallic layer 108. During the IMS process and subsequent solder solidification, which may be conducted in a low oxygen environment, and/or during the reflow process (if used), the portion of the metallic layer 108 within opening 114 diffuses into the overlying solder. The composition of the associated solder bump is thus an amalgamation (alloy) comprising both deposited solder and material from the metallic layer 108.
  • Diffusion of the metallic layer material into the solder may be sufficiently facile that the metallic layer material is homogeneously dispersed throughout the solder bump. Alternatively, the metallic layer material may be non-homogeneously dispersed throughout the solder bump. In embodiments, all or substantially all of the metallic layer 108 disposed over the contact pads 102 is incorporated into a solder bump.
  • As shown with reference to FIGS. 2E and 2D, the dry film 112 and remaining metallic layer 108 may be removed in successive steps. As in the previous embodiment, the metallic layer 108 protects the solder resist layer 104 and underlying substrate 100 from the chemical composition(s) used to strip the dry film 112. A chemical composition such as dimethylsulfoxide (DMSO) can be used to remove the dry film 112. After removal of the dry film 112, an acid etch such as a phosphoric acid etch can be used to remove the remaining metallic layer 108. As shown in FIG. 2D, the resultant structure includes alloyed solder bumps disposed directly over contact pads 102.
  • In each of the foregoing embodiments, the metallic layers are not retained in the final device.
  • Metallic layer materials particularly suitable for in situ alloying of the solder bumps include rare earth metals including, but not limited to, scandium, yttrium, lanthanum, cerium, praseodymium, promethium, neodymium, samarium, europium, gadolinium, terbium, dysprosium, holmium, erbium, thulium, ytterbium, and lutetium.
  • Multiple solder compositions may be used in conjunction with the disclosed methods. For instance, solder bumps can be made from pure tin (Sn) as well as binary, tertiary, and quaternary tin-based alloys. Suitable tin alloys may include copper (Cu), zinc (Zn), silver (Ag), gold (Au) and/or bismuth (Bi), e.g., Sn:Cu, Sn:Zn, Sn:Ag, Sn:Au, Sn:Bi, Sn:Ag:Cu, and Sn—Ag—Cu—Bi. Such compositions may comprise eutectic compositions. As defined herein, for a composition of specified constituents, a eutectic composition exhibits the minimum solidification temperature. By way of example, Sn:Ag:Cu solders have a eutectic composition at 3.5 wt. % Ag, 0.9 wt. % Cu (balance Sn) and a corresponding eutectic temperature of 217° C.
  • Example solder compositions are lead-free. Lead-free solder alloys may be modified by doping a minor amount of alloying elements (such as Fe, Co, Ni, Zn, In, Bi, rare earths, and others). Without wishing to be bound by theory, it is believed that minor alloying elements such as Zn, Ni and Co are effective in reducing the amount of undercooling in Sn-rich solders. Example Pb-free solder compositions may include 85 to 99.9 wt. % tin. A solder bump formed from a silver-tin alloy, for example, may comprise 2.5 wt. % to 4.5 wt. % silver and 97.5 wt. % to 95.5 wt. % tin, e.g., 3.5 wt. % silver and 96.5 wt. % tin.
  • Solder bumps that include a rare earth metal may comprise up to 3 wt. % rare earth metal (e.g., 0.05, 0.1, 0.2, 0.5, 1, 2 or 3 wt. % rare earth metal, including ranges between any of the foregoing values). Summarized in Table 1 are example solder bump compositions, including the composition of the solder as-deposited (e.g., via IMS) and the composition of the solder bump following in-situ alloying with a rare earth metallic layer.
  • TABLE 1
    Example solder compositions—as-deposited and following
    in situ alloying with a sacrificial metallic layer
    Initial solder Rare earth Solder bump
    composition metallic layer composition(s)
    Sn:Ag Lu  0.5-2 wt. % Lu
    Sn:Ag La + Ce 0.25-1 wt. % (La + Ce)
    Sn:Zn La + Ce 0.25-1 wt. % (La + Ce)
    Sn:Au Lu  0.5-2 wt. % Lu
    Sn:Ag:Cu La  0.5-2 wt. % La
    Sn:Ag:Cu Ce 0.05-2 wt. % Ce
    Sn:Ag:Cu Yb  0.5-2 wt. % Yb
    Sn:Ag:Cu Nd  0.5-2 wt. % Nd
    Sn:Ag:Cu:Bi Ce 0.05-1 wt. % Ce
  • FIG. 3A shows a plan view of a substrate including plural contact pads exposed by openings in a layer of solder resist. A blanket layer of aluminum (thickness of −100 nm) was deposited over the substrate via sputtering from an aluminum target (FIG. 3B). Following lamination and patterning of a dry film, and etching of the aluminum within the openings defined by the dry film, flux-free molten solder was injected into the openings to form plural solder bumps (FIG. 3C). The dry film was stripped using DMSO (FIG. 3D) and then the remaining aluminum layer was etched with phosphoric acid. The resulting structure is shown in FIG. 3E.
  • As disclosed herein, incorporation of a sacrificial metallic layer into a process for forming solder bumps eliminates undesired reactions between the dry film photoresist and the solder resist, and allows efficient and benign removal of each of the photoresist layer and the metallic barrier layer.
  • The disclosed methods are applicable to high- and low-volume solder bump formation in fine pitch architectures and chip size packaging substrates, and are economical compared to conventional methods such as those using electroformed metal masks for solder paste printing. In embodiments, the solder bump height can range from 20 microns to 70 microns. For example, 70 micron high solder bumps (above the solder resist) can be formed on 150 micron pitch substrates (4,500 areal arrays in an area of 11×15 mm) and 35 micron high solder bumps can be formed on 80 micron pitch substrates (15,000 bumps in an area of 10×10 mm).
  • The methods described above can be used in the fabrication and packaging of integrated circuit chips. In particular, techniques set forth herein can be used to make arrays of solder bumps for attachment to an integrated circuit chip. The chip design can be created, for example, in a graphical computer programming language, and stored in a computer storage medium (such as a disk, tape, physical hard drive, or virtual hard drive such as in a storage access network). If the designer does not fabricate chips or the photolithographic masks used to fabricate chips, the designer may transmit the resulting design by physical means (e.g., by providing a copy of the storage medium storing the design) or electronically (e.g., through the Internet) to such entities, directly or indirectly. The stored design can then be converted into an appropriate format such as, for example, Graphic Design System II (GDSII), for the fabrication of photolithographic masks, which typically include multiple copies of the chip design in question that are to be formed on a wafer. The photolithographic masks can be utilized to define areas of the wafer (and/or the layers thereon such as the resist layers) to be patterned or etched or otherwise processed.
  • The resulting integrated circuit chips can be distributed as a single wafer that has multiple unpackaged chips, as a bare die, or in packaged form. In a packaged form, the chip may be mounted in a single chip package or in a multichip package. In various embodiments, the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either an intermediate product, such as a motherboard, or an end product.
  • As used herein, the singular forms “a,” “an” and “the” include plural referents unless the context clearly dictates otherwise. Thus, for example, reference to a “rare earth metal” includes examples having two or more such “rare earth metals” unless the context clearly indicates otherwise.
  • Unless otherwise expressly stated, it is in no way intended that any method set forth herein be construed as requiring that its steps be performed in a specific order. Accordingly, where a method claim does not actually recite an order to be followed by its steps or it is not otherwise specifically stated in the claims or descriptions that the steps are to be limited to a specific order, it is no way intended that any particular order be inferred. Any recited single or multiple feature or aspect in any one claim can be combined or permuted with any other recited feature or aspect in any other claim or claims.
  • As used herein, an element such as a layer or region that is “on” or “over” or “disposed over” a substrate or other layer refers to formation above, or in contact with, a surface of the substrate or layer. For example, where it is noted or recited that a layer is disposed over a substrate or other layer, it is contemplated that intervening structural layers may optionally be present between the layer and the substrate. In contrast, when an element is referred to as being “directly on” or “directly over” another element, there are no intervening elements present. It will also be understood that when an element is referred to as being “beneath” or “under” another element, it can be directly beneath or under the other element, or intervening elements may be present. In contrast, when an element is referred to as being “directly beneath” or “directly under” another element, there are no intervening elements present.
  • While various features, elements or steps of particular embodiments may be disclosed using the transitional phrase “comprising,” it is to be understood that alternative embodiments, including those that may be described using the transitional phrases “consisting” or “consisting essentially of,” are implied. Thus, for example, implied alternative embodiments to a metallic layer that comprises a rare earth metal include embodiments where a metallic layer consists essentially of a rare earth metal and embodiments where a metallic layer consists of a rare earth metal.
  • It will be apparent to those skilled in the art that various modifications and variations can be made to the present invention without departing from the spirit and scope of the invention. Since modifications, combinations, sub-combinations and variations of the disclosed embodiments incorporating the spirit and substance of the invention may occur to persons skilled in the art, the invention should be construed to include everything within the scope of the appended claims and their equivalents.

Claims (20)

What is claimed as new is:
1. A method of making a circuit, the method comprising:
forming a metallic layer on a substrate, wherein the substrate comprises a plurality of electrically conductive contact pads;
applying a photoresist layer on the metallic layer;
forming a plurality of first openings in the photoresist layer above the contact pads to physically expose portions of the metallic layer;
placing solder over the physically exposed portions of the metallic layer;
removing the photoresist layer with a chemical composition, the substrate being protected from the chemical composition by the metallic layer; and
etching the metallic layer, wherein the physically exposed portions of the metallic layer at least partially diffuse into the solder.
2. The method of claim 1, wherein the substrate is an organic substrate.
3. The method of claim 1, wherein the photoresist layer comprises a dry film layer.
4. The method of claim 1, wherein the metallic layer thickness is from 10 nm to 1 micron.
5. The method of claim 1, wherein the metallic layer is selected from the group consisting of Cr, Fe, Ni, Cu, Pd, Au, a rare earth metal, and alloys thereof.
6. The method of claim 1, wherein the substrate comprises a layer of solder resist defining second openings above and in fluid communication with the contact pads.
7. The method of claim 6, further comprising passing a filling head containing molten solder. over the photoresist layer and causing the filling head to inject sufficient molten solder to fill the first and second openings.
8. The method of claim 1, wherein the placing the solder comprises injecting flux-free molten solder into the first openings.
9. The method of claim 1, wherein the photoresist layer comprises a photosensitive resin laminated body comprising a carrier film, a photosensitive resin layer laminated on the carrier film, and a cover film disposed on a surface of the photosensitive resin layer.
10. The method of claim 1, wherein the photoresist layer is heat resistant at a solder reflow temperature of above 300° C.
11. The method of claim 1, wherein the etching of the metallic layer comprises an acid etch.
12. The method of claim 1, wherein the chemical composition comprises dimethylsulfoxide.
13. The method of claim 1, wherein the placing of the solder comprises evaporation, electroplating, printing, jetting, stud bumping, or direct placement.
14. The method of claim 1, wherein the partially diffusion occurs during solder solidification or a solder reflow process.
15. The method of claim 14, wherein the solder solidification occurs in a low oxygen environment.
16. The method of claim 1, wherein the electrically conductive contact pads are spaced apart by a solder resist layer.
17. The method of claim 16, wherein a portion of the solder resist layer is present on a top surface of the electrically conductive contact pads.
18. The method of claim 17, wherein a height of the solder is greater than a height of the solder resist layer.
19. The method of claim 1, wherein the solder has a height that is level with a top surface of the photoresist layer.
20. The method of claim 1, wherein the solder is composed of pure tin, or a tin-alloy.
US15/935,984 2015-10-30 2018-03-26 Method for forming solder bumps using sacrificial layer Abandoned US20180218970A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US15/935,984 US20180218970A1 (en) 2015-10-30 2018-03-26 Method for forming solder bumps using sacrificial layer

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US14/928,263 US9953908B2 (en) 2015-10-30 2015-10-30 Method for forming solder bumps using sacrificial layer
US15/935,984 US20180218970A1 (en) 2015-10-30 2018-03-26 Method for forming solder bumps using sacrificial layer

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US14/928,263 Division US9953908B2 (en) 2015-10-30 2015-10-30 Method for forming solder bumps using sacrificial layer

Publications (1)

Publication Number Publication Date
US20180218970A1 true US20180218970A1 (en) 2018-08-02

Family

ID=58637385

Family Applications (3)

Application Number Title Priority Date Filing Date
US14/928,263 Active 2035-11-05 US9953908B2 (en) 2015-10-30 2015-10-30 Method for forming solder bumps using sacrificial layer
US15/936,014 Active US10535592B2 (en) 2015-10-30 2018-03-26 Method for forming solder bumps using sacrificial layer
US15/935,984 Abandoned US20180218970A1 (en) 2015-10-30 2018-03-26 Method for forming solder bumps using sacrificial layer

Family Applications Before (2)

Application Number Title Priority Date Filing Date
US14/928,263 Active 2035-11-05 US9953908B2 (en) 2015-10-30 2015-10-30 Method for forming solder bumps using sacrificial layer
US15/936,014 Active US10535592B2 (en) 2015-10-30 2018-03-26 Method for forming solder bumps using sacrificial layer

Country Status (1)

Country Link
US (3) US9953908B2 (en)

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR102492733B1 (en) 2017-09-29 2023-01-27 삼성디스플레이 주식회사 Copper plasma etching method and manufacturing method of display panel
KR20210024869A (en) 2019-08-26 2021-03-08 삼성전자주식회사 Semiconductor chip stack structure, semiconductor package and manufacturing method thereof
US11207744B2 (en) * 2019-10-25 2021-12-28 Micron Technology, Inc. Two-step solder-mask-defined design

Citations (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4526859A (en) * 1983-12-12 1985-07-02 International Business Machines Corporation Metallization of a ceramic substrate
US5306950A (en) * 1991-12-26 1994-04-26 Kabushiki Kaisha Toyota Chuo Kenkyusho Electrode assembly for a semiconductor device
US5316788A (en) * 1991-07-26 1994-05-31 International Business Machines Corporation Applying solder to high density substrates
US5597469A (en) * 1995-02-13 1997-01-28 International Business Machines Corporation Process for selective application of solder to circuit packages
US5759737A (en) * 1996-09-06 1998-06-02 International Business Machines Corporation Method of making a component carrier
US6117299A (en) * 1997-05-09 2000-09-12 Mcnc Methods of electroplating solder bumps of uniform height on integrated circuit substrates
US20010020739A1 (en) * 2000-03-09 2001-09-13 Nec Corporation Flip chip type semiconductor device and method for manufacturing the same
US20070034892A1 (en) * 2005-08-12 2007-02-15 Song June-O Single-crystal nitride-based semiconductor substrate and method of manufacturing high-quality nitride-based light emitting device by using the same
US7328830B2 (en) * 2002-12-20 2008-02-12 Agere Systems Inc. Structure and method for bonding to copper interconnect structures
US20080318027A1 (en) * 2007-06-21 2008-12-25 General Electric Company Demountable interconnect structure
US20090014746A1 (en) * 2007-07-11 2009-01-15 Ainissa Gweneth Ramirez Solder alloys
US20110136321A1 (en) * 2009-12-03 2011-06-09 Shin-Etsu Chemical Co., Ltd. Method for manufacturing lamination type semiconductor integrated device
US20120318855A1 (en) * 2011-06-20 2012-12-20 International Business Machines Corporation Ims (injection molded solder) with two resist layers for forming solder bumps on substrates
US20130082091A1 (en) * 2010-07-05 2013-04-04 Atotech Deutschland Gmbh Method to form solder alloy deposits on substrates
US20130168438A1 (en) * 2010-07-05 2013-07-04 Atotech Deutschland Gmbh Method to form solder deposits on substrates
US20130329424A1 (en) * 2012-06-06 2013-12-12 Walter Blue Clark Light emitting diode luminaire device and system
US20140048013A1 (en) * 2012-08-17 2014-02-20 Intermolecular, Inc. SEED LAYER FOR ZnO AND DOPED-ZnO THIN FILM NUCLEATION AND METHODS OF SEED LAYER DEPOSITION
US20140170422A1 (en) * 2012-12-14 2014-06-19 Intermolecular Inc. Low emissivity coating with optimal base layer material and layer stack
US20150224604A1 (en) * 2012-10-09 2015-08-13 Alpha Metals, Inc. Lead-free and antimony-free tin solder reliable at high temperatures

Family Cites Families (32)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB671079A (en) * 1949-11-16 1952-04-30 Richard Chadwick Improvements in or relating to solders
US4457861A (en) * 1979-12-13 1984-07-03 Additive Technology Corporation Method, materials and apparatus for manufacturing printed circuits
US4421944A (en) * 1979-12-13 1983-12-20 Desmarais Jr Raymond C Printed circuits
MY101308A (en) 1986-06-09 1991-09-05 Minnesota Mining & Mfg Presensitized circuit material.
JP3152834B2 (en) * 1993-06-24 2001-04-03 株式会社東芝 Electronic circuit device
CA2135508C (en) * 1994-11-09 1998-11-03 Robert J. Lyn Method for forming solder balls on a semiconductor substrate
JP3542334B2 (en) 1995-02-20 2004-07-14 株式会社ルネサステクノロジ Method for manufacturing semiconductor device
DE19754874A1 (en) * 1997-12-10 1999-06-24 Siemens Ag Converting substrate with edge contacts into ball grid array
TW421980B (en) * 1997-12-22 2001-02-11 Citizen Watch Co Ltd Electronic component device, its manufacturing process, and collective circuits
US6350667B1 (en) 1999-11-01 2002-02-26 Taiwan Semiconductor Manufacturing Company Method of improving pad metal adhesion
US6362531B1 (en) 2000-05-04 2002-03-26 International Business Machines Corporation Recessed bond pad
JP2002134864A (en) * 2000-10-24 2002-05-10 Ngk Spark Plug Co Ltd Wiring substrate and method of manufacturing the same
US6543676B2 (en) * 2001-06-04 2003-04-08 Phoenix Precision Technology Corporation Pin attachment by a surface mounting method for fabricating organic pin grid array packages
US20040084206A1 (en) * 2002-11-06 2004-05-06 I-Chung Tung Fine pad pitch organic circuit board for flip chip joints and board to board solder joints and method
WO2005122252A1 (en) * 2004-05-04 2005-12-22 S-Bond Technologies, Llc Electronic package formed using low-temperature active solder including indium, bismuth, and/or cadmium
TW200610122A (en) * 2004-09-14 2006-03-16 P Kay Metal Inc Soldering process
US7470504B2 (en) 2005-11-03 2008-12-30 International Business Machines Corporation Reflective film interface to restore transverse magnetic wave contrast in lithographic processing
US8508039B1 (en) 2008-05-08 2013-08-13 Invensense, Inc. Wafer scale chip scale packaging of vertically integrated MEMS sensors with electronics
US7771541B2 (en) * 2007-03-22 2010-08-10 International Business Machines Corporation Method of removing metallic, inorganic and organic contaminants from chip passivation layer surfaces
US7786001B2 (en) * 2007-04-11 2010-08-31 International Business Machines Corporation Electrical interconnect structure and method
US8043893B2 (en) * 2007-09-14 2011-10-25 International Business Machines Corporation Thermo-compression bonded electrical interconnect structure and method
KR20110070987A (en) * 2008-10-21 2011-06-27 아토테크더치랜드게엠베하 Method to form solder deposits on substrates
US8388782B2 (en) * 2010-05-27 2013-03-05 International Business Machines Corporation Handler attachment for integrated circuit fabrication
TWI404477B (en) * 2010-06-29 2013-08-01 Univ Nat Pingtung Sci & Tech Method for forming circuit patterns on surface of substrate
US20120325671A2 (en) * 2010-12-17 2012-12-27 Tel Nexx, Inc. Electroplated lead-free bump deposition
US8381966B2 (en) * 2011-02-28 2013-02-26 International Business Machines Corporation Flip chip assembly method employing post-contact differential heating
US8669137B2 (en) * 2011-04-01 2014-03-11 International Business Machines Corporation Copper post solder bumps on substrate
US8963340B2 (en) * 2011-09-13 2015-02-24 International Business Machines Corporation No flow underfill or wafer level underfill and solder columns
US8652941B2 (en) * 2011-12-08 2014-02-18 International Business Machines Corporation Wafer dicing employing edge region underfill removal
US9321245B2 (en) * 2013-06-24 2016-04-26 Globalfoundries Inc. Injection of a filler material with homogeneous distribution of anisotropic filler particles through implosion
CN103491706B (en) 2013-10-09 2016-04-20 东莞生益电子有限公司 The manufacture method of high heat conduction printed circuit board and printed circuit board
US20170173745A1 (en) * 2015-12-22 2017-06-22 International Business Machines Corporation No clean flux composition and methods for use thereof

Patent Citations (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4526859A (en) * 1983-12-12 1985-07-02 International Business Machines Corporation Metallization of a ceramic substrate
US5316788A (en) * 1991-07-26 1994-05-31 International Business Machines Corporation Applying solder to high density substrates
US5306950A (en) * 1991-12-26 1994-04-26 Kabushiki Kaisha Toyota Chuo Kenkyusho Electrode assembly for a semiconductor device
US5597469A (en) * 1995-02-13 1997-01-28 International Business Machines Corporation Process for selective application of solder to circuit packages
US5759737A (en) * 1996-09-06 1998-06-02 International Business Machines Corporation Method of making a component carrier
US6117299A (en) * 1997-05-09 2000-09-12 Mcnc Methods of electroplating solder bumps of uniform height on integrated circuit substrates
US20010020739A1 (en) * 2000-03-09 2001-09-13 Nec Corporation Flip chip type semiconductor device and method for manufacturing the same
US7328830B2 (en) * 2002-12-20 2008-02-12 Agere Systems Inc. Structure and method for bonding to copper interconnect structures
US20070034892A1 (en) * 2005-08-12 2007-02-15 Song June-O Single-crystal nitride-based semiconductor substrate and method of manufacturing high-quality nitride-based light emitting device by using the same
US20080318027A1 (en) * 2007-06-21 2008-12-25 General Electric Company Demountable interconnect structure
US20090014746A1 (en) * 2007-07-11 2009-01-15 Ainissa Gweneth Ramirez Solder alloys
US20110136321A1 (en) * 2009-12-03 2011-06-09 Shin-Etsu Chemical Co., Ltd. Method for manufacturing lamination type semiconductor integrated device
US20130082091A1 (en) * 2010-07-05 2013-04-04 Atotech Deutschland Gmbh Method to form solder alloy deposits on substrates
US20130168438A1 (en) * 2010-07-05 2013-07-04 Atotech Deutschland Gmbh Method to form solder deposits on substrates
US20120318855A1 (en) * 2011-06-20 2012-12-20 International Business Machines Corporation Ims (injection molded solder) with two resist layers for forming solder bumps on substrates
US20130329424A1 (en) * 2012-06-06 2013-12-12 Walter Blue Clark Light emitting diode luminaire device and system
US20140048013A1 (en) * 2012-08-17 2014-02-20 Intermolecular, Inc. SEED LAYER FOR ZnO AND DOPED-ZnO THIN FILM NUCLEATION AND METHODS OF SEED LAYER DEPOSITION
US20150224604A1 (en) * 2012-10-09 2015-08-13 Alpha Metals, Inc. Lead-free and antimony-free tin solder reliable at high temperatures
US20140170422A1 (en) * 2012-12-14 2014-06-19 Intermolecular Inc. Low emissivity coating with optimal base layer material and layer stack

Also Published As

Publication number Publication date
US20170125329A1 (en) 2017-05-04
US9953908B2 (en) 2018-04-24
US10535592B2 (en) 2020-01-14
US20180218971A1 (en) 2018-08-02

Similar Documents

Publication Publication Date Title
US6909194B2 (en) Electronic assembly having semiconductor component with polymer support member and method of fabrication
US6586322B1 (en) Method of making a bump on a substrate using multiple photoresist layers
US6180504B1 (en) Method for fabricating a semiconductor component with external polymer support layer
US8921221B2 (en) IMS (injection molded solder) with two resist layers forming solder bumps on substrates
KR102007780B1 (en) Methods for fabricating semiconductor devices having multi-bump structural electrical interconnections
US7851928B2 (en) Semiconductor device having substrate with differentially plated copper and selective solder
KR100417367B1 (en) Semiconductor device and manufacturing method the same and mounting structure of semiconductor device
US6696356B2 (en) Method of making a bump on a substrate without ribbon residue
US8022530B2 (en) Package substrate having electrically connecting structure
KR101842730B1 (en) Method to form solder deposits on substrates
US7968446B2 (en) Metallic bump structure without under bump metallurgy and manufacturing method thereof
US10535592B2 (en) Method for forming solder bumps using sacrificial layer
US8164003B2 (en) Circuit board surface structure and fabrication method thereof
US7659193B2 (en) Conductive structures for electrically conductive pads of circuit board and fabrication method thereof
US20070028445A1 (en) Fluxless bumping process
US7553750B2 (en) Method for fabricating electrical conductive structure of circuit board
US20100309641A1 (en) Interposer substrate, lsi chip and information terminal device using the interposer substrate, manufacturing method of interposer substrate, and manufacturing method of lsi chip
WO2021079209A1 (en) Forming of bump structure
KR101103302B1 (en) Printed circuit board and method for manufacturing same
KR101197514B1 (en) Circuit board, semiconductor package and method for fabricating the same
KR20090082691A (en) Method of forming metallic bump and seal for semiconductor device
US20130008938A1 (en) Method for manufacturing printed circuit board
JP2013251350A (en) Electronic component mounting structure and manufacturing method thereof
JP2011009376A (en) Method of forming bump, and method of manufacturing semiconductor device
JP5445293B2 (en) Bump formation method

Legal Events

Date Code Title Description
STPP Information on status: patent application and granting procedure in general

Free format text: FINAL REJECTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE AFTER FINAL ACTION FORWARDED TO EXAMINER

STPP Information on status: patent application and granting procedure in general

Free format text: ADVISORY ACTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION

STPP Information on status: patent application and granting procedure in general

Free format text: NON FINAL ACTION MAILED

AS Assignment

Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LEWANDOWSKI, ERIC P.;NAH, JAE-WOONG;SORCE, PETER J.;REEL/FRAME:050381/0075

Effective date: 20151026

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER

STPP Information on status: patent application and granting procedure in general

Free format text: FINAL REJECTION MAILED

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION