US20160336465A1 - High-efficiency photovoltaic back-contact solar cell structures and manufacturing methods - Google Patents

High-efficiency photovoltaic back-contact solar cell structures and manufacturing methods Download PDF

Info

Publication number
US20160336465A1
US20160336465A1 US14/949,602 US201514949602A US2016336465A1 US 20160336465 A1 US20160336465 A1 US 20160336465A1 US 201514949602 A US201514949602 A US 201514949602A US 2016336465 A1 US2016336465 A1 US 2016336465A1
Authority
US
United States
Prior art keywords
backside
solar cell
emitter
junction solar
base
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US14/949,602
Inventor
Mehrdad M. Moslehi
Pawan Kapur
Karl-Josef Kramer
David Xuan-Qi Wang
Sean M. Seutter
Virendra V. Rana
Anthony Calcaterra
Emmanuel Van Kerschaver
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Ob Realty LLC
Beamreach Solar Inc
Original Assignee
Beamreach Solar Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Beamreach Solar Inc filed Critical Beamreach Solar Inc
Priority to US14/949,602 priority Critical patent/US20160336465A1/en
Assigned to SOLEXEL, INC. reassignment SOLEXEL, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: KAPUR, PAWAN, KRAMER, KARL-JOSEF, CALCATERRA, ANTHONY, MOSLEHI, MEHRDAD M., RANA, VIRENDRA V., SEUTTER, SEAN M., WANG, DAVID XUAN-QI, VAN KERSCHAVER, EMMANUEL
Publication of US20160336465A1 publication Critical patent/US20160336465A1/en
Assigned to OPUS BANK reassignment OPUS BANK SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: SOLEXEL, INC.
Assigned to BEAMREACH SOLAR, INC. reassignment BEAMREACH SOLAR, INC. CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: SOLEXEL, INC.
Assigned to OB REALTY, LLC reassignment OB REALTY, LLC RECORDATION OF FORECLOSURE OF PATENT PROPERTIES Assignors: OB REALTY, LLC
Assigned to BEAMREACH SOLAR, INC. reassignment BEAMREACH SOLAR, INC. CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: SOLEXEL, INC.
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/0248Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies
    • H01L31/0352Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies characterised by their shape or by the shapes, relative sizes or disposition of the semiconductor regions
    • H01L31/035272Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies characterised by their shape or by the shapes, relative sizes or disposition of the semiconductor regions characterised by at least one potential jump barrier or surface barrier
    • H01L31/035281Shape of the body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/02Details
    • H01L31/0236Special surface textures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/02Details
    • H01L31/0224Electrodes
    • H01L31/022408Electrodes for devices characterised by at least one potential jump barrier or surface barrier
    • H01L31/022425Electrodes for devices characterised by at least one potential jump barrier or surface barrier for solar cells
    • H01L31/022441Electrode arrangements specially adapted for back-contact solar cells
    • H01L31/022458Electrode arrangements specially adapted for back-contact solar cells for emitter wrap-through [EWT] type solar cells, e.g. interdigitated emitter-base back-contacts
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/02Details
    • H01L31/02002Arrangements for conducting electric current to or from the device in operations
    • H01L31/02005Arrangements for conducting electric current to or from the device in operations for device characterised by at least one potential jump barrier or surface barrier
    • H01L31/02008Arrangements for conducting electric current to or from the device in operations for device characterised by at least one potential jump barrier or surface barrier for solar cells or solar cell modules
    • H01L31/0201Arrangements for conducting electric current to or from the device in operations for device characterised by at least one potential jump barrier or surface barrier for solar cells or solar cell modules comprising specially adapted module bus-bar structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/02Details
    • H01L31/0216Coatings
    • H01L31/02161Coatings for devices characterised by at least one potential jump barrier or surface barrier
    • H01L31/02167Coatings for devices characterised by at least one potential jump barrier or surface barrier for solar cells
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/02Details
    • H01L31/0224Electrodes
    • H01L31/022408Electrodes for devices characterised by at least one potential jump barrier or surface barrier
    • H01L31/022425Electrodes for devices characterised by at least one potential jump barrier or surface barrier for solar cells
    • H01L31/022441Electrode arrangements specially adapted for back-contact solar cells
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/02Details
    • H01L31/0236Special surface textures
    • H01L31/02363Special surface textures of the semiconductor body itself, e.g. textured active layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/0248Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies
    • H01L31/0352Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies characterised by their shape or by the shapes, relative sizes or disposition of the semiconductor regions
    • H01L31/035272Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies characterised by their shape or by the shapes, relative sizes or disposition of the semiconductor regions characterised by at least one potential jump barrier or surface barrier
    • H01L31/03529Shape of the potential jump barrier or surface barrier
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/0248Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies
    • H01L31/036Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies characterised by their crystalline structure or particular orientation of the crystalline planes
    • H01L31/0392Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies characterised by their crystalline structure or particular orientation of the crystalline planes including thin films deposited on metallic or insulating substrates ; characterised by specific substrate materials or substrate features or by the presence of intermediate layers, e.g. barrier layers, on the substrate
    • H01L31/03921Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies characterised by their crystalline structure or particular orientation of the crystalline planes including thin films deposited on metallic or insulating substrates ; characterised by specific substrate materials or substrate features or by the presence of intermediate layers, e.g. barrier layers, on the substrate including only elements of Group IV of the Periodic System
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/04Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices
    • H01L31/054Optical elements directly associated or integrated with the PV cell, e.g. light-reflecting means or light-concentrating means
    • H01L31/056Optical elements directly associated or integrated with the PV cell, e.g. light-reflecting means or light-concentrating means the light-reflecting means being of the back surface reflector [BSR] type
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/04Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices
    • H01L31/06Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices characterised by at least one potential-jump barrier or surface barrier
    • H01L31/068Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices characterised by at least one potential-jump barrier or surface barrier the potential barriers being only of the PN homojunction type, e.g. bulk silicon PN homojunction solar cells or thin film polycrystalline silicon PN homojunction solar cells
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/04Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices
    • H01L31/06Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices characterised by at least one potential-jump barrier or surface barrier
    • H01L31/068Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices characterised by at least one potential-jump barrier or surface barrier the potential barriers being only of the PN homojunction type, e.g. bulk silicon PN homojunction solar cells or thin film polycrystalline silicon PN homojunction solar cells
    • H01L31/0682Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices characterised by at least one potential-jump barrier or surface barrier the potential barriers being only of the PN homojunction type, e.g. bulk silicon PN homojunction solar cells or thin film polycrystalline silicon PN homojunction solar cells back-junction, i.e. rearside emitter, solar cells, e.g. interdigitated base-emitter regions back-junction cells
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/18Processes or apparatus specially adapted for the manufacture or treatment of these devices or of parts thereof
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/18Processes or apparatus specially adapted for the manufacture or treatment of these devices or of parts thereof
    • H01L31/1804Processes or apparatus specially adapted for the manufacture or treatment of these devices or of parts thereof comprising only elements of Group IV of the Periodic System
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/18Processes or apparatus specially adapted for the manufacture or treatment of these devices or of parts thereof
    • H01L31/1892Processes or apparatus specially adapted for the manufacture or treatment of these devices or of parts thereof methods involving the use of temporary, removable substrates
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02EREDUCTION OF GREENHOUSE GAS [GHG] EMISSIONS, RELATED TO ENERGY GENERATION, TRANSMISSION OR DISTRIBUTION
    • Y02E10/00Energy generation through renewable energy sources
    • Y02E10/50Photovoltaic [PV] energy
    • Y02E10/52PV systems with concentrators
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02EREDUCTION OF GREENHOUSE GAS [GHG] EMISSIONS, RELATED TO ENERGY GENERATION, TRANSMISSION OR DISTRIBUTION
    • Y02E10/00Energy generation through renewable energy sources
    • Y02E10/50Photovoltaic [PV] energy
    • Y02E10/547Monocrystalline silicon PV cells
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02PCLIMATE CHANGE MITIGATION TECHNOLOGIES IN THE PRODUCTION OR PROCESSING OF GOODS
    • Y02P70/00Climate change mitigation technologies in the production process for final industrial or consumer products
    • Y02P70/50Manufacturing or production processes characterised by the final manufactured product

Definitions

  • This disclosure relates in general to the field of photovoltaics and solar cells, and more particularly to back contact back junction thin solar cells and methods for manufacturing.
  • crystalline silicon has the largest market share in the photovoltaics (PV) industry, accounting for over 80% of the overall PV market share.
  • PV photovoltaics
  • utilizing thinner crystalline is fraught with the problem of mechanical breakage caused by thin and often large substrate sizes.
  • Other problems include inadequate light trapping in the thin structure because silicon is an indirect bandgap semiconductor material. Further, it is difficult balance the requirement of high mechanical yield and reduced wafer breakage rate with high manufacturing yields in PV factories in a cost effective manner.
  • solutions directed to process very thin solar cell structures may utilize a cell process during which the cell is fully supported by a host carrier throughout, or a cell process which utilizes a novel self-supporting, standalone, substrate with an accompanying structural innovation.
  • Back junction/back contacted cell architecture is capable of very high efficiency—primarily because there is no metal shading on the front side and no emitter on the front which helps result in a high blue response, and also because of the potentially low metal resistance on the backside. It is known to those versed in the field that back contacted cell demands a very high minority carrier diffusion length to substrate thickness ratio (while a good criteria to have for any solar cell architecture including front contact cells, this is especially important for back contact cells). The ratio should typically be greater than five.
  • the back contact back junction solar cell comprises a substrate having a light capturing frontside surface with a passivation layer, a doped base region, and a doped backside emitter region with a polarity opposite the doped base region.
  • a backside passivation layer and patterned reflective layer on the emitter form a light trapping backside mirror.
  • An interdigitated metallization pattern is positioned on the backside of the solar cell and a permanent reinforcement provides support to the cell.
  • FIG. 1 is a graph illustrating a simulation result for determining the optimum thin film silicon substrate (TFSS) thickness for maximizing solar cell efficiency;
  • FIG. 2 is a cross sectional diagram of a back contact back junction thin film solar cell
  • FIG. 3 is a process flow showing a fabrication process for making a back contact back junction thin film solar cell
  • FIGS. 4A through 4 k are cross sectional diagrams of a solar cell after key fabrication process steps as it is manufactured according to the fabrication process of FIG. 3 ;
  • FIG. 5 is a diagram highlighting back contact interdigitated emitter and base metal fingers and busbars of the solar cell
  • FIGS. 6A through 6D are diagrams showing the backside of a back contact solar cell after key fabrication steps
  • FIGS. 7A through 7D are cross sectional diagrams of the solar cell corresponding to the embodiment of FIGS. 6A through 6D ;
  • FIGS. 8A through 8C are cross-sectional diagrams of a solar cell showing the formation of a Lambertian mirror
  • FIGS. 9A and 9B are diagrams illustrating two busbar designs in accordance with the disclosed subject matter.
  • FIG. 10 is a cross sectional diagram of a back contact back junction thin film solar cell with front side reinforcement and abutted junctions;
  • FIG. 11 is a process flow showing a fabrication process for making the cell of FIG. 10 ;
  • FIGS. 12A through 12J are cross sectional diagrams of the solar cell after key fabrication process steps of FIG. 11 ;
  • FIG. 13 is a cross sectional diagram of a back contact back junction thin film solar cell with backside reinforcement and separated junctions;
  • FIG. 14 is a diagram showing a backside schematic view of a grid-shaped backside reinforcement
  • FIG. 15 is a process flow showing a fabrication process for making the back contact back junction thin film solar cell of FIG. 13 ;
  • FIGS. 16A through 16J are cross sectional diagrams of the solar cell after key fabrication process of FIG. 15 ;
  • FIG. 17 is a cross sectional diagram of a back contact back junction thin film solar cell with backside reinforcement and abutted junctions
  • FIG. 18 is a process flow showing a fabrication process for making the back contact back junction thin film solar cell of FIG. 17 ;
  • FIGS. 19A through 19I are cross sectional diagrams of the solar cell after key fabrication process steps of FIG. 18 ;
  • FIG. 20 is a cross sectional diagram of a back contact back junction thin film solar cell with frontside reinforcement, abutted junctions, and non-selective emitters;
  • FIG. 21 is a process flow showing a fabrication process for making the back contact back junction thin film solar cell of FIG. 20 ;
  • FIGS. 22A through 22J are cross sectional diagrams of the solar cell after key fabrication process steps of FIG. 21 .
  • FIG. 1 is a graph illustrating a simulation result for determining the optimum thin film silicon substrate (TFSS) thickness for maximizing solar cell efficiency by taking the minority carrier bulk silicon lifetime and back mirror reflector quality (lambertian and specular) into account.
  • TFSS thin film silicon substrate
  • a key parameter in designing a back contact back junction solar cell is to determine the TFSS thickness.
  • Optimum thickness depends on several parameters including the bulk lifetime of the silicon material and the degree of light trapping enabled by the back surface diffuse mirror properties. The optimum thickness is due to the following tradeoff. The necessity toward minimizing minority carrier recombination drives substrate thickness lower while requirement of more efficiency light trapping drives the thickness higher.
  • FIG. 1 is a graph illustrating a simulation result for determining the optimum thin film silicon substrate (TFSS) thickness for maximizing solar cell efficiency by taking the minority carrier bulk silicon lifetime and back mirror reflector quality (lambertian and specular) into account.
  • a key parameter in designing a back contact back junction solar cell is to determine the TFSS thickness
  • TFSS thickness optimum in the range of between 15 um to 30 um may be found.
  • this simulation only represents a specific example and in general substrate thickness may be dictated by several considerations.
  • the present disclosure provides structural solutions and fabrication process solutions for back contact back junction thin semiconductor solar cells.
  • silicon other semiconductor materials such as germanium or gallium arsenide may also be used without departing from the scope of the disclosed structures and methods.
  • Heterojunctions and multijunction solar cells using silicon or other semiconductor materials are also within the scope of the disclosed subject matter.
  • thin solar cell substrates with a general thickness of less than 100 um (more specifically in 15 um to 50 um range) are first manufactured using epitaxial growth on top of a reusable template, and are subsequently dislodged.
  • the reusable template may be substantially planar, or in another embodiment be have three-dimensional features. It is reused several times for epi growth, which amortizes template cost.
  • the TFSS is released from the template using a sacrificial layer which not only is able to transfer the crystallinity from template to the TFSS, but is also easily removed selectively compared to the TFSS and the reusable template.
  • porous silicon whose porosity can be modulated or graded to achieve both the aforementioned critical functions.
  • the disclosed subject matter provides solutions of the thin planar/substantially planar/or three dimensional TFSS handling by using temporary and/or permanent carriers for the TFSS during solar cell manufacturing process.
  • Carrier is a loose term used to describe a robust material which is able to support the thin film solar substrate (TFSS).
  • TFSS thin film solar substrate
  • both sides of the solar cell need to be processed (a frontside and a backside) two carriers are usually required: one for support during the processing of each face of the solar cell.
  • the carriers should satisfy several criteria: First, they should be cost-effective. The carrier cost should be less than the thickness of the silicon that they save. Second, at least one of the carriers must be able to withstand high temperature processing required in manufacturing of typical solar cells. In addition, if only one of the carriers is able to support high temperature cell processing, the process flow needs to be tailored to ensure that all high temperature processing steps are on this carrier. Third, at least one of the carriers must be able to withstand wet processing conditions required in manufacturing of the solar cell. An example of the wet processing steps includes silicon front surface texturing in diluted and heated KOH solutions.
  • the TFSS should be easily detached from the preferably reusable carrier (for high volume manufacturing) and transferred to the permanently attached end carrier (usually attached to the side which was processed first), in preparation for processing of the other side. Subsequently, in a case where the first side was only partially processed, the remaining steps should be able to be completed.
  • the first carrier is a thick semiconductor (e.g., preferably crystalline silicon for crystalline silicon solar cells) wafer, such as a reusable template.
  • the second carrier is a low cost material that may be capable of supporting TFSS permanently.
  • the reusable template carrier because it is standard thick silicon wafer, is capable of withstanding high temperature.
  • the template can be in various sizes such as 200 mm or 300 mm, shapes, such as round or square, and thicknesses capable of going through full solar cell process without breaking (with thicknesses of 200 ⁇ m upwards). The cost of this carrier is brought down significantly by reusing and amortizing it over a plurality of TFSS fabrication cycles.
  • this carrier also satisfies the aforementioned carrier criteria of being conducive to the detachment of the TFSS with high yield which is accomplished using a porous silicon layer between the template and the TFSS.
  • Release processes include mechanical release (MR) or sonicated mechanical release in a liquid (SMR).
  • Second carriers are possible, forming different classes of manufacturing methods. All disclosed processes herein are characterized by the criteria that at least partial solar cell processing steps are performed on the TFSS while it is still on the first carrier—the template. The choice of the second carrier is closely linked with whether partial or all process steps are completed on the template.
  • Frontside reinforcement In an embodiment referred to as Frontside reinforcement (FSR), the TFSS is released from the template using a temporary carrier attached on the partially processed backside.
  • the temporary carrier is highlighted by its ease of release using means such as electricity (ex. mobile electrostatic chuck) or a temporary adhesive which is released upon heating at high temperature.
  • the front side cell processes such as texturization and passivation—are carried out with the temporary backside carrier supporting the TFSS.
  • the remaining backside steps are performed by transferring the TFSS from the temporary backside support to permanent front side reinforcement (ex. EVA/glass combination), thus freeing up the backside for processing.
  • EVA/glass combination permanent front side reinforcement
  • backside reinforcement In a second embodiment referred to as backside reinforcement (BSR), the TFSS is released from the template (the first carrier) using a permanent backside reinforcement.
  • the permanent backside reinforcement only partially covers the backside which allows processing on the backside through the open, uncovered backside areas after front side processes are completed.
  • An example of this BSR is a grid design with a substantially large open area between the grids providing access to the backside for last several processing steps.
  • Another example of this BSR is a backside reinforcement with holes which provide access to the underlying metal which was deposited or patterned while TFSS was on the template.
  • a third embodiment is similar to the BSR in that it also is a permanent backside reinforcement, but the reinforcement has integrated structures which obviate the need for substantial further backside processing. Thus, nearly all process steps on the backside were finished, while the TFSS was on the template.
  • FIG. 2 is a cross sectional diagram of a back contact back junction thin film solar cell with front side reinforcement and separated junctions (this specific embodiment hereinafter referred to as an FSR-SJ cell) with an integrated lambertian mirror.
  • the back contact back junction structure of this cell allows for increased conversion efficiency.
  • abutted (AJ) and separated (SJ) junctions abutted junction refers to the solar cell design where the local heavy base doping in silicon under the base contact directly abuts the emitter.
  • Separated junction refers to the cases where the local heavy base region in silicon under the base contact is substantially isolated from the heavily doped emitter by the lightly doped base region.
  • junction refers to the metallurgical junction formed when a certain concentration of doped region is next to a region of a different dopant concentration of same or different type.
  • back junction it is understood that this is an electrical junction formed by adjacent p+/n or n+/p regions.
  • this FSR-SJ cell utilizes epitaxial silicon substrate 2 comprised of emitter layer 4 , base layer 6 , and front surface field 8 .
  • the solar cell backside (or contact side) structure comprises: backside passivation dielectric 10 , back mirror 12 , selective emitter contact 14 , base contact 16 , seed metal deposition 18 (such as Al/Ag) on the base and emitter contacts, and plated metal 20 (such as Ni/Cu/Ni) on the Ag deposition.
  • the solar cell frontside (or sunny side) structure comprises: textured front layer 22 , and frontside reinforcement 26 attached by adhesive layer 24 .
  • epitaxial silicon substrate 2 has n-type (phosphorous-based) base layer 6 and a p-type (boron-based) emitter layer 4 —in practice, these polarities may be reverse.
  • the epitaxial silicon substrate thickness has a specific range of values between 15 ⁇ m to 30 ⁇ m, but in general may be less than 100 ⁇ m.
  • Front surface field (FSF) 8 is optional depending on the quality of the front surface recombination, base resistance, and the amount of Auger recombination.
  • the frontside (sunny side) of the fabricated solar cell is reinforced with a permanent planar carrier (frontside reinforcement 26 ). Because the carrier is permanent the material must be transparent, such as PV-grade glass or polymer which are preferred but not required. Shown, the thickness of the carrier is in the range of 0.2 mm to 2 mm.
  • the front side reinforcement which may be called frontside reinforcement/plate/carrier is mounted on the solar cell substrate using a thin layer of adhesive (shown as adhesive layer 24 ) such as PV-grade EVA, Z68, or silicone.
  • the front side silicon surface is textured with the texture size much smaller than the epitaxial thickness (shown as textured front layer 22 ), the texturing in this case leaving the silicon substrate substantially planar.
  • the textured front side also has an anti-reflection coating such as PECVD SiN.
  • PECVD SiHxNy:H may be on top of a thermal oxide or directly on top of the silicon substrate (shown as epitaxial silicon substrate 2 ).
  • SiHxNy:H also serves the very important function of providing high positive fixed charge density—which may be in the range of 4 ⁇ 10 12 cm ⁇ 2 .
  • the positive fixed charge reflects the minority carrier (holes) away from the surface and prevents them from recombining at the surface which improves efficiency.
  • This diagram shows a back contact back junction solar cell structure where both contact polarities of metal (to n-type and to p-type regions) representing the base and the emitter of the solar cell for extracting electrical current or power from the solar cell are on the back side.
  • Advantages of a back contact back junction solar cell have been detailed by others and includes: a) having no metal on the sunny side thereby eliminating metal reflection/shading induced efficiency loss, b) the potentially lower resistance of the metal interconnect lines as they may be made wider without a metal reflection penalty, c) better blue response because there is no high doping emitter area in the frontside of the cell where the blue light is absorbed, d) easier to connect and put together the completed cell in a module, and e) better aesthetics—for example the cell may be engineered to be completely black on the front side (Sunnyside).
  • the solar structure shown in FIG. 2 is also characterized by selective base contacts, shown as base contacts 16 .
  • Selective base contact refers to a solar cell design where base contacts are made to local, heavily diffused base doping areas in silicon. This is in contrast with non-selective base contacts, where base contacts are made to lightly doped (local or non-local) base diffusions.
  • Selective base contacts, along with minimum contact areas, are an important efficiency booster because they help minimize the recombination of the minority carrier at the silicon to metal interface, which increases open circuit voltage.
  • the emitter contact is also minimized (shown as selective emitter contact 14 ). The smaller emitter contact areas also help minimize contact recombination at the metal to silicon interface, thus improving efficiency through improvement in the open circuit voltage (Voc).
  • Back mirror 12 shown as a patterned reflective layer as an example, is another feature advantage of this cell.
  • the back mirror may also be formed by the presence of metal on top of backside passivation dielectric 10 .
  • Thermal oxide is an example of a passivation dielectric which may be used in the present embodiment.
  • other good passivating dielectrics such as, but not limited to, SiHxNy:H and Al 2 O 3 may be used.
  • a controlled passivation layer thickness under the back metal significantly improves the net reflectivity of the back mirror stack.
  • the effectiveness of the back mirror may be defined by two attributes: its net reflectivity and the degree to which it is capable of diffusing the reflected light—high reflectivity and high diffusivity are desirable.
  • Metal such as Al or Ag on top of a dielectric of optimum thickness can give high reflectivity in the range of 95% while surface roughness and other techniques may be used to create a diffuse (lambertian) mirror. It is potentially advantageous to have a high metal coverage on the cell backside (greater than 85% as an example) to ensure most of the light falls on the back mirror. Because a larger part of the solar spectrum and wavelengths fall on the back mirror as the solar cell gets thinner, reliance of high efficiency on a good quality back mirror is even more critical for thin silicon. Process flows in this disclosure outline manufacturing methods which yield high metal coverage with desirable mirror properties.
  • the two features of the cell shown in FIG. 2 which distinguish it from the other embodiments of back contact back junction thin film silicon solar cells in this disclosure are separated junctions and front side reinforcement.
  • the separated junction attribute refers to the fact the n ++ region where the base contact is made is substantially isolated from the p + emitter layer. This separation mitigates the risk of shunting in the solar cell and allows high fill factor (FF), which in turn helps achieve highest possible efficiencies. Additionally, separated junctions allow high reverse breakdown voltage.
  • Frontside reinforcement 26 in FIG. 2 is an example of a permanent frontside reinforcement that is part of the manufacturing process and also may be later utilized in a solar module.
  • a key advantage of a permanent transparent frontside reinforcement is that it does not need to be removed because it is made of index matched material (such as PV grade EVA and glass) which does not compromise light coupling from the front side. Often, these materials are put on top of the cell during module assembly.
  • FIG. 3 is a process flow showing a fabrication process for making a back contact back junction thin film solar cell FSR-SJ.
  • FIGS. 4A through 4 k are cross sectional diagrams of the solar cell after key fabrication process steps as it is manufactured according to the fabrication process of FIG. 3 .
  • the structural features depicted in the cross sectional diagrams of FIGS. 4A through 4K are consistent unless otherwise noted.
  • FIGS. 4A through 4G the cross-sectional diagrams of the solar cell show the cell with the frontside (sunnyside) facing downwards and backside (non-sunny/contact side) facing upwards to better illustrate processing steps.
  • the cross sectional diagram orientation is adjusted in FIGS. 4H through 4 k.
  • the fabrication process starts at step 30 with a cleaning of a re-usable silicon template.
  • the starting template may be any shaped wafer, for example 8 inch round or 156 mm ⁇ 156 mm pseudo square or full square, with doping concentration and type (n-type vs. p-type) such that it is conducive to forming porous silicon.
  • the template may be the same area as the desired final thin film solar substrate (TFSS) or it may be oversized allowing for the suppression of detrimental edge effects on the performance of the solar cell. Further, it may be any combination of rough or polished on its two sides.
  • this may be an 8 inch round wafer with p-type doping in excess of 3 ⁇ 10 18 cm ⁇ 3 (which is known to form porous silicon).
  • the re-usable template goes through a general cleaning process to take out any organic or metal impurities. In a specific case this can be achieved using the standard RCA clean consisting of an organic clean (referred to as SC1) and metal contaminations clean (referred to as SC2 clean).
  • SC1 organic clean
  • SC2 clean metal contaminations clean
  • the cleaning sequence employs an alkaline etching step which has a finite etch rate of silicon and which is used to remove surface contaminants—by etching or undercutting. Potassium-, sodium-, or other hydroxides (KOH, NaOH or other) may be used in this cleaning step.
  • KOH, NaOH or other potassium hydroxides
  • the use of HCl, HF or a combination thereof is effective and cost effective due to bath lifetimes over chemistries that employ peroxides.
  • Step 32 involves porous silicon formation by anodic etching.
  • the template is subsequently put in a process tool which is capable of forming porous silicon on the flat surface in the front of the wafer.
  • a process tool which is capable of forming porous silicon on the flat surface in the front of the wafer.
  • There are several ways of forming porous silicon a specific process consists of using an anodic etch process with Hydrofluoric acid (HF) and Isopropyl alcohol (IPA) mixture.
  • HF Hydrofluoric acid
  • IPA Isopropyl alcohol
  • the anodic etch process chemically starts to etch away the silicon sporadically thereby forming a porous silicon at the surface.
  • the reaction proceeds from the front surface and the thickness of the porous silicon increases with the time that the wafer is exposed to the process.
  • FIG. 4A illustrates bi-layer porous silicon 72 formed on the top surface of re-usable silicon template 70 .
  • the characterization metric for this layer is its porosity.
  • the porosity at the surface has to be low enough such that after a thermal reflow step immediately prior to epitaxial deposition, a single crystal silicon may be epitaxially grown on top of the porous material.
  • the porosity has to be high enough such that the layer may be selectively removed while leaving the template and the epitaxial substrate unharmed.
  • the aforementioned balance is achieved by tuning the porosity of a single layer.
  • a multilayer stack with different porosities is used.
  • a bilayer stack with the top layer on which silicon epitaxy is done has a low porosity—for example, but not limited to, 10-35% range—and the bottom layer in contact with the reusable template has a high porosity—for example, >40% —is desirable.
  • Step 34 entails the growth of the silicon layer on top of the porous silicon surface by an expitaxial process.
  • a single crystal epitaxy (epi) is desirable.
  • the grown material may be multi or polycrystalline.
  • An important figure of merit for this step is the quality of the material as measured by its minority carrier diffusion length. In general, the merit is dictated by the crystallinity (single crystal having the highest lifetime) and the contamination level (no metal, organic, and/or oxygen contamination desirable) in the film.
  • the advantage of this approach is that while growing the epi, various diffusions and dopings integral to a solar cell may be done in-situ. Specific examples of these doping are base, emitter, and front and back surface fields.
  • the solar cell is referred to as NBLAC (n-type) or PBLAC (p-type), respectively.
  • the corresponding emitter will have an opposite polarity.
  • the emitter will be p-type (such as boron based) and n-type (such as phosphorous based), respectively.
  • NBLAC is used for descriptive purposes herein, PBLAC is an alternative embodiment fully within the scope of the disclosed process and structures.
  • the base doping may be constant, or continuously varying or graded throughout the substrate thickness depending on what is needed to drive the efficiency up.
  • graded doping produces a built-in electric field which in turn, allows minority carriers to drift quickly to the emitter where they are away from the danger of getting recombined—as opposed to relying entirely on the random diffusion process. In essence, this increases the effective diffusion length for a given lifetime of the material.
  • the impact of an enhanced effective diffusion length is an increase in the short circuit current density (Jsc).
  • the solar cell designs presented in this document are back contacted back junction cells with the emitter on the backside.
  • Backside also the contact side or non-sunnyside
  • frontside is opposite the backside and defined as the side where the sun comes in.
  • the two defining features of back contact back junction solar cells are: 1) all metal connections are on the non-sunny side, and 2) the emitter is also on the non-sunnyside.
  • the emitter is grown last in the epitaxial process to prevent its dopant profile from being affected by excessive thermal budget. This embodiment allows the backside processing to be done on the template as this side is the exposed side while on the template.
  • the base doping may be achieved using phosphine (phosphorous imparting) gas in addition to silicon imparting (trichlorosilane—TCS) and other necessary gases, and when emitter growth is done toward the end of the epitaxial process the reactor may be programmed to switch to diborane (boron imparting) instead of phosphine.
  • the thicknesses of the base and the emitter region should be optimized to give the best solar cell performance. In one embodiment, a base thickness less than 100 ⁇ m with doping between 5e14 and 1e17 cm-3 and an emitter thickness of less than 3 ⁇ m with doping between 1e18 and 3e20 cm-3 are preferred (the base thickness may be as thin as 15 to 30 ⁇ m).
  • the emitter may also be multi-step with each step resulting in different concentration. This epitaxial structure can facilitate a high open circuit voltage (Voc) of the solar cell and thus a higher efficiency.
  • the emitter is not grown in-situ as part of the epitaxial process, but rather ex-situ after the epitaxial deposition process.
  • This can be accomplished among others by the deposition of a boron containing pre-cursor such as boron doped oxide, (BSG), deposited using atmospheric pressure chemical vapor deposition (APCVD), followed immediately or later in the process flow by a subsequent anneal that drives the emitter dopant in.
  • BSG boron doped oxide
  • APCVD atmospheric pressure chemical vapor deposition
  • a front surface field is optional. This consists of a heavier doping of the same kind as the base, grown epitaxially first on porous silicon before the base. For NBLAC this may be achieved using phosphorous doping.
  • a front surface field generally, has two advantages and a disadvantage. The first advantage is that an FSF shields the photogenerated, minority carriers from recombining at the front surface (where there is a lot of recombination) by reflecting them away from that surface through an electric field. The second advantage is that it helps mitigate the base resistance by providing a path for electrons to travel through a lower resistance area. The disadvantage stems from a larger recombination in the FSF area itself due to Auger recombination. In general, a good front passivation will obviate and a bad front passivation will necessitate the use of FSF.
  • FIG. 4B illustrates epitaxial silicon substrate 74 comprised of n+ front surface field layer 76 , n-type base 78 , and in-situ doped thin p+ emitter layer 80 .
  • the n-type base epitaxial silicon layer is grown on the porous silicon surface of the re-usable silicon template.
  • the step 36 is to form shallow trenches on the silicon surface by direct-write silicon etching or ablation.
  • the shallow silicon trenches are henceforth referred to as trench isolation.
  • the purpose of this etch is to nest the base finger and busbar areas and to isolate the base region from the emitter region, as is the defining characteristic of this particular separated junction (SJ) design, and to provide access to the base for base metal contact.
  • the base metal fingers and/or the bus bars may not be nested.
  • the depth of shallow trench should be such that it is deeper than the emitter layer thickness, such that the emitter is locally completely removed (shown as emitter layer 80 in FIG. 4B ).
  • the silicon etch depth may be between 0.5 to 1 ⁇ m.
  • This etched trench pattern follows the same pattern as the base metal fingers and busbar, except it is wider to nest the actual metal finger and busbar areas, if nesting is required.
  • the base metal fingers and busbar are deposited within the shallow trenches without overlapping to the non-trenched emitter layer.
  • the shallow trench width is preferred to be as small as possible. The motivation for keeping the trench widths small is that this width constitutes the extent of interruption in the emitter. Thus, wider trenches increase the chance of minority carriers to recombine under the trench area,—a phenomenon known as electrical shading.
  • trench isolation may be performed using a direct write laser ablation of silicon or a direct etch using laser assisted halogen-based chemicals. Utilizing processes such as these is important because it uses all dry, in-line, non-contact processing, which avoids TFSS damage during on-template thermal processes. Further, a direct write laser etch or ablation process allows formation of the SJ architecture with only one additional process step compared to the abutted junction (AJ) architecture. For achieving the highest cell efficiency, it is desired that the silicon be ablated without any thermal damage to the silicon substrate, the so-called ‘cold ablation’ process. The ‘cold ablation’ of silicon is possible using low picoseconds or femtoseconds pulse width lasers.
  • the trench isolation can also be done using patterning, followed by wet silicon etchants such as KOH.
  • the recess in silicon or the trench isolation may be done by screen printing etch paste which etches silicon. This implementation requires extra steps of firing the etch paste and cleaning the residue. However, a cleaning process using wet cleaning is less desirable on the TFSS, but may be made advantageous.
  • forming the silicon shallow trench may be achieved by first patterning a masking layer then performing silicon plasma or reactive ion etching (RIE). After the shallow trench etching, the patterned masking layer is removed and followed by a corresponding substrate cleaning step.
  • RIE reactive ion etching
  • the next step, step 38 is to deposit a protective dielectric layer.
  • Dielectric layers include, but are not limited to, thermally grown SiO 2 and SiN.
  • a general property of the dielectric layer is that it should be a good passivation layer.
  • the physical thickness of the dielectric layer is governed by a balance between two factors: (1) the layer should be thin enough so that it may easily patterned by the subsequent laser ablation step, and at the same time (2) the layer should be thick enough so that it is capable of blocking diffusion of gas phase dopant where it is not opened if such a dopant is used to form the junctions (as is the case for a non-selective emitter structure which is detailed later).
  • this protective layer is thermally grown oxide with thickness in the range of 100 nm to 250 nm.
  • the dielectric layer growth/deposition temperature and time may be selected to target an appropriate thickness.
  • One consideration in picking the oxide growth conditions is to minimize the segregation of the boron emitter into the grown oxide. This requires minimizing the thermal budget of oxidation (favors a wet ambient process) and growing at an elevated temperature where less boron segregation is achieved.
  • step 40 interdigitated contact openings in the aforementioned dielectric layer exposing the underlying silicon are formed.
  • a pattern in which the dielectric will be opened is the inter-digitated fingers and bus bar, where the base and the emitter lines are separated and continuous. The specifics of the pattern as defined by standard dual bus bar or distributed bus bars will be detailed in ensuing discussion.
  • the purpose of the base and emitter contact openings is for subsequent selective doping.
  • base contact openings will be doped heavily with n-type phosphorous material and emitter contact openings will be doped with p-type boron. Both base and emitter opening regions are opened simultaneously in this step.
  • a specific implementation of this step may be carried out using a direct laser ablation of the oxide layer.
  • a pulsed picosecond laser in visible or UV wavelength is conducive to ablating an oxide layer.
  • FIG. 4D illustrates emitter contact opening 84 , base contact opening 86 , and front and back side SiO 2 layer 86 .
  • Step 42 involves applying both n-type and p-type dopants selectively over the base and the emitter contact open areas—following interdigitated pattern previously defined.
  • the dopants should cover the openings and may have a slight overlap with the dielectric layer and/or go on top of it.
  • this dopant has to be p ++ type (for instance boron) and on the base contact area it has to be n ++ type (phosphorous based).
  • a specific method of implementation of the dopants is using the Inkjet printing technique.
  • specific examples of the inks that may be deposited are silicon nano-particle based phosphorous and boron inks.
  • FIG. 4E illustrates inkjet-printed emitter dopant 88 , inkjet-printed base dopant 90 (optionally sintered), and undoped inkjet-printed material 92 (nano-particles that form a blanket textured surface layer).
  • step 44 the inkjet-printed boron, phosphorous, and undoped ink is annealed to form n++ and P++ emitter contact regions.
  • the annealing step may either be followed by or be integrated with another anneal in a low O 2 or steam environment, which serves to oxidize the undoped silicon particles and create randomly textured oxide surface.
  • FIG. 4F illustrates P++ selective emitter region 94 , n++ selective base region 96 , and surface-textured silicon oxide layer (SiO 2 ) 98 .
  • the TFSS is separated from the reusable template using dry or wet separation or a combination of techniques.
  • the removal occurs along the interface formed by the sacrificial porous silicon.
  • this is accomplished using a shallow trench laser scribe in a pattern conducive to the final shape of the solar cell.
  • this laser scribe may be 125 mm ⁇ 125 mm or 156 mm ⁇ 156 mm pseudo squares or oversized with respect to the final solar cell size.
  • the laser scribe is subsequently followed by clamping on the base/emitter contact side and a mechanical release where it is pulled away from the template.
  • the clamping may be performed using vacuum forces and assisted or accomplished by means of an electrostatic chuck (ESC) or a mobile electrostatic carrier (MESC).
  • ESC electrostatic chuck
  • MESC mobile electrostatic carrier
  • an MESC is cited wherever a mobile carrier is employed.
  • the separation of the TFSS from the template typically occurs at the highest porosity portion of the porous silicon layer.
  • a final cutting procedure to size the TFSS may be performed.
  • FIG. 4G illustrates a backside supported TFSS with the released process TFSS 100 separated from reusable template 102 and supported by temporary TFSS carrier (such as an MESC) 104 .
  • Step 60 shows the template reconditioning and cleaning in preparation for another use.
  • the epitaxially grown silicon outside the TFSS area on the template is removed and the template is sent back for another cycle of reuse defined by template clean, porous silicon, and epi growth.
  • the removal of the extraneous silicon may be performed using mechanical grinding/lapping or polishing—which may be performed on the top, along the edges, and on the backside of the template and serves to remove extraneous silicon where needed.
  • the separating TFSS may be self-supporting if the thickness of the TFSS is greater than 75 ⁇ m. However, when the TFSS is thin—such as thinner than 50 ⁇ m—it should be supported.
  • the mechanical clamping during the release step or after the release step is performed by a mobile ESC (MESC).
  • the MESC subsequently latches on to the thin TFSS and, importantly, supports the thin TFSS as a temporary carrier on the cell backside (the non-sunny side where the base and emitter patterns exist). The frontside (sunny side) is now exposed.
  • step 48 the frontside of the cell is cleaned and any remaining debris of porous silicon (henceforth referred to as quasi monocrystalline silicon or QMS) is removed.
  • the clean may be performed using a single sided wet clean where the cleaning etchant only touches the TFSS frontside while TFSS is being held on the backside by the MESC.
  • the backside of TFSS is protected from etching through the MESC, or equipment suitable for the application of single side etch processes are used.
  • various wet cleaning options HF/nitric acid, HNA, TMAH, and KOH based silicon etch may be used.
  • the QMS clean is followed by texturing of the front side surface.
  • the texturing wet chemistry may be the same as QMS removal chemistry (for example, but not limited to, KOH), resulting in both tasks being accomplished in a single step.
  • QMS removal chemistry for example, but not limited to, KOH
  • the frontside surface of the substrate is treated.
  • the substrate undergoes several steps including a metal removal clean, typically using qualified acids or acid combinations such as hydrofluoric acid (HF) or hydrochloric acid (HCl).
  • HF hydrofluoric acid
  • HCl hydrochloric acid
  • an organic removal such as ozone is applied.
  • chemical oxides of good quality to enable a low density of surface states are employed as a last wet process step prior to deposition of the passivation layer—which in the case of silicon nitride may also be the anti-reflection layer (ARC).
  • ARC anti-reflection layer
  • FIGS. 4H through 4K the cross-sectional diagrams of the solar cell have been adjusted (turned 180°) to better illustrate subsequent processing steps. Accordingly, the cell is now depicted with the frontside (sunnyside) facing upwards and backside (non-sunny/contact side) facing downwards.
  • FIG. 4H illustrates the backside supported TFSS with textured frontside surface 104 .
  • One alternative embodiment which includes a slight variation of the process flow shown in FIGS. 4A through 4H occurs when the template is pre-textured.
  • the substrate TFSS is still substantially planar, however, the released TFSS is already textured which obviates the need to perform wet texturing of the TFSS after QMS removal.
  • the remaining of the process flow remains the same as discussed in FIG. 3 and all the design and process variations discussed in the context of previous flow remain applicable to the pre-textured TFSS embodiment.
  • step 50 single-sided surface passivation and anti-reflection coating (ARC) is performed.
  • ARC anti-reflection coating
  • this may be achieved using microwave plasma enhanced chemical growth of silicon nitride.
  • this may be a silicon dioxide layer followed by PECVD SiH x N y :H layer.
  • the passivation structure may be an amorphous silicon layer followed by silicon nitride.
  • the deposition temperature may be tailored between 100 and 400 deg C. to match the need and capability of the material already in the cell stack.
  • FIG. 4I illustrates the backside supported TFSS with frontside surface passivation and anti-reflective coating (ARC) layer 106 .
  • step 52 the temporary backside support is converted to a permanent front side reinforcement.
  • the passivation/ARC layer created on the frontside unsunnyside
  • only backside processing of the back contact back junction cell remains.
  • a specific implementation of this frontside reinforcement is to use thin PV glass attached by PV Silicone, Z68 or EVA material.
  • An advantage of reinforcing the front side with this material is that this reinforcement can be permanent because when the solar cell is packaged into a module, this same material often goes on the frontside of the cell. Thus, this type of reinforcement ensures that there is no degradation of optical performance of the finished module.
  • FIG. 4J illustrates the permanent frontside reinforcement 108 (using a material such as glass) and reinforcement attachment layer 110 (using materials such as PV-grade EVA or silicon to attach the frontside reinforcement).
  • step 54 the frontside of the reinforced TFSS is cleaned to remove the dopant residue (such as from the Inkjet) and clean the contact areas for a good metal adhesion and electrical contact.
  • the cleaning etchant may be HF to remove the dopant residue and surface oxide and/or a mild selective silicon etch to clean the area.
  • the process residue from the inkjet can be removed by dry techniques such as pulsed laser etching, thereby exposing the underlying silicon for contact formation. This laser process can also be performed right after the dopant diffusion when the TFSS is still on the template carrier.
  • Step 56 involves metallization. And although there are several ways to perform metallization, a specific implementation with a few variations is described.
  • Silver (Ag) or aluminum (Al) nano particle ink is selectively deposited on top of both the base and the emitter contact areas.
  • the ink is deposited such that it follows the shape of the emitter and the base fingers and busbars.
  • the ink deposition is optionally much wider than the respective finger and busbar widths to create a full area back mirror. This metal coverage may be >85% to ensure that most of the light on the back falls on metal and is then reflected back into the structure for more absorption passes. Care must be taken to ensure that metals from the opposite polarity do not touch each other.
  • the same final structure may be achieved using blanket Al deposition (by using evaporation or PVD, for example) and laser ablating the Al deposition to form the gap areas.
  • metallization occurs by depositing Ag or Al ink to both the base and emitter contact areas and forming continuous metal fingers and busbars. After sintering the ink, electroplating steps are conducted by using the metal layer as the electroplating seed layer. For the case of Al ink, a second ink can optionally be applied in similar fashion prior to electroplating. The purpose of the added electroplating steps is to provide increased electrical conductivity in a cost-effective manner.
  • a metal stack of nickel/copper/nickel (Ni/Cu/Ni) with Cu thickness in the range of 10 to 50 ⁇ m may be electroplated.
  • the thin Ni layer under the Cu serves as a Cu barrier to prevent its diffusion into silicon, while the Ni layer on top of the Cu layer serves as a passivation layer to prevent Cu surface oxidation and corrosion.
  • a reflective insulating layer such as inkjet-printed may be deposited to serve as the back mirror. Using this approach, metal on the base side and on the emitter side remain isolated from each other and potential electrical shunting through the underlying dielectric layer is avoided.
  • 4K illustrates the fabricated back contact back junction solar cell with selective emitter contact 112 , base contact 114 , inkjet-printed patterned reflective layer 116 , plated metal 120 (such as Ni/Cu/Ni), and seed metal deposition 118 (such as inkjet-printed Ag and depicted in the diagram as the black region positioned between plated metal 120 and P++ selective emitter region 94 ).
  • FIG. 5 is a diagram showing the backside (non-sunnyside) of a back contact solar cell (NBLAC or PBLAC) highlighting the back contact interdigitated emitter and base metal fingers and busbars of the solar cell.
  • the inter-digitated finger and busbar pattern is shown as an example and other patterns are possible.
  • the shallow silicon trench region is positioned under the base metal fingers and busbar. As previously described, the trench depth is slightly deeper than the emitter layer thickness. The trench width should be minimized so that electrical shading may be kept at a minimum.
  • the metal patterns are formed by inkjet printing, such as inkjet printing of Ag or Al inks followed by a sintering process at an elevated temperature.
  • the back mirror is formed by a reflective dielectric layer.
  • the base metal layer does not overlap with the emitter regions and as a result, potential electrical shunting across the backside surface passivation layer is avoided.
  • the thickness of the metal layer should be thick (thicker than 50 ⁇ m in some instances) so that the metal layer could handle the electrical current and power extraction requirement of the solar cell.
  • the length of the interdigitated fingers may equivalent to the width of the solar cells themselves, close to 125 mm or 156 mm long in some instances.
  • the width of the metal fingers may be in the range of 100 ⁇ m to 500 ⁇ m and the pitch between adjacent metal fingers in the range of 0.5 mm to 3 mm.
  • FIGS. 6A through 6D are diagrams showing the backside of a back contact BLAC solar cell highlighting an alternative metallization pattern of base and emitter contact openings after key fabrication steps.
  • FIGS. 7A through 7D are cross sectional diagrams of the solar cell illustrating the metallization embodiment of FIGS. 6A through 6D .
  • the starting TFSS (a front side reinforcement with separated junctions cell) for metallization corresponds to the cell shown in FIG. 4J .
  • FIG. 6A illustrates the top view of the emitter and base contact openings with the base contact opening nested in a shallow silicon trench.
  • FIG. 7A illustrates the cross-sectional view of the base contact region (emitter region omitted to simplify the drawing).
  • the emitter contact is similar except that it is positioned on the emitter surface rather than in the shallow silicon trench where the base contact is positioned.
  • FIG. 6B and corresponding FIG. 7B illustrate at least one deposited thin metal layer with a narrow isolation gap to separate base and emitter metal regions.
  • the thin metal layer serves two purposes: 1) to provide an electroplating seed layer for subsequent thick metal stack plating, and 2) to provide the back mirror.
  • the thin metal layer may be deposited by metal inkjet printing (such as Ag or Al ink) followed by sintering. In this direct-write process, the metal isolation gap is formed as printed therefore no extra thin metal patterning step is needed.
  • the thin metal is blanket deposited by metal (such as Al or a stack of Al/NiV/Sn) evaporation or PVD.
  • forming the metal gap may be achieved by direct laser ablation with controlled ablation depth so that the laser power does not damage the silicon surface under the narrow isolation gap.
  • a masking layer may be screen printed on the Al back mirror surface followed by a chemical etching of the exposed thin Al layer to create the narrow isolation gap. The etching masking layer is then removed after Al etching.
  • the next step is to deposit an insulator material (a dielectric layer) covering the gap areas.
  • the dielectric material may overlap slightly with the thin metal on both sides (as depicted in FIG. 6C ).
  • the utility of this dielectric layer includes acting as a protection layer from the subsequent plating step—if there are any cracks, scratches or undesirable defects in the underlying oxide layer between the metal lines (these can be created by handling and the process steps post oxidation), plating being a wet process will plate in these defects thus connecting and shunting the two metal lines.
  • Depositing a dielectric layer in the gaps ensures that any defects are plugged and there is no undesirable plating.
  • the dielectric insulating layer may be applied through an inkjet print, screen print, or blanket deposition.
  • the next step in metallization is to plate metal selectively on top of the patterned thin metal layer.
  • a specific embodiment includes a Ni/Cu/Ni stack. Ni serves as a barrier to Cu, while Cu may be as thick as needed to ensure a low resistance and a good Fill-Factor.
  • the metal layer's thickness depends on the busbar design. Other metals such as Ag (although expensive) are also possible.
  • a preferred method of plating is electroplating which ensures selective plating only on the underlying conductive areas—thus preventing shunt.
  • the metallization sequence shown here completes the entire cell flow, but may be followed by an optional forming gas anneal to improve open circuit voltage (Voc).
  • FIGS. 8A through 8C are cross-sectional diagrams of the solar cell showing the formation of a Lambertian mirror after key fabrication steps.
  • the term “Lambertian” refers to the quality of the back mirror by which it is able to diffuse the reflected light in all directions as opposed to specular reflection where light retains the memory of its incidence angle and is reflected at an angle equal to the incidence angle.
  • the diffuse or Lambertian reflector has the advantage that it increases the path length for light giving light more interaction distance with silicon for absorption before the light reaches the opposite side of the cell. This attribute is especially critical for very thin solar cells ranging from 15-30 ⁇ m because for thin solar cells even shorter wavelengths of light will hit the back mirror.
  • the cell is textured on the backside prior to oxidation, using silicon etch texturing for example.
  • This is followed by deposition of rear metallic reflector (such as Al or Ag) using inkjet printing of metallic nano-particle ink or PVD of metal (Al or Ag).
  • a potential consideration of this method includes possible emitter shorts due to texturing etch punching through the emitter junction area. In addition, it might potentially increase the backside surface recombination velocity resulting in a higher emitter dark current density and poor Voc.
  • FIGS. 8A through 8C Another method of making a Lambertian mirror (diffuse mirror) was implicitly disclosed in the above process flow and shown in FIGS. 8A through 8C .
  • the method is to texture the backside passivation dielectric (e.g. thermal oxide) by inkjet printing of, preferably undoped, silicon nano-particle ink followed by sintering and oxidizing to form a textured, rough backside surface.
  • FIG. 8A shows the deposited silicon nano-particles on the rear cell passivation dielectric layer.
  • the passivation dielectric may be a thin layer of thermal oxide with a thickness in the range of 100 nm to 250 nm.
  • FIG. 8B shows the cell after the thermal oxidation of the silicon nano-particles.
  • the backside may be coated by inkjetting glass (quartz) nano-particles as well.
  • the backside diffuse mirror formation is completed by inkjet printing of metallic nano-particle ink or PVD of metal (Al or Ag). This method of forming a Lambertian (diffuse mirror) occurs before the TFSS release.
  • FIGS. 9A and 9B are diagrams illustrating two metal busbar designs in accordance with the disclosed subject matter.
  • An important attribute of a thin, yet high efficiency cell design is the busbar design.
  • the standard busbar design, shown in FIG. 9 A is a dual bus bar design with inter-digitated metal pattern and may be used with the disclosed back contact cells. However, this design may require thick metal in the back because the current has to be carried by the fingers all the way from one edge of the TFSS to the other. The line presents a large resistive loss of power.
  • a thicker metal typically in the less 30 ⁇ m range is applicable for a standard silicon cell which is greater than 150 ⁇ m thick.
  • thin silicon (15 ⁇ m to 50 ⁇ m) back contacted solar cells, such as those in this document may not be able to withstand the stresses of less than 30 ⁇ m thick Cu metal lines.
  • FIG. 9B illustrates an alternative distributed busbar design for a very high efficiency, thin, back contacted cell.
  • N bus bars for emitter regions and the same number for the base regions.
  • busbar design In which the contact to underlying silicon is in slots, but the overhanging metal joins together to form a continuous line. This method requires that the spacing between the slots is no more than twice the thickness of the metal. Note that the busbar design is decoupled from the process flow discussed above as it only dictates the pattern in which the laser ablates the dielectric and the thin metal layer.
  • FIG. 10 is a cross sectional diagram of a back contact back junction thin film solar cell with front side reinforcement and abutted junctions (this specific embodiment hereinafter referred to as an FSR-AJ cell) and integrated lambertian mirror in accordance with the disclosed subject matter.
  • the base and emitter junctions are abutted because there was no a pre-fabricated shallow silicon trench to nest the base junctions and contacts.
  • the base contact doping has to be strong enough such that it overcomes and counter-dopes the underlying and already existing emitter layer under it.
  • FIG. 11 is a process flow showing a fabrication process for making a back contact back junction thin film solar cell FSR-AJ.
  • FIGS. 12A through 12J are cross sectional diagrams of the solar cell after key fabrication process steps as it is manufactured according to the fabrication process of FIG. 11 .
  • the structural features depicted in the cross sectional diagrams of FIGS. 12A through 12J are consistent unless otherwise noted.
  • FIGS. 12A through 12G the cross-sectional diagrams of the solar cell show the cell with the frontside (sunnyside) facing downwards and backside (non-sunny/contact side) facing upwards to better illustrate processing steps.
  • the cross sectional diagram orientation is adjusted in FIGS. 12H through 12J .
  • the described process flow of the FSR-AJ is identical to the FSR-SJ embodiment described in FIG. 3 and FIGS. 4A through 4K with one important difference: there is no trench isolation step to separate the emitter and the base junctions in the case of FSR-AJ. In this case the p + and the n + regions are abutted. Thus, after opening contact areas the emitter region is exposed to the base area. So when the dopant phosphorous dopant is applied using inkjet, the drive-in has to be strong enough such that it overcomes and counterdopes the underlying and already existing boron based emitter. To facilitate this, the emitter will have a restriction of being fairly shallow. All variations and nuances discussed above for FSR-SJ flow are equally applicable to the FSR-AJ device including distributed busbar design, MESC approach, lambertian mirror strategy and various metallization strategies.
  • FIG. 13 is a cross sectional diagram of a back contact back junction thin film solar cell with backside reinforcement and separated junctions (this specific embodiment hereinafter referred to as an BSR-SJ cell) and integrated lambertian mirror in accordance with the disclosed subject matter.
  • the BSR-SJ finished cell does not have the front side reinforcement in the form of EVA/glass material stack as in the frontside reinforcement embodiments previously disclosed. Rather, reinforcement is on the backside, which may be in a shape conducive to providing mechanical strength to the standalone TFSS.
  • FIG. 14 is a diagram showing a backside schematic view of a grid-shaped backside reinforcement that may be utilized with the BSR-SJ cell.
  • the grid-shaped backside reinforcement provides mechanical support for the thin TFSS substrate and is formed of intersecting grid lines.
  • the width of the grid lines may be in the range of 0.3 mm to 1 mm and the thickness of the grid line can be in the range of 5 ⁇ m to 300 ⁇ m.
  • FIG. 15 is a process flow showing a fabrication process for making a back contact back junction thin film solar cell BSR-SJ.
  • FIGS. 16A through 16J are cross sectional diagrams of the solar cell after key fabrication process steps as it is manufactured according to the fabrication process of FIG. 15 .
  • the structural features depicted in the cross sectional diagrams of FIGS. 16A through 16J are consistent unless otherwise noted.
  • the cross-sectional diagrams of the solar cell show the cell with the frontside (sunnyside) facing downwards and backside (non-sunny/contact side) facing upwards to better illustrate processing steps.
  • the cross sectional diagram orientation is adjusted in FIGS. 16H through 16J .
  • the process flow for making BSR-SJ is also similar to that for manufacturing FSR-SJ ( FIG. 3 ), except for a few key exceptions.
  • FSR-SJ goes through a laser cut and release, while in the BSR-SJ fabrication flow a patterned grid shaped permanent reinforcement is attached on the cell backside.
  • the reinforcement material should be capable of allowing subsequent processing up to 450° C., or at least 250° C., and have minimal optical absorption with very low loss.
  • the reinforcement material can be may of hard plastic, PTFE, or PV-grade silicone glue.
  • the grid-shaped reinforcement material may be applied by screen printing, inkjet printing, or laser stereolithography rapid prototyping tool.
  • a prefabricated grid structure from a suitable material such as PTFE or other high temperature polymeric or fiber/polymer composite materials may be laminated and thermally fused to the TFSS backside surface prior to the TFSS releasing. Since the next step involves the release TFSS, this reinforcement step allows further processing on a thin TFSS while it is free standing. This reinforcement may also be permanent because it only occurs on the backside (the nonsunny side).
  • the frontside is ready for processing after release and can go through TFSS clean, texturing, and dielectric (e.g. SiHxNy:H) passivation deposition supported by the backside reinforcement.
  • the backside metallization may be processed with the reinforcement in place.
  • the cell metallization distributed busbars and interdigitated fingers may run vertically and horizontally with respect to the Grid-Shaped patterns—preferably in an N ⁇ N distributed busbar pattern.
  • FIG. 9B shows a specific example of Nxl distributed busbar design.
  • An N ⁇ N design allows the backside reinforcement to be placed between the bus bars.
  • the FSR designs have to use a temporary (such as an MESC) carrier on the backside before the front side reinforcement is put in place—this reinforcement is temporary and detaches after the frontside is reinforced.
  • this reinforcement is temporary and detaches after the frontside is reinforced.
  • BSR designs the reinforcement on the backside is permanent so the fabrication process does not require the extra step of frontside reinforcement.
  • all pre-release steps and their sequence in BSR-SJ such as, template clean, porous silicon formation, silicon trench recess, thermal oxidation, interdigitated pattern and inkjet print/anneal are common may be identical to an FSR-SJ process such as that described in FIG. 3 .
  • FIG. 17 is a cross sectional diagram of a back contact back junction thin film solar cell with backside reinforcement and abutted junctions (this specific embodiment hereinafter referred to as an BSR-AJ cell) and integrated lambertian mirror in accordance with the disclosed subject matter.
  • the BSR-AJ finished cell does not have the front side reinforcement in the form of EVA/glass material stack as in the frontside reinforcement embodiments previously disclosed. Rather, reinforcement is on the backside, which may be in a shape conducive to providing mechanical strength to the standalone TFSS.
  • FIG. 18 is a process flow showing a fabrication process for making a back contact back junction thin film solar cell BSR-AJ.
  • FIGS. 19A through 19I are cross sectional diagrams of the solar cell after key fabrication process steps as it is manufactured according to the fabrication process of FIG. 18 .
  • the structural features depicted in the cross sectional diagrams of FIGS. 19A through 19I are consistent unless otherwise noted.
  • the cross-sectional diagrams of the solar cell show the cell with the frontside (sunnyside) facing downwards and backside (non-sunny/contact side) facing upwards to better illustrate processing steps.
  • the cross sectional diagram orientation is adjusted in FIGS. 19G through 19I .
  • the process flow for making BSR-AJ is also similar to that for manufacturing FSR-AJ ( FIG. 11 ), except for a few key exceptions discussed above in the case of the BSR-SJ relating to backside reinforcement.
  • All of the described cell embodiments share a common feature of selective emitters.
  • An advantage of this structure is that it may yield a higher Voc, and thus higher cell efficiencies.
  • the solar cells may not have selective emitters.
  • the doping of the emitter in the NBLAC case, boron doping
  • the doping of the emitter is the same under the contact and elsewhere.
  • FIG. 20 is a cross sectional diagram of a back contact back junction thin film solar cell with frontside reinforcement, abutted junctions, non-selective emitters (this specific embodiment hereinafter referred to as an FSR-AJ-NS cell) and integrated lambertian mirror in accordance with the disclosed subject matter.
  • FSR-AJ-NS cell non-selective emitters
  • FIG. 20 The only difference compared to the FSR-AJ embodiment of FIG. 10 is that the emitter contacts of FSR-AJ-NSE are directly made on the p+ emitter surface.
  • FIG. 21 is a process flow showing a fabrication process for making a back contact back junction thin film solar cell FSR-AJ-NS.
  • FIGS. 22A through 22J are cross sectional diagrams of the solar cell after key fabrication process steps as it is manufactured according to the fabrication process of FIG. 21 .
  • the structural features depicted in the cross sectional diagrams of FIGS. 22A through 22J are consistent unless otherwise noted.
  • the cross-sectional diagrams of the solar cell show the cell with the frontside (sunnyside) facing downwards and backside (non-sunny/contact side) facing upwards to better illustrate processing steps.
  • the cross sectional diagram orientation is adjusted in FIGS. 22G through 22J .
  • FIGS. 10 and 11 In comparison to the FSR-AJ case of FIGS. 10 and 11 , only the inkjet printing of phosphorous is performed to form the selective base contacts while the inkjet printing of boron step shown in previously described process flows is omitted. Therefore, the emitter metal layer is directly applied onto the p + silicon thin layer.
  • the inkjet printing of phosphorous is replaced by using POCl doping.
  • POCl doping An advantage of using POCl is that it is a mature process and has been in used production for a long time.
  • FIG. 21 and FIG. 22D illustrate and describe the POCL-based process flow of making the FSR-AJ-NS. The template clean, porous silicon, Epi, and thermal oxidation steps are same as described previously with inkjet dopant based selective emitters.
  • the oxide thickness has to be thick enough such that the phosphorous is blocked everywhere except where the oxide is ablated by the previous laser step.
  • This step is subsequently followed by the oxide ablation using the laser to open emitter and base contact areas.
  • POCl is gas phase doping and would have also gone in the emitter area while intended to counter-dope the base area only.
  • the TFSS subsequent to the emitter ablation by laser the TFSS will be released with a mobile carrier attached on the ablated side (non-sunnyside). Then the following fabrication steps including TFSS clean, texturing, SiHxNy:H deposition, front side reinforcement, and finally metallization are described earlier in context of FIG. 3 are applicable to this flow with all their variations already discussed.
  • a silicon etch of the base nesting area will be added after thermal oxidation and before the base ablation using the laser. All methods of silicon etching to create the trench isolation (recess) described in the context of FIG. 3 are equally applicable to this structure.
  • the flows are similar to FSR-AJ-NS and FSR-SJ-NS, respectively, except, in the BSR version before release and after the emitter contact openings are formed there is a permanent reinforcement, using for example a hard plastic material and silicone glue, on the cell backside.
  • a permanent reinforcement using for example a hard plastic material and silicone glue, on the cell backside.
  • the shape of this reinforcement may be grid-shape.
  • Another difference of the BSR version compared to FSR in the nonselective emitter case is that the BSR versions do not use a temporary mobile carrier for reinforcement on the non-sunnyside as there is already a permanent reinforcement in place.
  • the solar cell has back contacts, separated junctions (SJ), selective emitters, and integrated Lambertian mirror. This type of solar cells is referred to as FSR-SJ cells.
  • the solar cell has back contacts, abutted junctions (AJ), selective emitters, and integrated Lambertian mirror. This type of solar cells is referred to as FSR-AJ cells.
  • the solar cell has back contacts, separated junctions (SJ), selective emitters, and integrated Lambertian mirror. This type of solar cells is referred to as BSR-SJ cells.
  • the solar cell has back contacts, abutted junctions (AJ), selective emitters, and integrated Lambertian mirror. This type of solar cells is referred to as BSR-AJ cells.
  • the solar cell has back contacts, separated junctions (SJ), none-selective emitters (NSE), and integrated Lambertian mirror. This type of solar cells is referred to as FSR-SJ-NSE cells.
  • the solar cell has back contacts, abutted junctions (AJ), none-selective emitters (NS), and integrated Lambertian mirror. This type of solar cells is referred to as FSR-AJ-NSE cells.
  • the solar cell has back contacts, separated junctions (SJ), none-selective emitters (NS), and integrated Lambertian mirror. This type of solar cells is referred to as BSR-SJ-NSE cells.
  • the said solar cell has back contacts, abutted junctions (AJ), none-selective emitters (NSE), and integrated Lambertian mirror.
  • This type of solar cells is referred to as BSR-AJ-NSE cells.
  • fabrication aspects include, a first carrier is a thick semiconductor (e.g., preferably crystalline silicon for crystalline silicon solar cells) wafer—reusable template—while the second carrier is a low cost material capable of supporting TFSS—a permanent backside reinforcement (which is permanently attached to the cell).
  • the reusable template carrier because it is standard thick silicon wafer, is capable of withstanding high temperature.
  • This host wafer may be in various sizes such as 200 mm or 300 mm round or square, thicknesses capable of going through full solar cell process without breaking such as 200 ⁇ m upwards (including semiconductor standard 300 mm diameter, 750 ⁇ m thick wafers), and may also take square or other geometrical form factor of any size.
  • This carrier must also satisfy the aforementioned third criteria of being conducive for high-yield detachment of TFSS or thin epitaxial substrate (thus making it the reusable temporary carrier). This is accomplished using a porous silicon layer (preferably a bilayer with two porosities or a multilayer with multiple porosities) between the template and the TFSS. This porous silicon thin layer is easily formed on top of the carrier using subtractive electrochemical process.
  • the porosity of this layer is catered to strike the right balance such that the layer is porous enough (and mechanical weak enough) to detach with ease (using any of the release processes such as mechanical release (MR) or sonicated mechanical release in a liquid (SMR), while simultaneously not too porous such that it is conducive for both growth of a high quality, low-defectivity thin TFSS and allows for no premature release during on-carrier process.
  • One approach is to use a porous silicon multilayer with at least two different porosities (i.e., a bilayer porous silicon), with the bottom layer next to the template having a higher porosity value and the top layer of porous silicon next to the epitaxial layer having a lower porosity value. This results in specific doping requirements for the template carrier.
  • Additional fabrication aspects include the second carrier, and subsequent carriers, required for providing temporary mechanical support during various processing steps in manufacturing the solar cell from the said released TFSS.
  • processing steps include MR, metallization, front surface texturing and passivation.
  • carriers include mobile electrostatic chucks (MESC), mobile vacuum chucks (MOVAC) and mobile chucks with a removable adhesive layer.
  • Additional aspects of the present disclosure include the use of short laser pulses with sub-nanosecond pulse duration is described to accomplish the contact opening for at least one, preferably both polarities of the contacts of the back junction back contact solar cell. Also, the use of laser pulses is described to accomplish the doping of the contact areas for at least one, preferably both polarities of the contacts regions to the above described back junction back contact solar cell.
  • a last carrier providing a permanent reinforcement of the thin solar cell and supporting it in a solar cell module.
  • backside supports/reinforcements including low cost soda lime glass and various low cost plastic materials.

Abstract

Back contact back junction solar cell and methods for manufacturing are provided. The back contact back junction solar cell comprises a substrate having a light capturing frontside surface with a passivation layer, a doped base region, and a doped backside emitter region with a polarity opposite the doped base region. A backside passivation layer and patterned reflective layer on the emitter form a light trapping backside mirror. An interdigitated metallization pattern is positioned on the backside of the solar cell and a permanent reinforcement provides support to the cell.

Description

    RELATED APPLICATIONS
  • This application is a continuation of U.S. application Ser. No. 14/629,273 filed Feb. 23, 2015 which is a continuation of U.S. application Ser. No. 13/057,104 filed Aug. 13, 2012 now U.S. Pat. No. 8,962,380 issued Feb. 24, 2015 which is a National Stage of International Application No. PCT/US2010/059759 filed Dec. 9, 2010 which claims the benefit of U.S. Provisional Application No. 61/285,140 filed on Dec. 9, 2009, all of which are hereby incorporated by reference in their entirety for all purposes.
  • FIELD
  • This disclosure relates in general to the field of photovoltaics and solar cells, and more particularly to back contact back junction thin solar cells and methods for manufacturing.
  • BACKGROUND
  • Currently, crystalline silicon has the largest market share in the photovoltaics (PV) industry, accounting for over 80% of the overall PV market share. And although moving to thinner crystalline silicon solar cells is long understood to be one of the most potent and effective strategy for PV cost reduction (because of the relatively high material cost of crystalline silicon wafers used in solar cells as a fraction of the total PV module cost), utilizing thinner crystalline is fraught with the problem of mechanical breakage caused by thin and often large substrate sizes. Other problems include inadequate light trapping in the thin structure because silicon is an indirect bandgap semiconductor material. Further, it is difficult balance the requirement of high mechanical yield and reduced wafer breakage rate with high manufacturing yields in PV factories in a cost effective manner.
  • On a standalone crystalline silicon solar cell without support, moving even slightly thinner than the current thickness range of 140 μm-250 μm starts to severely compromise mechanical yield during manufacturing. Thin film silicon is particularly mechanically fragile causing manufacturing and processing difficulties. Thus, solutions directed to process very thin solar cell structures may utilize a cell process during which the cell is fully supported by a host carrier throughout, or a cell process which utilizes a novel self-supporting, standalone, substrate with an accompanying structural innovation.
  • Although, in the past, there have been attempts in solar industry to use carriers such as glass for thin substrates, these carriers have suffered from serious limitations including low maximum processing temperatures (in the case of glass) which potentially compromises the solar cell efficiency. There have also been attempts to make small area thin cells which do not have serious breakage concerns; however, large cell areas are required for commercial viability.
  • Achieving high cell and module efficiency with a low fabrication cost is critical in solar cell development and manufacturing. Back junction/back contacted cell architecture is capable of very high efficiency—primarily because there is no metal shading on the front side and no emitter on the front which helps result in a high blue response, and also because of the potentially low metal resistance on the backside. It is known to those versed in the field that back contacted cell demands a very high minority carrier diffusion length to substrate thickness ratio (while a good criteria to have for any solar cell architecture including front contact cells, this is especially important for back contact cells). The ratio should typically be greater than five.
  • Because cell thickness cannot be reduced easily without compromising mechanical yield, for current back contact back junction solar cells the emphasis is to use a very high lifetime material. And while this may result in a larger diffusion length, using a high lifetime material also increases the substrate cost. However, by using thin cells, the diffusion length does not have to be as high, resulting in an ease in the material quality requirements and thus the cost of the cell. This cost reduction is in addition to the obvious cost reduction of using less silicon. Thus, a back contact/back junction cell on a very thin crystalline silicon substrate has both a large cost and performance advantage.
  • SUMMARY
  • In accordance with the disclosed subject matter, innovative structures and methods for manufacturing very thin crystalline silicon, large area (suitable for commercial application), back contact/back junction solar cells are provided.
  • In one embodiment, the back contact back junction solar cell comprises a substrate having a light capturing frontside surface with a passivation layer, a doped base region, and a doped backside emitter region with a polarity opposite the doped base region. A backside passivation layer and patterned reflective layer on the emitter form a light trapping backside mirror. An interdigitated metallization pattern is positioned on the backside of the solar cell and a permanent reinforcement provides support to the cell.
  • The disclosed subject matter, as well as additional novel features, will be apparent from the description provided herein. The intent of this summary is not to be a comprehensive description of the claimed subject matter, but rather to provide a short overview of some of the subject matter's functionality. Other systems, methods, features and advantages here provided will become apparent to one with skill in the art upon examination of the following FIGURES and detailed description. It is intended that all such additional systems, methods, features and advantages included within this description, be within the scope of the accompanying claims.
  • BRIEF DESCRIPTIONS OF THE DRAWINGS
  • For a more complete understanding of the disclosed subject matter and advantages thereof, reference is now made to the following description taken in conjunction with the accompanying drawings in which like reference numbers indicate like features and wherein:
  • FIG. 1 is a graph illustrating a simulation result for determining the optimum thin film silicon substrate (TFSS) thickness for maximizing solar cell efficiency;
  • FIG. 2 is a cross sectional diagram of a back contact back junction thin film solar cell;
  • FIG. 3 is a process flow showing a fabrication process for making a back contact back junction thin film solar cell;
  • FIGS. 4A through 4 k are cross sectional diagrams of a solar cell after key fabrication process steps as it is manufactured according to the fabrication process of FIG. 3;
  • FIG. 5 is a diagram highlighting back contact interdigitated emitter and base metal fingers and busbars of the solar cell;
  • FIGS. 6A through 6D are diagrams showing the backside of a back contact solar cell after key fabrication steps;
  • FIGS. 7A through 7D are cross sectional diagrams of the solar cell corresponding to the embodiment of FIGS. 6A through 6D;
  • FIGS. 8A through 8C are cross-sectional diagrams of a solar cell showing the formation of a Lambertian mirror;
  • FIGS. 9A and 9B are diagrams illustrating two busbar designs in accordance with the disclosed subject matter;
  • FIG. 10 is a cross sectional diagram of a back contact back junction thin film solar cell with front side reinforcement and abutted junctions;
  • FIG. 11 is a process flow showing a fabrication process for making the cell of FIG. 10;
  • FIGS. 12A through 12J are cross sectional diagrams of the solar cell after key fabrication process steps of FIG. 11;
  • FIG. 13 is a cross sectional diagram of a back contact back junction thin film solar cell with backside reinforcement and separated junctions;
  • FIG. 14 is a diagram showing a backside schematic view of a grid-shaped backside reinforcement;
  • FIG. 15 is a process flow showing a fabrication process for making the back contact back junction thin film solar cell of FIG. 13;
  • FIGS. 16A through 16J are cross sectional diagrams of the solar cell after key fabrication process of FIG. 15;
  • FIG. 17 is a cross sectional diagram of a back contact back junction thin film solar cell with backside reinforcement and abutted junctions;
  • FIG. 18 is a process flow showing a fabrication process for making the back contact back junction thin film solar cell of FIG. 17;
  • FIGS. 19A through 19I are cross sectional diagrams of the solar cell after key fabrication process steps of FIG. 18;
  • FIG. 20 is a cross sectional diagram of a back contact back junction thin film solar cell with frontside reinforcement, abutted junctions, and non-selective emitters;
  • FIG. 21 is a process flow showing a fabrication process for making the back contact back junction thin film solar cell of FIG. 20; and
  • FIGS. 22A through 22J are cross sectional diagrams of the solar cell after key fabrication process steps of FIG. 21.
  • DETAILED DESCRIPTION OF THE SPECIFIC EMBODIMENTS
  • The following description is not to be taken in a limiting sense, but is made for the purpose of describing the general principles of the present disclosure. The scope of the present disclosure should be determined with reference to the claims. Exemplary embodiments of the present disclosure are illustrated in the drawings, like numbers being used to refer to like and corresponding parts of the various drawings.
  • FIG. 1 is a graph illustrating a simulation result for determining the optimum thin film silicon substrate (TFSS) thickness for maximizing solar cell efficiency by taking the minority carrier bulk silicon lifetime and back mirror reflector quality (lambertian and specular) into account. A key parameter in designing a back contact back junction solar cell is to determine the TFSS thickness. Typically, there exists an optimum thickness of the silicon layer which maximizes cell efficiency. Optimum thickness depends on several parameters including the bulk lifetime of the silicon material and the degree of light trapping enabled by the back surface diffuse mirror properties. The optimum thickness is due to the following tradeoff. The necessity toward minimizing minority carrier recombination drives substrate thickness lower while requirement of more efficiency light trapping drives the thickness higher. FIG. 1 shows a simulation of cell efficiency as a function of TFSS thickness, minority carrier bulk lifetime, and specular and lambertian mirrors. It is evident that thinner film thicknesses and improved light trapping allows one to use lower lifetime material. Based on economic and other advantages of using thinner films, a TFSS thickness optimum in the range of between 15 um to 30 um may be found. However, this simulation only represents a specific example and in general substrate thickness may be dictated by several considerations.
  • The present disclosure provides structural solutions and fabrication process solutions for back contact back junction thin semiconductor solar cells. And although described with reference to silicon, other semiconductor materials such as germanium or gallium arsenide may also be used without departing from the scope of the disclosed structures and methods. Heterojunctions and multijunction solar cells using silicon or other semiconductor materials are also within the scope of the disclosed subject matter.
  • In operation, large area (in the range of 156 mm×156 mm), thin solar cell substrates with a general thickness of less than 100 um (more specifically in 15 um to 50 um range) are first manufactured using epitaxial growth on top of a reusable template, and are subsequently dislodged. The reusable template may be substantially planar, or in another embodiment be have three-dimensional features. It is reused several times for epi growth, which amortizes template cost. The TFSS is released from the template using a sacrificial layer which not only is able to transfer the crystallinity from template to the TFSS, but is also easily removed selectively compared to the TFSS and the reusable template. One example of the sacrificial layer is porous silicon, whose porosity can be modulated or graded to achieve both the aforementioned critical functions. After the thin solar cell substrates are manufactured using above means, a key challenge is to handle these TFSS during fabrication of the solar cell without breakage and cracking. The following structures and methods address TFSS handling problems as well as provide increased overall efficiency.
  • Further, the disclosed subject matter provides solutions of the thin planar/substantially planar/or three dimensional TFSS handling by using temporary and/or permanent carriers for the TFSS during solar cell manufacturing process. Carrier is a loose term used to describe a robust material which is able to support the thin film solar substrate (TFSS). A key requirement for the successful fabrication of the cells described is that the TFSS should be supported during all process steps.
  • Because both sides of the solar cell need to be processed (a frontside and a backside) two carriers are usually required: one for support during the processing of each face of the solar cell. The carriers should satisfy several criteria: First, they should be cost-effective. The carrier cost should be less than the thickness of the silicon that they save. Second, at least one of the carriers must be able to withstand high temperature processing required in manufacturing of typical solar cells. In addition, if only one of the carriers is able to support high temperature cell processing, the process flow needs to be tailored to ensure that all high temperature processing steps are on this carrier. Third, at least one of the carriers must be able to withstand wet processing conditions required in manufacturing of the solar cell. An example of the wet processing steps includes silicon front surface texturing in diluted and heated KOH solutions. Fourth, once one side is partially or fully processed, the TFSS should be easily detached from the preferably reusable carrier (for high volume manufacturing) and transferred to the permanently attached end carrier (usually attached to the side which was processed first), in preparation for processing of the other side. Subsequently, in a case where the first side was only partially processed, the remaining steps should be able to be completed.
  • In the disclosed processes, the first carrier is a thick semiconductor (e.g., preferably crystalline silicon for crystalline silicon solar cells) wafer, such as a reusable template. The second carrier is a low cost material that may be capable of supporting TFSS permanently. The reusable template carrier, because it is standard thick silicon wafer, is capable of withstanding high temperature. The template can be in various sizes such as 200 mm or 300 mm, shapes, such as round or square, and thicknesses capable of going through full solar cell process without breaking (with thicknesses of 200 μm upwards). The cost of this carrier is brought down significantly by reusing and amortizing it over a plurality of TFSS fabrication cycles. Finally, this carrier also satisfies the aforementioned carrier criteria of being conducive to the detachment of the TFSS with high yield which is accomplished using a porous silicon layer between the template and the TFSS. Release processes include mechanical release (MR) or sonicated mechanical release in a liquid (SMR).
  • Several choices of second carriers are possible, forming different classes of manufacturing methods. All disclosed processes herein are characterized by the criteria that at least partial solar cell processing steps are performed on the TFSS while it is still on the first carrier—the template. The choice of the second carrier is closely linked with whether partial or all process steps are completed on the template.
  • In the case of partial backside processing on the template, where upon after TFSS release both front-side cell processes as well as some back-side cell processes remain, several second carrier embodiments are possible.
  • In an embodiment referred to as Frontside reinforcement (FSR), the TFSS is released from the template using a temporary carrier attached on the partially processed backside. The temporary carrier is highlighted by its ease of release using means such as electricity (ex. mobile electrostatic chuck) or a temporary adhesive which is released upon heating at high temperature. Subsequently, the front side cell processes—such as texturization and passivation—are carried out with the temporary backside carrier supporting the TFSS. Finally the remaining backside steps are performed by transferring the TFSS from the temporary backside support to permanent front side reinforcement (ex. EVA/glass combination), thus freeing up the backside for processing. A specific requirement on the front side reinforcement being that it does not degrade light coupling beyond the degradation usually incurred due to module level packaging—making it possible to integrate the reinforcement into the solar module and thus permanent.
  • In a second embodiment referred to as backside reinforcement (BSR), the TFSS is released from the template (the first carrier) using a permanent backside reinforcement. The permanent backside reinforcement only partially covers the backside which allows processing on the backside through the open, uncovered backside areas after front side processes are completed. An example of this BSR is a grid design with a substantially large open area between the grids providing access to the backside for last several processing steps. Another example of this BSR is a backside reinforcement with holes which provide access to the underlying metal which was deposited or patterned while TFSS was on the template.
  • A third embodiment is similar to the BSR in that it also is a permanent backside reinforcement, but the reinforcement has integrated structures which obviate the need for substantial further backside processing. Thus, nearly all process steps on the backside were finished, while the TFSS was on the template.
  • FIG. 2 is a cross sectional diagram of a back contact back junction thin film solar cell with front side reinforcement and separated junctions (this specific embodiment hereinafter referred to as an FSR-SJ cell) with an integrated lambertian mirror. The back contact back junction structure of this cell allows for increased conversion efficiency. Throughout this document, reference will be made to terms abutted (AJ) and separated (SJ) junctions. Abutted junction refers to the solar cell design where the local heavy base doping in silicon under the base contact directly abuts the emitter. Separated junction refers to the cases where the local heavy base region in silicon under the base contact is substantially isolated from the heavily doped emitter by the lightly doped base region. For the AJ and SJ classification only, the term ‘junction’ refers to the metallurgical junction formed when a certain concentration of doped region is next to a region of a different dopant concentration of same or different type. However, when reference is made to ‘back junction’, it is understood that this is an electrical junction formed by adjacent p+/n or n+/p regions.
  • As shown, this FSR-SJ cell utilizes epitaxial silicon substrate 2 comprised of emitter layer 4, base layer 6, and front surface field 8. The solar cell backside (or contact side) structure comprises: backside passivation dielectric 10, back mirror 12, selective emitter contact 14, base contact 16, seed metal deposition 18 (such as Al/Ag) on the base and emitter contacts, and plated metal 20 (such as Ni/Cu/Ni) on the Ag deposition. The solar cell frontside (or sunny side) structure comprises: textured front layer 22, and frontside reinforcement 26 attached by adhesive layer 24.
  • For example, in one specific embodiment, epitaxial silicon substrate 2 has n-type (phosphorous-based) base layer 6 and a p-type (boron-based) emitter layer 4—in practice, these polarities may be reverse. The epitaxial silicon substrate thickness has a specific range of values between 15 μm to 30 μm, but in general may be less than 100 μm. Front surface field (FSF) 8 is optional depending on the quality of the front surface recombination, base resistance, and the amount of Auger recombination.
  • The frontside (sunny side) of the fabricated solar cell is reinforced with a permanent planar carrier (frontside reinforcement 26). Because the carrier is permanent the material must be transparent, such as PV-grade glass or polymer which are preferred but not required. Shown, the thickness of the carrier is in the range of 0.2 mm to 2 mm. The front side reinforcement, which may be called frontside reinforcement/plate/carrier is mounted on the solar cell substrate using a thin layer of adhesive (shown as adhesive layer 24) such as PV-grade EVA, Z68, or silicone.
  • The front side silicon surface is textured with the texture size much smaller than the epitaxial thickness (shown as textured front layer 22), the texturing in this case leaving the silicon substrate substantially planar. The textured front side also has an anti-reflection coating such as PECVD SiN. PECVD SiHxNy:H may be on top of a thermal oxide or directly on top of the silicon substrate (shown as epitaxial silicon substrate 2). SiHxNy:H also serves the very important function of providing high positive fixed charge density—which may be in the range of 4×1012 cm−2. For an n-type base and p-type emitter solar cell, the positive fixed charge reflects the minority carrier (holes) away from the surface and prevents them from recombining at the surface which improves efficiency.
  • This diagram shows a back contact back junction solar cell structure where both contact polarities of metal (to n-type and to p-type regions) representing the base and the emitter of the solar cell for extracting electrical current or power from the solar cell are on the back side. Advantages of a back contact back junction solar cell have been detailed by others and includes: a) having no metal on the sunny side thereby eliminating metal reflection/shading induced efficiency loss, b) the potentially lower resistance of the metal interconnect lines as they may be made wider without a metal reflection penalty, c) better blue response because there is no high doping emitter area in the frontside of the cell where the blue light is absorbed, d) easier to connect and put together the completed cell in a module, and e) better aesthetics—for example the cell may be engineered to be completely black on the front side (Sunnyside).
  • The solar structure shown in FIG. 2 is also characterized by selective base contacts, shown as base contacts 16. Selective base contact refers to a solar cell design where base contacts are made to local, heavily diffused base doping areas in silicon. This is in contrast with non-selective base contacts, where base contacts are made to lightly doped (local or non-local) base diffusions. Selective base contacts, along with minimum contact areas, are an important efficiency booster because they help minimize the recombination of the minority carrier at the silicon to metal interface, which increases open circuit voltage. In addition to minimizing the base contact, the emitter contact is also minimized (shown as selective emitter contact 14). The smaller emitter contact areas also help minimize contact recombination at the metal to silicon interface, thus improving efficiency through improvement in the open circuit voltage (Voc).
  • Back mirror 12 shown as a patterned reflective layer as an example, is another feature advantage of this cell. Optionally, the back mirror may also be formed by the presence of metal on top of backside passivation dielectric 10. Thermal oxide is an example of a passivation dielectric which may be used in the present embodiment. However, other good passivating dielectrics such as, but not limited to, SiHxNy:H and Al2O3 may be used. Because of interference effects, a controlled passivation layer thickness under the back metal significantly improves the net reflectivity of the back mirror stack. The effectiveness of the back mirror may be defined by two attributes: its net reflectivity and the degree to which it is capable of diffusing the reflected light—high reflectivity and high diffusivity are desirable. Metal such as Al or Ag on top of a dielectric of optimum thickness (˜1000 A oxide) can give high reflectivity in the range of 95% while surface roughness and other techniques may be used to create a diffuse (lambertian) mirror. It is potentially advantageous to have a high metal coverage on the cell backside (greater than 85% as an example) to ensure most of the light falls on the back mirror. Because a larger part of the solar spectrum and wavelengths fall on the back mirror as the solar cell gets thinner, reliance of high efficiency on a good quality back mirror is even more critical for thin silicon. Process flows in this disclosure outline manufacturing methods which yield high metal coverage with desirable mirror properties.
  • The two features of the cell shown in FIG. 2 which distinguish it from the other embodiments of back contact back junction thin film silicon solar cells in this disclosure are separated junctions and front side reinforcement. The separated junction attribute refers to the fact the n++ region where the base contact is made is substantially isolated from the p+ emitter layer. This separation mitigates the risk of shunting in the solar cell and allows high fill factor (FF), which in turn helps achieve highest possible efficiencies. Additionally, separated junctions allow high reverse breakdown voltage.
  • The thin dimensions of the back contact back junction solar cell structures of this disclosure requires that the cell is never processed in the manufacturing line without reinforcement. Frontside reinforcement 26 in FIG. 2 is an example of a permanent frontside reinforcement that is part of the manufacturing process and also may be later utilized in a solar module. A key advantage of a permanent transparent frontside reinforcement is that it does not need to be removed because it is made of index matched material (such as PV grade EVA and glass) which does not compromise light coupling from the front side. Often, these materials are put on top of the cell during module assembly.
  • FIG. 3 is a process flow showing a fabrication process for making a back contact back junction thin film solar cell FSR-SJ. FIGS. 4A through 4 k are cross sectional diagrams of the solar cell after key fabrication process steps as it is manufactured according to the fabrication process of FIG. 3. The structural features depicted in the cross sectional diagrams of FIGS. 4A through 4K are consistent unless otherwise noted. In FIGS. 4A through 4G the cross-sectional diagrams of the solar cell show the cell with the frontside (sunnyside) facing downwards and backside (non-sunny/contact side) facing upwards to better illustrate processing steps. The cross sectional diagram orientation is adjusted in FIGS. 4H through 4 k.
  • As shown in FIG. 3, the fabrication process starts at step 30 with a cleaning of a re-usable silicon template. In general, the starting template may be any shaped wafer, for example 8 inch round or 156 mm×156 mm pseudo square or full square, with doping concentration and type (n-type vs. p-type) such that it is conducive to forming porous silicon. The template may be the same area as the desired final thin film solar substrate (TFSS) or it may be oversized allowing for the suppression of detrimental edge effects on the performance of the solar cell. Further, it may be any combination of rough or polished on its two sides. In a specific embodiment, this may be an 8 inch round wafer with p-type doping in excess of 3×1018 cm−3 (which is known to form porous silicon). The re-usable template goes through a general cleaning process to take out any organic or metal impurities. In a specific case this can be achieved using the standard RCA clean consisting of an organic clean (referred to as SC1) and metal contaminations clean (referred to as SC2 clean). In another specific embodiment, the cleaning sequence employs an alkaline etching step which has a finite etch rate of silicon and which is used to remove surface contaminants—by etching or undercutting. Potassium-, sodium-, or other hydroxides (KOH, NaOH or other) may be used in this cleaning step. For metal removal, the use of HCl, HF or a combination thereof is effective and cost effective due to bath lifetimes over chemistries that employ peroxides.
  • Step 32 involves porous silicon formation by anodic etching. The template is subsequently put in a process tool which is capable of forming porous silicon on the flat surface in the front of the wafer. There are several ways of forming porous silicon, a specific process consists of using an anodic etch process with Hydrofluoric acid (HF) and Isopropyl alcohol (IPA) mixture. The anodic etch process chemically starts to etch away the silicon sporadically thereby forming a porous silicon at the surface. The reaction proceeds from the front surface and the thickness of the porous silicon increases with the time that the wafer is exposed to the process. FIG. 4A illustrates bi-layer porous silicon 72 formed on the top surface of re-usable silicon template 70. The characterization metric for this layer is its porosity. The porosity at the surface has to be low enough such that after a thermal reflow step immediately prior to epitaxial deposition, a single crystal silicon may be epitaxially grown on top of the porous material. On the other hand, the porosity has to be high enough such that the layer may be selectively removed while leaving the template and the epitaxial substrate unharmed. In one specific implementation, the aforementioned balance is achieved by tuning the porosity of a single layer. In a different implementation a multilayer stack with different porosities is used. In particular, a bilayer stack with the top layer on which silicon epitaxy is done has a low porosity—for example, but not limited to, 10-35% range—and the bottom layer in contact with the reusable template has a high porosity—for example, >40% —is desirable.
  • Step 34 entails the growth of the silicon layer on top of the porous silicon surface by an expitaxial process. A single crystal epitaxy (epi) is desirable. However, in general, the grown material may be multi or polycrystalline. An important figure of merit for this step is the quality of the material as measured by its minority carrier diffusion length. In general, the merit is dictated by the crystallinity (single crystal having the highest lifetime) and the contamination level (no metal, organic, and/or oxygen contamination desirable) in the film. The advantage of this approach is that while growing the epi, various diffusions and dopings integral to a solar cell may be done in-situ. Specific examples of these doping are base, emitter, and front and back surface fields. Depending on whether the base doping is n-type (such as phosphorous based) or p-type (such as boron based), the solar cell is referred to as NBLAC (n-type) or PBLAC (p-type), respectively. And the corresponding emitter will have an opposite polarity. Hence for NBLAC and PBLAC, the emitter will be p-type (such as boron based) and n-type (such as phosphorous based), respectively. Although NBLAC is used for descriptive purposes herein, PBLAC is an alternative embodiment fully within the scope of the disclosed process and structures. The base doping may be constant, or continuously varying or graded throughout the substrate thickness depending on what is needed to drive the efficiency up. One potential advantage of graded doping is that it produces a built-in electric field which in turn, allows minority carriers to drift quickly to the emitter where they are away from the danger of getting recombined—as opposed to relying entirely on the random diffusion process. In essence, this increases the effective diffusion length for a given lifetime of the material. The impact of an enhanced effective diffusion length is an increase in the short circuit current density (Jsc).
  • The solar cell designs presented in this document are back contacted back junction cells with the emitter on the backside. Backside (also the contact side or non-sunnyside) is defined as the side opposite to where the sun comes in—frontside (sunnyside) is opposite the backside and defined as the side where the sun comes in. Thus, the two defining features of back contact back junction solar cells are: 1) all metal connections are on the non-sunny side, and 2) the emitter is also on the non-sunnyside. In the embodiment described, the emitter is grown last in the epitaxial process to prevent its dopant profile from being affected by excessive thermal budget. This embodiment allows the backside processing to be done on the template as this side is the exposed side while on the template. For NBLAC the base doping may be achieved using phosphine (phosphorous imparting) gas in addition to silicon imparting (trichlorosilane—TCS) and other necessary gases, and when emitter growth is done toward the end of the epitaxial process the reactor may be programmed to switch to diborane (boron imparting) instead of phosphine. The thicknesses of the base and the emitter region should be optimized to give the best solar cell performance. In one embodiment, a base thickness less than 100 μm with doping between 5e14 and 1e17 cm-3 and an emitter thickness of less than 3 μm with doping between 1e18 and 3e20 cm-3 are preferred (the base thickness may be as thin as 15 to 30 μm). The emitter may also be multi-step with each step resulting in different concentration. This epitaxial structure can facilitate a high open circuit voltage (Voc) of the solar cell and thus a higher efficiency.
  • In another embodiment, the emitter is not grown in-situ as part of the epitaxial process, but rather ex-situ after the epitaxial deposition process. This can be accomplished among others by the deposition of a boron containing pre-cursor such as boron doped oxide, (BSG), deposited using atmospheric pressure chemical vapor deposition (APCVD), followed immediately or later in the process flow by a subsequent anneal that drives the emitter dopant in.
  • A front surface field (FSF) is optional. This consists of a heavier doping of the same kind as the base, grown epitaxially first on porous silicon before the base. For NBLAC this may be achieved using phosphorous doping. A front surface field, generally, has two advantages and a disadvantage. The first advantage is that an FSF shields the photogenerated, minority carriers from recombining at the front surface (where there is a lot of recombination) by reflecting them away from that surface through an electric field. The second advantage is that it helps mitigate the base resistance by providing a path for electrons to travel through a lower resistance area. The disadvantage stems from a larger recombination in the FSF area itself due to Auger recombination. In general, a good front passivation will obviate and a bad front passivation will necessitate the use of FSF.
  • FIG. 4B illustrates epitaxial silicon substrate 74 comprised of n+ front surface field layer 76, n-type base 78, and in-situ doped thin p+ emitter layer 80. The n-type base epitaxial silicon layer is grown on the porous silicon surface of the re-usable silicon template.
  • As shown in FIG. 3, the step 36 is to form shallow trenches on the silicon surface by direct-write silicon etching or ablation. The shallow silicon trenches are henceforth referred to as trench isolation. The purpose of this etch is to nest the base finger and busbar areas and to isolate the base region from the emitter region, as is the defining characteristic of this particular separated junction (SJ) design, and to provide access to the base for base metal contact. In a different embodiment, the base metal fingers and/or the bus bars may not be nested. As shown in trench 82 in FIG. 4C, the depth of shallow trench should be such that it is deeper than the emitter layer thickness, such that the emitter is locally completely removed (shown as emitter layer 80 in FIG. 4B). In a specific embodiment if the emitter region is shallower than 0.5 m, the silicon etch depth may be between 0.5 to 1 μm. This etched trench pattern follows the same pattern as the base metal fingers and busbar, except it is wider to nest the actual metal finger and busbar areas, if nesting is required. In this embodiment, the base metal fingers and busbar are deposited within the shallow trenches without overlapping to the non-trenched emitter layer. The shallow trench width is preferred to be as small as possible. The motivation for keeping the trench widths small is that this width constitutes the extent of interruption in the emitter. Thus, wider trenches increase the chance of minority carriers to recombine under the trench area,—a phenomenon known as electrical shading.
  • In a preferred implementation, trench isolation may be performed using a direct write laser ablation of silicon or a direct etch using laser assisted halogen-based chemicals. Utilizing processes such as these is important because it uses all dry, in-line, non-contact processing, which avoids TFSS damage during on-template thermal processes. Further, a direct write laser etch or ablation process allows formation of the SJ architecture with only one additional process step compared to the abutted junction (AJ) architecture. For achieving the highest cell efficiency, it is desired that the silicon be ablated without any thermal damage to the silicon substrate, the so-called ‘cold ablation’ process. The ‘cold ablation’ of silicon is possible using low picoseconds or femtoseconds pulse width lasers. In cases where wet processing is acceptable, the trench isolation can also be done using patterning, followed by wet silicon etchants such as KOH. In another implementation the recess in silicon or the trench isolation may be done by screen printing etch paste which etches silicon. This implementation requires extra steps of firing the etch paste and cleaning the residue. However, a cleaning process using wet cleaning is less desirable on the TFSS, but may be made advantageous. In yet another implementation scheme, forming the silicon shallow trench may be achieved by first patterning a masking layer then performing silicon plasma or reactive ion etching (RIE). After the shallow trench etching, the patterned masking layer is removed and followed by a corresponding substrate cleaning step.
  • As shown in FIG. 3, the next step, step 38, is to deposit a protective dielectric layer. Dielectric layers include, but are not limited to, thermally grown SiO2 and SiN. A general property of the dielectric layer is that it should be a good passivation layer. Further, the physical thickness of the dielectric layer is governed by a balance between two factors: (1) the layer should be thin enough so that it may easily patterned by the subsequent laser ablation step, and at the same time (2) the layer should be thick enough so that it is capable of blocking diffusion of gas phase dopant where it is not opened if such a dopant is used to form the junctions (as is the case for a non-selective emitter structure which is detailed later). Gas phase dopant diffusion is a subsequent fabrication step and will be detailed later. In a specific embodiment, this protective layer is thermally grown oxide with thickness in the range of 100 nm to 250 nm. The dielectric layer growth/deposition temperature and time may be selected to target an appropriate thickness. One consideration in picking the oxide growth conditions is to minimize the segregation of the boron emitter into the grown oxide. This requires minimizing the thermal budget of oxidation (favors a wet ambient process) and growing at an elevated temperature where less boron segregation is achieved.
  • Then, in step 40, interdigitated contact openings in the aforementioned dielectric layer exposing the underlying silicon are formed. A pattern in which the dielectric will be opened is the inter-digitated fingers and bus bar, where the base and the emitter lines are separated and continuous. The specifics of the pattern as defined by standard dual bus bar or distributed bus bars will be detailed in ensuing discussion. The purpose of the base and emitter contact openings is for subsequent selective doping. In an NBLAC embodiment, base contact openings will be doped heavily with n-type phosphorous material and emitter contact openings will be doped with p-type boron. Both base and emitter opening regions are opened simultaneously in this step. A specific implementation of this step may be carried out using a direct laser ablation of the oxide layer. A pulsed picosecond laser in visible or UV wavelength is conducive to ablating an oxide layer. FIG. 4D illustrates emitter contact opening 84, base contact opening 86, and front and back side SiO2 layer 86.
  • Step 42 involves applying both n-type and p-type dopants selectively over the base and the emitter contact open areas—following interdigitated pattern previously defined. The dopants should cover the openings and may have a slight overlap with the dielectric layer and/or go on top of it. For the NBLAC specific embodiment: on the emitter area this dopant has to be p++ type (for instance boron) and on the base contact area it has to be n++ type (phosphorous based). A specific method of implementation of the dopants is using the Inkjet printing technique. In addition, specific examples of the inks that may be deposited are silicon nano-particle based phosphorous and boron inks. This step is followed by an optional step of using inkjet printer to print all cell areas (or areas excluding laser-ablated contacts) with undoped Si (or glass) nano-particle ink. This is followed by sintering the ink as required by specific ink handling instructions. The purpose of the undoped ink is to use it to randomly texture the oxide surface—random texturing improves the Lambertian properties of the back mirror and will enhance cell efficiency (discussed subsequently). FIG. 4E illustrates inkjet-printed emitter dopant 88, inkjet-printed base dopant 90 (optionally sintered), and undoped inkjet-printed material 92 (nano-particles that form a blanket textured surface layer).
  • Then in step 44 the inkjet-printed boron, phosphorous, and undoped ink is annealed to form n++ and P++ emitter contact regions. Optionally, the annealing step may either be followed by or be integrated with another anneal in a low O2 or steam environment, which serves to oxidize the undoped silicon particles and create randomly textured oxide surface. FIG. 4F illustrates P++ selective emitter region 94, n++ selective base region 96, and surface-textured silicon oxide layer (SiO2) 98.
  • Then in step 46 the TFSS is separated from the reusable template using dry or wet separation or a combination of techniques. At this step the TFSS—with the aforementioned base and emitter patterns and doping—is separated from the reusable template. The removal occurs along the interface formed by the sacrificial porous silicon. In a specific embodiment, this is accomplished using a shallow trench laser scribe in a pattern conducive to the final shape of the solar cell. Amongst several possibilities this laser scribe may be 125 mm×125 mm or 156 mm×156 mm pseudo squares or oversized with respect to the final solar cell size. The laser scribe is subsequently followed by clamping on the base/emitter contact side and a mechanical release where it is pulled away from the template. The clamping may be performed using vacuum forces and assisted or accomplished by means of an electrostatic chuck (ESC) or a mobile electrostatic carrier (MESC). For descriptive purposes, an MESC is cited wherever a mobile carrier is employed. The separation of the TFSS from the template typically occurs at the highest porosity portion of the porous silicon layer. Optionally, after the separation, a final cutting procedure to size the TFSS may be performed. FIG. 4G illustrates a backside supported TFSS with the released process TFSS 100 separated from reusable template 102 and supported by temporary TFSS carrier (such as an MESC) 104.
  • Step 60 shows the template reconditioning and cleaning in preparation for another use. The epitaxially grown silicon outside the TFSS area on the template is removed and the template is sent back for another cycle of reuse defined by template clean, porous silicon, and epi growth. In a specific implementation the removal of the extraneous silicon may be performed using mechanical grinding/lapping or polishing—which may be performed on the top, along the edges, and on the backside of the template and serves to remove extraneous silicon where needed. These steps can be carried out with every re-use or once every several reuses.
  • At this point in the process the separating TFSS may be self-supporting if the thickness of the TFSS is greater than 75 μm. However, when the TFSS is thin—such as thinner than 50 μm—it should be supported. In a specific implementation, the mechanical clamping during the release step or after the release step is performed by a mobile ESC (MESC). The MESC subsequently latches on to the thin TFSS and, importantly, supports the thin TFSS as a temporary carrier on the cell backside (the non-sunny side where the base and emitter patterns exist). The frontside (sunny side) is now exposed.
  • Then in step 48, the frontside of the cell is cleaned and any remaining debris of porous silicon (henceforth referred to as quasi monocrystalline silicon or QMS) is removed. The clean may be performed using a single sided wet clean where the cleaning etchant only touches the TFSS frontside while TFSS is being held on the backside by the MESC. The backside of TFSS is protected from etching through the MESC, or equipment suitable for the application of single side etch processes are used. Amongst various wet cleaning options, HF/nitric acid, HNA, TMAH, and KOH based silicon etch may be used.
  • The QMS clean is followed by texturing of the front side surface. The texturing wet chemistry may be the same as QMS removal chemistry (for example, but not limited to, KOH), resulting in both tasks being accomplished in a single step. Alternatively, there may be a series of chemical treatments resulting in QMS removal and texturing. After texturing, the frontside surface of the substrate is treated. In one embodiment, the substrate undergoes several steps including a metal removal clean, typically using qualified acids or acid combinations such as hydrofluoric acid (HF) or hydrochloric acid (HCl). Optionally, an organic removal such as ozone is applied. In other embodiments, chemical oxides of good quality to enable a low density of surface states are employed as a last wet process step prior to deposition of the passivation layer—which in the case of silicon nitride may also be the anti-reflection layer (ARC).
  • In FIGS. 4H through 4K the cross-sectional diagrams of the solar cell have been adjusted (turned 180°) to better illustrate subsequent processing steps. Accordingly, the cell is now depicted with the frontside (sunnyside) facing upwards and backside (non-sunny/contact side) facing downwards. FIG. 4H illustrates the backside supported TFSS with textured frontside surface 104.
  • One alternative embodiment which includes a slight variation of the process flow shown in FIGS. 4A through 4H occurs when the template is pre-textured. In this case, the substrate TFSS is still substantially planar, however, the released TFSS is already textured which obviates the need to perform wet texturing of the TFSS after QMS removal. The remaining of the process flow remains the same as discussed in FIG. 3 and all the design and process variations discussed in the context of previous flow remain applicable to the pre-textured TFSS embodiment.
  • Next, in step 50 single-sided surface passivation and anti-reflection coating (ARC) is performed. In a specific embodiment this may be achieved using microwave plasma enhanced chemical growth of silicon nitride. In another embodiment, this may be a silicon dioxide layer followed by PECVD SiHxNy:H layer. In yet another embodiment, the passivation structure may be an amorphous silicon layer followed by silicon nitride. In each of the above embodiments, the deposition temperature may be tailored between 100 and 400 deg C. to match the need and capability of the material already in the cell stack. This passivation serves not only the critical function of reducing the surface recombination velocity on the cell frontside (which helps significantly boost efficiency of a back contacted cell), but also serves as an anti-reflection coating (ARC) which enables strong coupling of light into the solar cell. FIG. 4I illustrates the backside supported TFSS with frontside surface passivation and anti-reflective coating (ARC) layer 106.
  • As shown in FIG. 3, in step 52 the temporary backside support is converted to a permanent front side reinforcement. With the passivation/ARC layer created on the frontside (sunnyside), only backside processing of the back contact back junction cell remains. A specific implementation of this frontside reinforcement is to use thin PV glass attached by PV Silicone, Z68 or EVA material. An advantage of reinforcing the front side with this material is that this reinforcement can be permanent because when the solar cell is packaged into a module, this same material often goes on the frontside of the cell. Thus, this type of reinforcement ensures that there is no degradation of optical performance of the finished module. Once this front side reinforcement is complete, the temporary backside support, such as the MESC, is released through electrostatic discharge action and the cell backside (non-sunny side) is available for final metallization processes. It is important to note that at no point during the support conversion is the TFSS not supported/reinforced. FIG. 4J illustrates the permanent frontside reinforcement 108 (using a material such as glass) and reinforcement attachment layer 110 (using materials such as PV-grade EVA or silicon to attach the frontside reinforcement).
  • In step 54 the frontside of the reinforced TFSS is cleaned to remove the dopant residue (such as from the Inkjet) and clean the contact areas for a good metal adhesion and electrical contact. The cleaning etchant may be HF to remove the dopant residue and surface oxide and/or a mild selective silicon etch to clean the area. In another embodiment, the process residue from the inkjet can be removed by dry techniques such as pulsed laser etching, thereby exposing the underlying silicon for contact formation. This laser process can also be performed right after the dopant diffusion when the TFSS is still on the template carrier.
  • Step 56 involves metallization. And although there are several ways to perform metallization, a specific implementation with a few variations is described. After cleaning, Silver (Ag) or aluminum (Al) nano particle ink is selectively deposited on top of both the base and the emitter contact areas. The ink is deposited such that it follows the shape of the emitter and the base fingers and busbars. However, the ink deposition is optionally much wider than the respective finger and busbar widths to create a full area back mirror. This metal coverage may be >85% to ensure that most of the light on the back falls on metal and is then reflected back into the structure for more absorption passes. Care must be taken to ensure that metals from the opposite polarity do not touch each other. In an alternative embodiment, the same final structure may be achieved using blanket Al deposition (by using evaporation or PVD, for example) and laser ablating the Al deposition to form the gap areas. In yet another alternative embodiment, metallization occurs by depositing Ag or Al ink to both the base and emitter contact areas and forming continuous metal fingers and busbars. After sintering the ink, electroplating steps are conducted by using the metal layer as the electroplating seed layer. For the case of Al ink, a second ink can optionally be applied in similar fashion prior to electroplating. The purpose of the added electroplating steps is to provide increased electrical conductivity in a cost-effective manner. As an example, a metal stack of nickel/copper/nickel (Ni/Cu/Ni) with Cu thickness in the range of 10 to 50 μm may be electroplated. The thin Ni layer under the Cu serves as a Cu barrier to prevent its diffusion into silicon, while the Ni layer on top of the Cu layer serves as a passivation layer to prevent Cu surface oxidation and corrosion. In yet another alternative embodiment, instead of forming the back mirror by using the described Ag ink metallization or through an evaporated/PVD Al layer, a reflective insulating layer such as inkjet-printed may be deposited to serve as the back mirror. Using this approach, metal on the base side and on the emitter side remain isolated from each other and potential electrical shunting through the underlying dielectric layer is avoided. FIG. 4K illustrates the fabricated back contact back junction solar cell with selective emitter contact 112, base contact 114, inkjet-printed patterned reflective layer 116, plated metal 120 (such as Ni/Cu/Ni), and seed metal deposition 118 (such as inkjet-printed Ag and depicted in the diagram as the black region positioned between plated metal 120 and P++ selective emitter region 94).
  • FIG. 5 is a diagram showing the backside (non-sunnyside) of a back contact solar cell (NBLAC or PBLAC) highlighting the back contact interdigitated emitter and base metal fingers and busbars of the solar cell. The inter-digitated finger and busbar pattern is shown as an example and other patterns are possible. The shallow silicon trench region is positioned under the base metal fingers and busbar. As previously described, the trench depth is slightly deeper than the emitter layer thickness. The trench width should be minimized so that electrical shading may be kept at a minimum. In this particular embodiment, the metal patterns are formed by inkjet printing, such as inkjet printing of Ag or Al inks followed by a sintering process at an elevated temperature. Also in the embodiment shown, the back mirror is formed by a reflective dielectric layer. As shown in FIG. 2 and FIG. 4K the base metal layer does not overlap with the emitter regions and as a result, potential electrical shunting across the backside surface passivation layer is avoided. However, as a tradeoff, the thickness of the metal layer should be thick (thicker than 50 μm in some instances) so that the metal layer could handle the electrical current and power extraction requirement of the solar cell. For the particular interdigitated fingers and busbar design shown in FIG. 5, the length of the interdigitated fingers may equivalent to the width of the solar cells themselves, close to 125 mm or 156 mm long in some instances. The width of the metal fingers may be in the range of 100 μm to 500 μm and the pitch between adjacent metal fingers in the range of 0.5 mm to 3 mm.
  • FIGS. 6A through 6D are diagrams showing the backside of a back contact BLAC solar cell highlighting an alternative metallization pattern of base and emitter contact openings after key fabrication steps. FIGS. 7A through 7D are cross sectional diagrams of the solar cell illustrating the metallization embodiment of FIGS. 6A through 6D. In this embodiment, the starting TFSS (a front side reinforcement with separated junctions cell) for metallization corresponds to the cell shown in FIG. 4J.
  • FIG. 6A illustrates the top view of the emitter and base contact openings with the base contact opening nested in a shallow silicon trench. Corresponding FIG. 7A illustrates the cross-sectional view of the base contact region (emitter region omitted to simplify the drawing). The emitter contact is similar except that it is positioned on the emitter surface rather than in the shallow silicon trench where the base contact is positioned.
  • FIG. 6B and corresponding FIG. 7B illustrate at least one deposited thin metal layer with a narrow isolation gap to separate base and emitter metal regions. The thin metal layer serves two purposes: 1) to provide an electroplating seed layer for subsequent thick metal stack plating, and 2) to provide the back mirror. The thin metal layer may be deposited by metal inkjet printing (such as Ag or Al ink) followed by sintering. In this direct-write process, the metal isolation gap is formed as printed therefore no extra thin metal patterning step is needed. In an alternative method, the thin metal is blanket deposited by metal (such as Al or a stack of Al/NiV/Sn) evaporation or PVD. Next, forming the metal gap may be achieved by direct laser ablation with controlled ablation depth so that the laser power does not damage the silicon surface under the narrow isolation gap. Alternatively, a masking layer may be screen printed on the Al back mirror surface followed by a chemical etching of the exposed thin Al layer to create the narrow isolation gap. The etching masking layer is then removed after Al etching.
  • As shown in FIG. 6C and corresponding FIG. 7C, the next step is to deposit an insulator material (a dielectric layer) covering the gap areas. The dielectric material may overlap slightly with the thin metal on both sides (as depicted in FIG. 6C). The utility of this dielectric layer includes acting as a protection layer from the subsequent plating step—if there are any cracks, scratches or undesirable defects in the underlying oxide layer between the metal lines (these can be created by handling and the process steps post oxidation), plating being a wet process will plate in these defects thus connecting and shunting the two metal lines. Depositing a dielectric layer in the gaps ensures that any defects are plugged and there is no undesirable plating. The dielectric insulating layer may be applied through an inkjet print, screen print, or blanket deposition.
  • As shown in FIG. 6D and corresponding FIG. 7D, the next step in metallization is to plate metal selectively on top of the patterned thin metal layer. A specific embodiment includes a Ni/Cu/Ni stack. Ni serves as a barrier to Cu, while Cu may be as thick as needed to ensure a low resistance and a good Fill-Factor. The metal layer's thickness depends on the busbar design. Other metals such as Ag (although expensive) are also possible. A preferred method of plating is electroplating which ensures selective plating only on the underlying conductive areas—thus preventing shunt. The metallization sequence shown here completes the entire cell flow, but may be followed by an optional forming gas anneal to improve open circuit voltage (Voc).
  • FIGS. 8A through 8C are cross-sectional diagrams of the solar cell showing the formation of a Lambertian mirror after key fabrication steps. The term “Lambertian” refers to the quality of the back mirror by which it is able to diffuse the reflected light in all directions as opposed to specular reflection where light retains the memory of its incidence angle and is reflected at an angle equal to the incidence angle. The diffuse or Lambertian reflector has the advantage that it increases the path length for light giving light more interaction distance with silicon for absorption before the light reaches the opposite side of the cell. This attribute is especially critical for very thin solar cells ranging from 15-30 μm because for thin solar cells even shorter wavelengths of light will hit the back mirror. In addition, it has been shown with simulations that using a Lambertian mirror gives the solar cell a high efficiency which is more immune to lifetime variations—an attribute that provides a major binning advantage in manufacturing. Two methods of making a Lambertian mirror integrated with the previously disclosed process flow are provided. In the first implementation, the cell is textured on the backside prior to oxidation, using silicon etch texturing for example. This is followed by deposition of rear metallic reflector (such as Al or Ag) using inkjet printing of metallic nano-particle ink or PVD of metal (Al or Ag). A potential consideration of this method includes possible emitter shorts due to texturing etch punching through the emitter junction area. In addition, it might potentially increase the backside surface recombination velocity resulting in a higher emitter dark current density and poor Voc.
  • Another method of making a Lambertian mirror (diffuse mirror) was implicitly disclosed in the above process flow and shown in FIGS. 8A through 8C. The method is to texture the backside passivation dielectric (e.g. thermal oxide) by inkjet printing of, preferably undoped, silicon nano-particle ink followed by sintering and oxidizing to form a textured, rough backside surface. FIG. 8A shows the deposited silicon nano-particles on the rear cell passivation dielectric layer. The passivation dielectric may be a thin layer of thermal oxide with a thickness in the range of 100 nm to 250 nm. FIG. 8B shows the cell after the thermal oxidation of the silicon nano-particles. Alternatively, the backside may be coated by inkjetting glass (quartz) nano-particles as well. Subsequently, as shown in FIG. 8C, the backside diffuse mirror formation is completed by inkjet printing of metallic nano-particle ink or PVD of metal (Al or Ag). This method of forming a Lambertian (diffuse mirror) occurs before the TFSS release.
  • FIGS. 9A and 9B are diagrams illustrating two metal busbar designs in accordance with the disclosed subject matter. An important attribute of a thin, yet high efficiency cell design is the busbar design. The standard busbar design, shown in FIG. 9A, is a dual bus bar design with inter-digitated metal pattern and may be used with the disclosed back contact cells. However, this design may require thick metal in the back because the current has to be carried by the fingers all the way from one edge of the TFSS to the other. The line presents a large resistive loss of power. A thicker metal typically in the less 30 μm range is applicable for a standard silicon cell which is greater than 150 μm thick. However, thin silicon (15 μm to 50 μm) back contacted solar cells, such as those in this document may not be able to withstand the stresses of less than 30 μm thick Cu metal lines.
  • FIG. 9B illustrates an alternative distributed busbar design for a very high efficiency, thin, back contacted cell. In this embodiment, there are N bus bars for emitter regions and the same number for the base regions. An advantage of this design is that the thinner fingers are responsible for carrying the current for a much shorter distance—dramatically mitigating the resistive losses. All the emitter busbars are connected together and the base busbars are connected together. Compared to the standard N=1 (dual busbar), for N pairs of busbars the busbar current is reduced by a factor of N. This allows the Cu thickness to be reduced by a factor of N without compromising the resistive losses—enabling Cu thickness between 5-10 μm for N=3 (an N=3 embodiment is shown in FIG. 9B) and N=4. For thin silicon cells this is a major advantage. However, one potential issue with distributed bus bars may be increased contact recombination and electrical shading because of a larger thickness metal. This may be mitigated by making a slotted busbar design in which the contact to underlying silicon is in slots, but the overhanging metal joins together to form a continuous line. This method requires that the spacing between the slots is no more than twice the thickness of the metal. Note that the busbar design is decoupled from the process flow discussed above as it only dictates the pattern in which the laser ablates the dielectric and the thin metal layer.
  • FIG. 10 is a cross sectional diagram of a back contact back junction thin film solar cell with front side reinforcement and abutted junctions (this specific embodiment hereinafter referred to as an FSR-AJ cell) and integrated lambertian mirror in accordance with the disclosed subject matter. In this embodiment, the base and emitter junctions are abutted because there was no a pre-fabricated shallow silicon trench to nest the base junctions and contacts. As a result, the base contact doping has to be strong enough such that it overcomes and counter-dopes the underlying and already existing emitter layer under it.
  • FIG. 11 is a process flow showing a fabrication process for making a back contact back junction thin film solar cell FSR-AJ. FIGS. 12A through 12J are cross sectional diagrams of the solar cell after key fabrication process steps as it is manufactured according to the fabrication process of FIG. 11. The structural features depicted in the cross sectional diagrams of FIGS. 12A through 12J are consistent unless otherwise noted. In FIGS. 12A through 12G the cross-sectional diagrams of the solar cell show the cell with the frontside (sunnyside) facing downwards and backside (non-sunny/contact side) facing upwards to better illustrate processing steps. The cross sectional diagram orientation is adjusted in FIGS. 12H through 12J.
  • The described process flow of the FSR-AJ is identical to the FSR-SJ embodiment described in FIG. 3 and FIGS. 4A through 4K with one important difference: there is no trench isolation step to separate the emitter and the base junctions in the case of FSR-AJ. In this case the p+ and the n+ regions are abutted. Thus, after opening contact areas the emitter region is exposed to the base area. So when the dopant phosphorous dopant is applied using inkjet, the drive-in has to be strong enough such that it overcomes and counterdopes the underlying and already existing boron based emitter. To facilitate this, the emitter will have a restriction of being fairly shallow. All variations and nuances discussed above for FSR-SJ flow are equally applicable to the FSR-AJ device including distributed busbar design, MESC approach, lambertian mirror strategy and various metallization strategies.
  • FIG. 13 is a cross sectional diagram of a back contact back junction thin film solar cell with backside reinforcement and separated junctions (this specific embodiment hereinafter referred to as an BSR-SJ cell) and integrated lambertian mirror in accordance with the disclosed subject matter. Importantly, the BSR-SJ finished cell does not have the front side reinforcement in the form of EVA/glass material stack as in the frontside reinforcement embodiments previously disclosed. Rather, reinforcement is on the backside, which may be in a shape conducive to providing mechanical strength to the standalone TFSS.
  • FIG. 14 is a diagram showing a backside schematic view of a grid-shaped backside reinforcement that may be utilized with the BSR-SJ cell. The grid-shaped backside reinforcement provides mechanical support for the thin TFSS substrate and is formed of intersecting grid lines. The width of the grid lines may be in the range of 0.3 mm to 1 mm and the thickness of the grid line can be in the range of 5 μm to 300 μm. The opening shapes—occupying the space between grid lines—may be square, rectangular, circular, or an alternative shape. In the case of square shape openings as shown in FIG. 14, the size of the squares may be in the range of 5 mm×5 mm to 50 mm×50 mm.
  • FIG. 15 is a process flow showing a fabrication process for making a back contact back junction thin film solar cell BSR-SJ. FIGS. 16A through 16J are cross sectional diagrams of the solar cell after key fabrication process steps as it is manufactured according to the fabrication process of FIG. 15. The structural features depicted in the cross sectional diagrams of FIGS. 16A through 16J are consistent unless otherwise noted. In FIGS. 16A through 16G the cross-sectional diagrams of the solar cell show the cell with the frontside (sunnyside) facing downwards and backside (non-sunny/contact side) facing upwards to better illustrate processing steps. The cross sectional diagram orientation is adjusted in FIGS. 16H through 16J.
  • The process flow for making BSR-SJ is also similar to that for manufacturing FSR-SJ (FIG. 3), except for a few key exceptions. First, after the n++ and p++ base and contact region furnace anneal step on the template, FSR-SJ goes through a laser cut and release, while in the BSR-SJ fabrication flow a patterned grid shaped permanent reinforcement is attached on the cell backside. As shown in FIG. 16G, the reinforcement material should be capable of allowing subsequent processing up to 450° C., or at least 250° C., and have minimal optical absorption with very low loss. In a specific instance, the reinforcement material can be may of hard plastic, PTFE, or PV-grade silicone glue. The grid-shaped reinforcement material may be applied by screen printing, inkjet printing, or laser stereolithography rapid prototyping tool. Alternatively, a prefabricated grid structure from a suitable material such as PTFE or other high temperature polymeric or fiber/polymer composite materials may be laminated and thermally fused to the TFSS backside surface prior to the TFSS releasing. Since the next step involves the release TFSS, this reinforcement step allows further processing on a thin TFSS while it is free standing. This reinforcement may also be permanent because it only occurs on the backside (the nonsunny side). The frontside is ready for processing after release and can go through TFSS clean, texturing, and dielectric (e.g. SiHxNy:H) passivation deposition supported by the backside reinforcement. And the backside metallization may be processed with the reinforcement in place. The cell metallization distributed busbars and interdigitated fingers may run vertically and horizontally with respect to the Grid-Shaped patterns—preferably in an N×N distributed busbar pattern. Note that FIG. 9B shows a specific example of Nxl distributed busbar design. An N×N design allows the backside reinforcement to be placed between the bus bars.
  • The FSR designs have to use a temporary (such as an MESC) carrier on the backside before the front side reinforcement is put in place—this reinforcement is temporary and detaches after the frontside is reinforced. In contrast, in BSR designs the reinforcement on the backside is permanent so the fabrication process does not require the extra step of frontside reinforcement. Except for the aforementioned differences, all pre-release steps and their sequence in BSR-SJ such as, template clean, porous silicon formation, silicon trench recess, thermal oxidation, interdigitated pattern and inkjet print/anneal are common may be identical to an FSR-SJ process such as that described in FIG. 3. In addition, several post-release steps of TFSS clean, texturing, and SiHxNy:H deposition are common between FSR-SJ and BSR-SJ as well. The BSR-SJ fabrication flow may also share all the variations and nuances described for the case of FSR-SJ fabrication flow above.
  • FIG. 17 is a cross sectional diagram of a back contact back junction thin film solar cell with backside reinforcement and abutted junctions (this specific embodiment hereinafter referred to as an BSR-AJ cell) and integrated lambertian mirror in accordance with the disclosed subject matter. Importantly, the BSR-AJ finished cell does not have the front side reinforcement in the form of EVA/glass material stack as in the frontside reinforcement embodiments previously disclosed. Rather, reinforcement is on the backside, which may be in a shape conducive to providing mechanical strength to the standalone TFSS.
  • FIG. 18 is a process flow showing a fabrication process for making a back contact back junction thin film solar cell BSR-AJ. FIGS. 19A through 19I are cross sectional diagrams of the solar cell after key fabrication process steps as it is manufactured according to the fabrication process of FIG. 18. The structural features depicted in the cross sectional diagrams of FIGS. 19A through 19I are consistent unless otherwise noted. In FIGS. 19A through 19F the cross-sectional diagrams of the solar cell show the cell with the frontside (sunnyside) facing downwards and backside (non-sunny/contact side) facing upwards to better illustrate processing steps. The cross sectional diagram orientation is adjusted in FIGS. 19G through 19I.
  • The process flow for making BSR-AJ is also similar to that for manufacturing FSR-AJ (FIG. 11), except for a few key exceptions discussed above in the case of the BSR-SJ relating to backside reinforcement.
  • All of the described cell embodiments (FSR-SJ, FSR-AJ, BSR-SJ, and BSR-AJ) share a common feature of selective emitters. This refers to an attribute whereby the doping concentration of the p-type material using boron (for NBLAC rendition) under the contact area is higher than the boron doping elsewhere (where there is no contact) in the boron doped thin layer. An advantage of this structure is that it may yield a higher Voc, and thus higher cell efficiencies. However, in an alternative embodiment of the disclosed subject matter, the solar cells may not have selective emitters. Thus, the doping of the emitter (in the NBLAC case, boron doping) is the same under the contact and elsewhere. While this variation in the emitter attribute may be applied to all four of the aforementioned structures (FSR-SJ-NSE, FSR-AJ-NSE, BSR-AJ-NSE, BSR-SJ-NSE), the following describes an FSR-AJ-NSE as an example to disclose the non-selective emitter design and method of fabrication.
  • FIG. 20 is a cross sectional diagram of a back contact back junction thin film solar cell with frontside reinforcement, abutted junctions, non-selective emitters (this specific embodiment hereinafter referred to as an FSR-AJ-NS cell) and integrated lambertian mirror in accordance with the disclosed subject matter. The only difference compared to the FSR-AJ embodiment of FIG. 10 is that the emitter contacts of FSR-AJ-NSE are directly made on the p+ emitter surface.
  • FIG. 21 is a process flow showing a fabrication process for making a back contact back junction thin film solar cell FSR-AJ-NS. FIGS. 22A through 22J are cross sectional diagrams of the solar cell after key fabrication process steps as it is manufactured according to the fabrication process of FIG. 21. The structural features depicted in the cross sectional diagrams of FIGS. 22A through 22J are consistent unless otherwise noted. In FIGS. 22A through 22F the cross-sectional diagrams of the solar cell show the cell with the frontside (sunnyside) facing downwards and backside (non-sunny/contact side) facing upwards to better illustrate processing steps. The cross sectional diagram orientation is adjusted in FIGS. 22G through 22J.
  • In comparison to the FSR-AJ case of FIGS. 10 and 11, only the inkjet printing of phosphorous is performed to form the selective base contacts while the inkjet printing of boron step shown in previously described process flows is omitted. Therefore, the emitter metal layer is directly applied onto the p+ silicon thin layer. In an alternative embodiment, the inkjet printing of phosphorous is replaced by using POCl doping. An advantage of using POCl is that it is a mature process and has been in used production for a long time. FIG. 21 and FIG. 22D illustrate and describe the POCL-based process flow of making the FSR-AJ-NS. The template clean, porous silicon, Epi, and thermal oxidation steps are same as described previously with inkjet dopant based selective emitters. Note all variations of that process are equally applicable to this process including, but not limited to using an MESC as a temporary carrier. Post oxidation, however, the two flows (FSR-AJ-NS and FSR-AJ) diverge. In the POCl (non-selective emitter) flow describes and shown in FIG. 21 and FIGS. 22A through 22J, oxidation is followed by laser ablation only of the base area as opposed to both base and emitter at the same time. Subsequently, a POCL furnace based contact doping is done in the ablated areas. In this FSR-AJ-NSE embodiment, the POCl condition has to be strong enough to counter-dope the emitter area. And the oxide thickness has to be thick enough such that the phosphorous is blocked everywhere except where the oxide is ablated by the previous laser step. This step is subsequently followed by the oxide ablation using the laser to open emitter and base contact areas. A reason both base and emitter areas may not be ablated at the same time prior to the POCl process is because POCl is gas phase doping and would have also gone in the emitter area while intended to counter-dope the base area only. In the FSR-AJ-NE fabrication embodiment, subsequent to the emitter ablation by laser the TFSS will be released with a mobile carrier attached on the ablated side (non-sunnyside). Then the following fabrication steps including TFSS clean, texturing, SiHxNy:H deposition, front side reinforcement, and finally metallization are described earlier in context of FIG. 3 are applicable to this flow with all their variations already discussed.
  • In a different embodiment of the POCl based fabrication flow, to create the FSR-SJ-NS version, a silicon etch of the base nesting area will be added after thermal oxidation and before the base ablation using the laser. All methods of silicon etching to create the trench isolation (recess) described in the context of FIG. 3 are equally applicable to this structure.
  • In different embodiments of the POCl based fabrication flow to create the BSR-AJ-NS and BSR-SJ-NS versions, the flows are similar to FSR-AJ-NS and FSR-SJ-NS, respectively, except, in the BSR version before release and after the emitter contact openings are formed there is a permanent reinforcement, using for example a hard plastic material and silicone glue, on the cell backside. As described, in one embodiment the shape of this reinforcement may be grid-shape. Another difference of the BSR version compared to FSR in the nonselective emitter case, is that the BSR versions do not use a temporary mobile carrier for reinforcement on the non-sunnyside as there is already a permanent reinforcement in place. This eliminates the step of attaching the front side reinforcement before the final step of metallization is required. In the BSR case the metallization is done with the backside reinforcement in place working around the reinforcement pattern. As described in the context of the inkjet selective emitter flows, this may make the N×N busbar design more conducive to metallization for the both BSR designs.
  • In operation, the disclosed subject matter provides for the following:
  • A solar cell made on a released thin film silicon substrate (TFSS) that is substantially planar and is front side reinforced (FSR) by temporary and/or permanent carriers. The solar cell has back contacts, separated junctions (SJ), selective emitters, and integrated Lambertian mirror. This type of solar cells is referred to as FSR-SJ cells.
  • A solar cell made on a released thin film silicon substrate (TFSS) that is substantially planar and is front side reinforced (FSR) by temporary and/or permanent carriers. The solar cell has back contacts, abutted junctions (AJ), selective emitters, and integrated Lambertian mirror. This type of solar cells is referred to as FSR-AJ cells.
  • A solar cell made on a released thin film silicon substrate (TFSS) that is substantially planar and is backside reinforced (BSR) by temporary and/or permanent carriers. The solar cell has back contacts, separated junctions (SJ), selective emitters, and integrated Lambertian mirror. This type of solar cells is referred to as BSR-SJ cells.
  • A solar cell made on a released thin film silicon substrate (TFSS) that is substantially planar and is backside reinforced (BSR) by temporary and/or permanent carriers. The solar cell has back contacts, abutted junctions (AJ), selective emitters, and integrated Lambertian mirror. This type of solar cells is referred to as BSR-AJ cells.
  • A solar cell made on a released thin film silicon substrate (TFSS) that is substantially planar and is front side reinforced (FSR) by temporary and/or permanent carriers. The solar cell has back contacts, separated junctions (SJ), none-selective emitters (NSE), and integrated Lambertian mirror. This type of solar cells is referred to as FSR-SJ-NSE cells.
  • A solar cell made on a released thin film silicon substrate (TFSS) that is substantially planar and is front side reinforced (FSR) by temporary and/or permanent carriers. The solar cell has back contacts, abutted junctions (AJ), none-selective emitters (NS), and integrated Lambertian mirror. This type of solar cells is referred to as FSR-AJ-NSE cells.
  • A solar cell made on a released thin film silicon substrate (TFSS) that is substantially planar and is backside reinforced (BSR) by temporary and/or permanent carriers. The solar cell has back contacts, separated junctions (SJ), none-selective emitters (NS), and integrated Lambertian mirror. This type of solar cells is referred to as BSR-SJ-NSE cells.
  • A solar cell made on a released thin film silicon substrate (TFSS) that is substantially planar and is backside reinforced (BSR) by temporary and/or permanent carriers. The said solar cell has back contacts, abutted junctions (AJ), none-selective emitters (NSE), and integrated Lambertian mirror. This type of solar cells is referred to as BSR-AJ-NSE cells.
  • Variations among the selection of types of substrate reinforcement (FSR or BSR, temporary or permanent), junctions (SJ or AJ), emitters (SE or NSE), and Lambertian mirrors (integrated or separated), are all considered in the scope of claims of the present invention.
  • Further, fabrication aspects include, a first carrier is a thick semiconductor (e.g., preferably crystalline silicon for crystalline silicon solar cells) wafer—reusable template—while the second carrier is a low cost material capable of supporting TFSS—a permanent backside reinforcement (which is permanently attached to the cell). The reusable template carrier, because it is standard thick silicon wafer, is capable of withstanding high temperature. This host wafer may be in various sizes such as 200 mm or 300 mm round or square, thicknesses capable of going through full solar cell process without breaking such as 200 μm upwards (including semiconductor standard 300 mm diameter, 750 μm thick wafers), and may also take square or other geometrical form factor of any size. The amortized cost of this carrier is brought down significantly by reusing it over again and amortizing it over a plurality of TFSS fabrication cycles. This carrier must also satisfy the aforementioned third criteria of being conducive for high-yield detachment of TFSS or thin epitaxial substrate (thus making it the reusable temporary carrier). This is accomplished using a porous silicon layer (preferably a bilayer with two porosities or a multilayer with multiple porosities) between the template and the TFSS. This porous silicon thin layer is easily formed on top of the carrier using subtractive electrochemical process. The porosity of this layer is catered to strike the right balance such that the layer is porous enough (and mechanical weak enough) to detach with ease (using any of the release processes such as mechanical release (MR) or sonicated mechanical release in a liquid (SMR), while simultaneously not too porous such that it is conducive for both growth of a high quality, low-defectivity thin TFSS and allows for no premature release during on-carrier process. One approach is to use a porous silicon multilayer with at least two different porosities (i.e., a bilayer porous silicon), with the bottom layer next to the template having a higher porosity value and the top layer of porous silicon next to the epitaxial layer having a lower porosity value. This results in specific doping requirements for the template carrier.
  • Additional fabrication aspects include the second carrier, and subsequent carriers, required for providing temporary mechanical support during various processing steps in manufacturing the solar cell from the said released TFSS. Examples of the processing steps include MR, metallization, front surface texturing and passivation. Examples of the carriers include mobile electrostatic chucks (MESC), mobile vacuum chucks (MOVAC) and mobile chucks with a removable adhesive layer.
  • Additional aspects of the present disclosure include the use of short laser pulses with sub-nanosecond pulse duration is described to accomplish the contact opening for at least one, preferably both polarities of the contacts of the back junction back contact solar cell. Also, the use of laser pulses is described to accomplish the doping of the contact areas for at least one, preferably both polarities of the contacts regions to the above described back junction back contact solar cell.
  • Additional fabrication aspects a last carrier providing a permanent reinforcement of the thin solar cell and supporting it in a solar cell module. There are several choices of backside supports/reinforcements including low cost soda lime glass and various low cost plastic materials.
  • The foregoing description of the preferred embodiments is provided to enable any person skilled in the art to make or use the claimed subject matter. Various modifications to these embodiments will be readily apparent to those skilled in the art, and the generic principles defined herein may be applied to other embodiments without the use of the innovative faculty. Thus, the claimed subject matter is not intended to be limited to the embodiments shown herein but is to be accorded the widest scope consistent with the principles and novel features disclosed herein.

Claims (16)

What is claimed is:
1. A back contact back junction solar cell, comprising:
a semiconductor layer, comprising:
a light capturing frontside surface with a passivation layer,
a doped base region, and
a doped backside emitter region with a polarity opposite said doped base region;
a backside passivation dielectric layer on said backside emitter region,
backside emitter metallization contacting said backside emitter region and backside base metallization contacting said doped base region, wherein said backside passivation dielectric layer and said backside emitter metallization and said backside base metallization form a light trapping backside mirror; and,
a backside reinforcement on the backside of said back contact back junction solar cell, said backside reinforcement having access openings providing access to said backside emitter metallization and said backside base metallization.
2. The back contact back junction solar cell of claim 1, wherein said semiconductor layer is an epitaxial silicon layer with a thickness in the range of 15 to 50 microns.
3. The back contact back junction solar cell of claim 1, wherein said semiconductor layer is a planar epitaxial silicon layer.
4. The back contact back junction solar cell of claim 1, wherein said light capturing frontside surface with a passivation layer serves as an anti-reflection coating.
5. The back contact back junction solar cell of claim 1, wherein said light capturing frontside surface with a passivation layer provides field assisted passivation.
6. The back contact back junction solar cell of claim 1, wherein said doped backside emitter region is an in-situ doped epitaxial emitter region with an emitter junction thickness of less than 3 microns.
7. The back contact back junction solar cell of claim 1, wherein said backside emitter metallization and said backside base metallization is an interdigitated metallization pattern of a distributed array of interdigitated fingers and busbars.
8. The back contact back junction solar cell of claim 1, wherein higher concentration base doping regions under said backside base metallization are separated from emitter regions, thereby forming separated junctions.
9. The back contact back junction solar cell of claim 1, wherein higher concentration base doping under said backside base metallization abut emitter regions, thereby forming abutted junctions.
10. The back contact back junction solar cell of claim 1, wherein said mirror is a lambertian mirror.
11. The back contact back junction solar cell of claim 1, wherein the localized doping concentrations under said backside emitter metallization is higher than said doped backside emitter region, thereby forming selective emitter contacts.
12. The back contact back junction solar cell of claim 1, wherein said backside reinforcement is a permanent support reinforcement plate and said access openings are through-hole openings.
13. The back contact back junction solar cell of claim 1, wherein said backside passivation dielectric layer is aluminum oxide.
14. The back contact back junction solar cell of claim 1, wherein said backside reinforcement is a permanent support reinforcement plate and said access openings are through-hole openings.
15. The back contact back junction solar cell of claim 1, wherein said backside reinforcement is a backside grid-shaped support reinforcement.
16. The back contact back junction solar cell of claim 1, wherein said dopes backside emitter region is a doped backside epitaxial region.
US14/949,602 2009-12-09 2015-11-23 High-efficiency photovoltaic back-contact solar cell structures and manufacturing methods Abandoned US20160336465A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US14/949,602 US20160336465A1 (en) 2009-12-09 2015-11-23 High-efficiency photovoltaic back-contact solar cell structures and manufacturing methods

Applications Claiming Priority (5)

Application Number Priority Date Filing Date Title
US28514009P 2009-12-09 2009-12-09
PCT/US2010/059759 WO2011072161A2 (en) 2009-12-09 2010-12-09 High-efficiency photovoltaic back-contact solar cell structures and manufacturing methods using thin planar semiconductors
US201213057104A 2012-08-13 2012-08-13
US14/629,273 US9196759B2 (en) 2009-12-09 2015-02-23 High-efficiency photovoltaic back-contact solar cell structures and manufacturing methods
US14/949,602 US20160336465A1 (en) 2009-12-09 2015-11-23 High-efficiency photovoltaic back-contact solar cell structures and manufacturing methods

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US14/629,273 Continuation US9196759B2 (en) 2009-12-09 2015-02-23 High-efficiency photovoltaic back-contact solar cell structures and manufacturing methods

Publications (1)

Publication Number Publication Date
US20160336465A1 true US20160336465A1 (en) 2016-11-17

Family

ID=44146184

Family Applications (5)

Application Number Title Priority Date Filing Date
US13/057,115 Abandoned US20130233378A1 (en) 2009-12-09 2010-12-09 High-efficiency photovoltaic back-contact solar cell structures and manufacturing methods using semiconductor wafers
US13/057,123 Abandoned US20130167915A1 (en) 2009-12-09 2010-12-09 High-efficiency photovoltaic back-contact solar cell structures and manufacturing methods using three-dimensional semiconductor absorbers
US13/057,104 Expired - Fee Related US8962380B2 (en) 2009-12-09 2010-12-09 High-efficiency photovoltaic back-contact solar cell structures and manufacturing methods using thin planar semiconductor absorbers
US14/629,273 Expired - Fee Related US9196759B2 (en) 2009-12-09 2015-02-23 High-efficiency photovoltaic back-contact solar cell structures and manufacturing methods
US14/949,602 Abandoned US20160336465A1 (en) 2009-12-09 2015-11-23 High-efficiency photovoltaic back-contact solar cell structures and manufacturing methods

Family Applications Before (4)

Application Number Title Priority Date Filing Date
US13/057,115 Abandoned US20130233378A1 (en) 2009-12-09 2010-12-09 High-efficiency photovoltaic back-contact solar cell structures and manufacturing methods using semiconductor wafers
US13/057,123 Abandoned US20130167915A1 (en) 2009-12-09 2010-12-09 High-efficiency photovoltaic back-contact solar cell structures and manufacturing methods using three-dimensional semiconductor absorbers
US13/057,104 Expired - Fee Related US8962380B2 (en) 2009-12-09 2010-12-09 High-efficiency photovoltaic back-contact solar cell structures and manufacturing methods using thin planar semiconductor absorbers
US14/629,273 Expired - Fee Related US9196759B2 (en) 2009-12-09 2015-02-23 High-efficiency photovoltaic back-contact solar cell structures and manufacturing methods

Country Status (5)

Country Link
US (5) US20130233378A1 (en)
EP (3) EP2510552A4 (en)
CN (3) CN102763226B (en)
MY (1) MY166305A (en)
WO (3) WO2011072153A2 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10075194B2 (en) * 2016-05-13 2018-09-11 Qualcomm Incorporated Tail biting convolutional code (TBCC) enhancement with state propagation and list decoding

Families Citing this family (114)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7442629B2 (en) 2004-09-24 2008-10-28 President & Fellows Of Harvard College Femtosecond laser-induced formation of submicrometer spikes on a semiconductor substrate
US7057256B2 (en) 2001-05-25 2006-06-06 President & Fellows Of Harvard College Silicon-based visible and near-infrared optoelectric devices
US8399331B2 (en) 2007-10-06 2013-03-19 Solexel Laser processing for high-efficiency thin crystalline silicon solar cell fabrication
US8637340B2 (en) 2004-11-30 2014-01-28 Solexel, Inc. Patterning of silicon oxide layers using pulsed laser ablation
US9508886B2 (en) 2007-10-06 2016-11-29 Solexel, Inc. Method for making a crystalline silicon solar cell substrate utilizing flat top laser beam
US9455362B2 (en) 2007-10-06 2016-09-27 Solexel, Inc. Laser irradiation aluminum doping for monocrystalline silicon substrates
US8749053B2 (en) 2009-06-23 2014-06-10 Intevac, Inc. Plasma grid implant system for use in solar cell fabrications
US9673243B2 (en) 2009-09-17 2017-06-06 Sionyx, Llc Photosensitive imaging devices and associated methods
US9911781B2 (en) 2009-09-17 2018-03-06 Sionyx, Llc Photosensitive imaging devices and associated methods
CN102763226B (en) * 2009-12-09 2016-01-27 速力斯公司 Use high-efficiency photovoltaic back of the body contact solar cell structure and the manufacture method of thin plate semiconductor
US8692198B2 (en) 2010-04-21 2014-04-08 Sionyx, Inc. Photosensitive imaging devices and associated methods
EP2583312A2 (en) 2010-06-18 2013-04-24 Sionyx, Inc. High speed photosensitive devices and associated methods
DE102010024309A1 (en) * 2010-06-18 2011-12-22 Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung e.V. Process for producing a photovoltaic solar cell
US8946547B2 (en) 2010-08-05 2015-02-03 Solexel, Inc. Backplane reinforcement and interconnects for solar cells
EP2691990A4 (en) 2011-03-28 2014-09-03 Solexel Inc Active backplane for thin silicon solar cells
JP5842173B2 (en) * 2011-03-28 2016-01-13 パナソニックIpマネジメント株式会社 Photoelectric conversion device and method of manufacturing photoelectric conversion device
US9496308B2 (en) 2011-06-09 2016-11-15 Sionyx, Llc Process module for increasing the response of backside illuminated photosensitive imagers and associated methods
WO2013010127A2 (en) 2011-07-13 2013-01-17 Sionyx, Inc. Biometric imaging devices and associated methods
JP2014525671A (en) * 2011-08-09 2014-09-29 ソレクセル、インコーポレイテッド High efficiency solar photovoltaic cell and module using thin crystalline semiconductor absorber
US20130168792A1 (en) * 2011-09-16 2013-07-04 Sionyx, Inc. Three Dimensional Architecture Semiconductor Devices and Associated Methods
CN103030106B (en) * 2011-10-06 2015-04-01 清华大学 Three-dimensional nanometer structure array
DE102011084644A1 (en) * 2011-10-17 2013-04-18 Osram Gmbh METHOD FOR PRODUCING A PHOTOVOLTAIC ELEMENT WITH A SILICON DIOXIDE LAYER
CN103094374B (en) * 2011-10-27 2016-03-09 清华大学 Solar cell
WO2013062741A1 (en) * 2011-10-28 2013-05-02 Applied Materials, Inc. Back contact through-holes formation process for solar cell fabrication
CN104428883B (en) 2011-11-08 2017-02-22 因特瓦克公司 substrate processing system and method
US20130147003A1 (en) * 2011-12-13 2013-06-13 Young-Su Kim Photovoltaic device
US8822262B2 (en) * 2011-12-22 2014-09-02 Sunpower Corporation Fabricating solar cells with silicon nanoparticles
KR101654548B1 (en) * 2011-12-26 2016-09-06 솔렉셀, 인크. Systems and methods for enhanced light trapping in solar cells
US9293635B2 (en) * 2012-03-19 2016-03-22 Rec Solar Pte. Ltd. Back junction back contact solar cell module and method of manufacturing the same
US9064764B2 (en) 2012-03-22 2015-06-23 Sionyx, Inc. Pixel isolation elements, devices, and associated methods
US9054255B2 (en) 2012-03-23 2015-06-09 Sunpower Corporation Solar cell having an emitter region with wide bandgap semiconductor material
US20130247967A1 (en) * 2012-03-23 2013-09-26 Scott Harrington Gaseous ozone (o3) treatment for solar cell fabrication
FR2988908B1 (en) * 2012-04-03 2015-03-27 Commissariat Energie Atomique METHOD FOR MANUFACTURING A PHOTOVOLTAIC CELL WITH REAR-FACED INTERFIGITE CONTACTS
US8486747B1 (en) * 2012-04-17 2013-07-16 Boris Gilman Backside silicon photovoltaic cell and method of manufacturing thereof
GB2502293A (en) * 2012-05-22 2013-11-27 Renewable Energy Corp Asa A method for manufacturing a back contacted back junction solar cell module
AU2013267481A1 (en) * 2012-05-29 2015-01-22 Solexel, Inc. Structures and methods of formation of contiguous and non-contiguous base regions for high efficiency back-contact solar cells
US9515217B2 (en) 2012-11-05 2016-12-06 Solexel, Inc. Monolithically isled back contact back junction solar cells
US9379258B2 (en) 2012-11-05 2016-06-28 Solexel, Inc. Fabrication methods for monolithically isled back contact back junction solar cells
NL2009754C2 (en) * 2012-11-05 2014-05-08 M4Si B V Protective cover for a copper containing conductor.
KR101971202B1 (en) * 2012-11-22 2019-04-23 삼성디스플레이 주식회사 Organic light emitting display apparatus and the manufacturing method thereof
US9088020B1 (en) * 2012-12-07 2015-07-21 Integrated Photovoltaics, Inc. Structures with sacrificial template
US20140166087A1 (en) * 2012-12-18 2014-06-19 Intevac, Inc. Solar cells having graded doped regions and methods of making solar cells having graded doped regions
US9318332B2 (en) 2012-12-19 2016-04-19 Intevac, Inc. Grid for plasma ion implant
JP5584846B1 (en) * 2012-12-20 2014-09-03 株式会社カネカ SOLAR CELL, MANUFACTURING METHOD THEREOF, AND SOLAR CELL MODULE
US9263601B2 (en) * 2012-12-21 2016-02-16 Sunpower Corporation Enhanced adhesion of seed layer for solar cell conductive contact
KR102044466B1 (en) * 2013-01-16 2019-11-13 엘지전자 주식회사 Solar cell and manufacturing method thereof
CN103151395A (en) * 2013-01-25 2013-06-12 友达光电股份有限公司 Solar cell
CN105122463A (en) * 2013-02-12 2015-12-02 索莱克赛尔公司 Monolithically isled back contact back junction solar cells using bulk wafers
JP6466346B2 (en) 2013-02-15 2019-02-06 サイオニクス、エルエルシー High dynamic range CMOS image sensor with anti-blooming characteristics and associated method
WO2014137283A1 (en) * 2013-03-05 2014-09-12 Trina Solar Energy Development Pte Ltd Method of fabricating a solar cell
US9939251B2 (en) 2013-03-15 2018-04-10 Sionyx, Llc Three dimensional imaging utilizing stacked imager devices and associated methods
KR101997922B1 (en) * 2013-04-18 2019-07-08 엘지전자 주식회사 Solar cell and manufacturing method thereof
US9545549B2 (en) 2013-05-15 2017-01-17 Cobra Golf Incorporated Golf bag with a docking station for an electronic device
US11121271B2 (en) * 2013-05-22 2021-09-14 W&WSens, Devices, Inc. Microstructure enhanced absorption photosensitive devices
CN105324849B (en) * 2013-06-07 2017-07-07 信越化学工业株式会社 Back contacted solar cell
US9209345B2 (en) 2013-06-29 2015-12-08 Sionyx, Inc. Shallow trench textured regions and associated methods
WO2015023709A2 (en) * 2013-08-12 2015-02-19 Crystal Solar, Inc. Silicon wafers with p-n junctions by epitaxial deposition and devices fabricated therefrom
US20150050816A1 (en) * 2013-08-19 2015-02-19 Korea Atomic Energy Research Institute Method of electrochemically preparing silicon film
US20150162486A1 (en) * 2013-09-16 2015-06-11 Solexel, Inc. Laser processing for solar cell base and emitter regions
DE102013219342A1 (en) * 2013-09-26 2015-03-26 Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung e.V. Process for structuring layers of oxidizable materials by means of oxidation and substrate with structured coating
MY164423A (en) 2013-12-09 2017-12-15 Mimos Berhad Process of texturing silicon surface for optimal sunlight capture in solar cells
US9570576B2 (en) * 2013-12-10 2017-02-14 Infineon Technologies Ag Method for forming a semiconductor device having insulating parts or layers formed via anodic oxidation
US9218958B2 (en) 2013-12-10 2015-12-22 Infineon Technologies Ag Method for forming a semiconductor device
US9653638B2 (en) * 2013-12-20 2017-05-16 Sunpower Corporation Contacts for solar cells formed by directing a laser beam with a particular shape on a metal foil over a dielectric region
US20150221792A1 (en) * 2013-12-23 2015-08-06 Solexel, Inc. Self Aligned Contacts for Solar Cells
JP2017508292A (en) * 2014-02-26 2017-03-23 ソレクセル、インコーポレイテッド Self-aligned contact for back contact solar cells
WO2015133539A1 (en) * 2014-03-05 2015-09-11 三菱電機株式会社 Solar cell and method for manufacturing same
JP2015185743A (en) * 2014-03-25 2015-10-22 シャープ株式会社 photoelectric conversion element
US9627558B2 (en) 2014-04-09 2017-04-18 Arizona Board Of Regents On Behalf Of Arizona State University Methods and apparatuses for manufacturing self-aligned integrated back contact heterojunction solar cells
US9355985B2 (en) * 2014-05-30 2016-05-31 Freescale Semiconductor, Inc. Microelectronic packages having sidewall-deposited heat spreader structures and methods for the fabrication thereof
CN104009128A (en) * 2014-06-12 2014-08-27 电子科技大学 Preparing method of amorphous silicon membrane light trapping structure for solar cell
KR101622091B1 (en) * 2014-08-20 2016-05-18 엘지전자 주식회사 Solar cell and method for manufacuring the same
US9837259B2 (en) 2014-08-29 2017-12-05 Sunpower Corporation Sequential etching treatment for solar cell fabrication
WO2016033614A1 (en) * 2014-08-31 2016-03-03 Solexel, Inc. Laser doping for making back contact back junction solar cells
JP6280231B2 (en) * 2014-09-22 2018-02-14 京セラ株式会社 Solar cell element
US9559236B2 (en) * 2014-09-24 2017-01-31 Sunpower Corporation Solar cell fabricated by simplified deposition process
CN105742375B (en) * 2014-12-10 2017-09-22 北京创昱科技有限公司 A kind of back contacts crystal silicon battery and preparation method thereof
US9997652B2 (en) * 2015-03-23 2018-06-12 Sunpower Corporation Deposition approaches for emitter layers of solar cells
WO2016194301A1 (en) * 2015-05-29 2016-12-08 パナソニックIpマネジメント株式会社 Solar cell
US9583649B2 (en) 2015-06-22 2017-02-28 International Business Machines Corporation Thin film solar cell backside contact manufacturing process
KR101661859B1 (en) * 2015-09-09 2016-09-30 엘지전자 주식회사 Solar cell module and manufacturing method thereof
KR101910642B1 (en) * 2016-01-28 2018-12-28 엘지전자 주식회사 Solar cell and manufacturing method thereof
JP6719548B2 (en) * 2016-03-23 2020-07-08 シャープ株式会社 Photoelectric conversion device, photoelectric conversion module, and photovoltaic power generation system
TWI626758B (en) * 2016-09-22 2018-06-11 長生太陽能股份有限公司 Solar cell and manufacturing method thereof
US10629758B2 (en) * 2016-09-30 2020-04-21 Sunpower Corporation Solar cells with differentiated P-type and N-type region architectures
US9960302B1 (en) 2016-10-18 2018-05-01 Tesla, Inc. Cascaded photovoltaic structures with interdigitated back contacts
US10937915B2 (en) 2016-10-28 2021-03-02 Tesla, Inc. Obscuring, color matching, and camouflaging solar panels
PT3321973T (en) * 2016-11-09 2021-03-16 Meyer Burger Germany Ag Crystalline solar cell having a transparent, conductive layer between the front contacts and method for manufacturing such a solar cell
ES2887981T3 (en) 2017-03-01 2021-12-29 Tesla Inc PV Roof Tile Packing System and Procedure
US10381973B2 (en) 2017-05-17 2019-08-13 Tesla, Inc. Uniformly and directionally colored photovoltaic modules
US10985688B2 (en) 2017-06-05 2021-04-20 Tesla, Inc. Sidelap interconnect for photovoltaic roofing modules
US10734938B2 (en) 2017-07-21 2020-08-04 Tesla, Inc. Packaging for solar roof tiles
US10857764B2 (en) 2017-07-25 2020-12-08 Tesla, Inc. Method for improving adhesion between glass cover and encapsulant for solar roof tiles
US10978990B2 (en) 2017-09-28 2021-04-13 Tesla, Inc. Glass cover with optical-filtering coating for managing color of a solar roof tile
WO2019069643A1 (en) * 2017-10-04 2019-04-11 株式会社カネカ Method for manufacturing solar cell, solar cell, and solar cell module
US10454409B2 (en) 2018-02-02 2019-10-22 Tesla, Inc. Non-flat solar roof tiles
US10862420B2 (en) 2018-02-20 2020-12-08 Tesla, Inc. Inter-tile support for solar roof tiles
US11190128B2 (en) 2018-02-27 2021-11-30 Tesla, Inc. Parallel-connected solar roof tile modules
CN108549921A (en) * 2018-03-28 2018-09-18 深圳市傲科微创有限公司 A kind of passive light label and light identification tag system
US11431279B2 (en) 2018-07-02 2022-08-30 Tesla, Inc. Solar roof tile with a uniform appearance
US11245354B2 (en) 2018-07-31 2022-02-08 Tesla, Inc. Solar roof tile spacer with embedded circuitry
US11082005B2 (en) 2018-07-31 2021-08-03 Tesla, Inc. External electrical contact for solar roof tiles
US11245355B2 (en) 2018-09-04 2022-02-08 Tesla, Inc. Solar roof tile module
US11581843B2 (en) 2018-09-14 2023-02-14 Tesla, Inc. Solar roof tile free of back encapsulant layer
CN111192934B (en) * 2018-11-14 2021-09-21 苏州纳捷森光电技术有限公司 Preparation method of silicon oxide etching template for silicon substrate, silicon substrate and application
CN109461782A (en) * 2018-12-25 2019-03-12 浙江晶科能源有限公司 P-type back contacted solar cell and preparation method thereof
US11431280B2 (en) 2019-08-06 2022-08-30 Tesla, Inc. System and method for improving color appearance of solar roofs
US11164740B2 (en) 2019-10-09 2021-11-02 Newport Fab, Llc Semiconductor structure having porous semiconductor layer for RF devices
US11145572B2 (en) 2019-10-09 2021-10-12 Newport Fab, Llc Semiconductor structure having through-substrate via (TSV) in porous semiconductor region
US11195920B2 (en) * 2019-10-09 2021-12-07 Newport Fab, Llc Semiconductor structure having porous semiconductor segment for RF devices and bulk semiconductor region for non-RF devices
CN111477718A (en) * 2019-10-22 2020-07-31 国家电投集团西安太阳能电力有限公司 Simple IBC battery electrode manufacturing process
CN112466967B (en) 2020-11-23 2023-08-22 浙江晶科能源有限公司 Selective emitter solar cell and preparation method thereof
DE102021118693A1 (en) 2021-07-20 2023-01-26 Helmholtz-Zentrum Dresden - Rossendorf E. V. Charge carrier separation device and method for generating an electrical voltage and/or an electrical current
CN114597280B (en) * 2022-05-05 2022-07-12 晶科能源(海宁)有限公司 Solar cell and photovoltaic module

Family Cites Families (208)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4082570A (en) 1976-02-09 1978-04-04 Semicon, Inc. High intensity solar energy converter
US4070206A (en) 1976-05-20 1978-01-24 Rca Corporation Polycrystalline or amorphous semiconductor photovoltaic device having improved collection efficiency
US4043894A (en) 1976-05-20 1977-08-23 Burroughs Corporation Electrochemical anodization fixture for semiconductor wafers
US4165252A (en) 1976-08-30 1979-08-21 Burroughs Corporation Method for chemically treating a single side of a workpiece
US4348254A (en) 1978-12-27 1982-09-07 Solarex Corporation Method of making solar cell
US4251679A (en) 1979-03-16 1981-02-17 E-Cel Corporation Electromagnetic radiation transducer
US4249959A (en) 1979-11-28 1981-02-10 Rca Corporation Solar cell construction
US4361950A (en) 1980-03-24 1982-12-07 Exxon Research & Engineering Co. Method of making solar cell with wrap-around electrode
US4394529A (en) 1981-08-05 1983-07-19 Rca Corporation Solar cell array with lightweight support structure
US4427839A (en) 1981-11-09 1984-01-24 General Electric Company Faceted low absorptance solar cell
US4479847A (en) 1981-12-30 1984-10-30 California Institute Of Technology Equilibrium crystal growth from substrate confined liquid
US4409423A (en) 1982-03-09 1983-10-11 The United States Of America As Represented By The Secretary Of The Air Force Hole matrix vertical junction solar cell
US4430519A (en) 1982-05-28 1984-02-07 Amp Incorporated Electron beam welded photovoltaic cell interconnections
US4461922A (en) 1983-02-14 1984-07-24 Atlantic Richfield Company Solar cell module
US4626613A (en) 1983-12-23 1986-12-02 Unisearch Limited Laser grooved solar cell
US4672023A (en) 1985-10-21 1987-06-09 Avantek, Inc. Method for planarizing wafers
US5024953A (en) * 1988-03-22 1991-06-18 Hitachi, Ltd. Method for producing opto-electric transducing element
US4922277A (en) 1988-11-28 1990-05-01 The United States Of America As Represented By The Secretary Of The Air Force Silicon wafer photoresist developer
US5208068A (en) 1989-04-17 1993-05-04 International Business Machines Corporation Lamination method for coating the sidewall or filling a cavity in a substrate
EP0421133B1 (en) * 1989-09-06 1995-12-20 Sanyo Electric Co., Ltd. Manufacturing method of a flexible photovoltaic device
GB8927709D0 (en) 1989-12-07 1990-02-07 Secretary Of The State For Def Silicon quantum wires
US5073230A (en) 1990-04-17 1991-12-17 Arizona Board Of Regents Acting On Behalf Of Arizona State University Means and methods of lifting and relocating an epitaxial device layer
US5420067A (en) 1990-09-28 1995-05-30 The United States Of America As Represented By The Secretary Of The Navy Method of fabricatring sub-half-micron trenches and holes
US5248621A (en) 1990-10-23 1993-09-28 Canon Kabushiki Kaisha Method for producing solar cell devices of crystalline material
US5112453A (en) 1990-10-31 1992-05-12 Behr Omri M Method and apparatus for producing etched plates for graphic printing
JP2912496B2 (en) 1991-09-30 1999-06-28 シャープ株式会社 Solar cell module
JPH0690014A (en) 1992-07-22 1994-03-29 Mitsubishi Electric Corp Thin solar cell and its production, etching method and automatic etching device, and production of semiconductor device
US5458755A (en) 1992-11-09 1995-10-17 Canon Kabushiki Kaisha Anodization apparatus with supporting device for substrate to be treated
US5316593A (en) 1992-11-16 1994-05-31 Midwest Research Institute Heterojunction solar cell with passivated emitter surface
JPH088370B2 (en) 1993-03-05 1996-01-29 株式会社日立製作所 Light confinement structure for solar cells
DE4310206C2 (en) 1993-03-29 1995-03-09 Siemens Ag Method for producing a solar cell from a substrate wafer
ES2169078T3 (en) 1993-07-29 2002-07-01 Gerhard Willeke PROCEDURE FOR MANUFACTURE OF A SOLAR CELL, AS WELL AS THE SOLAR CELL MANUFACTURED ACCORDING TO THIS PROCEDURE.
US5660680A (en) 1994-03-07 1997-08-26 The Regents Of The University Of California Method for fabrication of high vertical aspect ratio thin film structures
US5645684A (en) 1994-03-07 1997-07-08 The Regents Of The University Of California Multilayer high vertical aspect ratio thin film structures
US5538564A (en) 1994-03-18 1996-07-23 Regents Of The University Of California Three dimensional amorphous silicon/microcrystalline silicon solar cells
JPH07302923A (en) 1994-04-28 1995-11-14 Canon Inc Photovoltaic device
US5899360A (en) 1995-06-09 1999-05-04 Colgate - Palmolive Company Multi-chamber refillable dispenser
US5882988A (en) 1995-08-16 1999-03-16 Philips Electronics North America Corporation Semiconductor chip-making without scribing
CA2232857C (en) 1995-10-05 2003-05-13 Jalal Salami Structure and fabrication process for self-aligned locally deep-diffused emitter (salde) solar cell
US5616185A (en) 1995-10-10 1997-04-01 Hughes Aircraft Company Solar cell with integrated bypass diode and method
US5681392A (en) 1995-12-21 1997-10-28 Xerox Corporation Fluid reservoir containing panels for reducing rate of fluid flow
US5935653A (en) 1996-01-18 1999-08-10 Micron Technology, Inc. Methods for coating a substrate
US6399143B1 (en) 1996-04-09 2002-06-04 Delsys Pharmaceutical Corporation Method for clamping and electrostatically coating a substrate
US6058945A (en) 1996-05-28 2000-05-09 Canon Kabushiki Kaisha Cleaning methods of porous surface and semiconductor surface
US6091021A (en) 1996-11-01 2000-07-18 Sandia Corporation Silicon cells made by self-aligned selective-emitter plasma-etchback process
AUPO347196A0 (en) 1996-11-06 1996-12-05 Pacific Solar Pty Limited Improved method of forming polycrystalline-silicon films on glass
US6054363A (en) 1996-11-15 2000-04-25 Canon Kabushiki Kaisha Method of manufacturing semiconductor article
US6756289B1 (en) 1996-12-27 2004-06-29 Canon Kabushiki Kaisha Method of producing semiconductor member and method of producing solar cell
US20030039843A1 (en) 1997-03-14 2003-02-27 Christopher Johnson Photoactive coating, coated article, and method of making same
US7176111B2 (en) 1997-03-28 2007-02-13 Interuniversitair Microelektronica Centrum (Imec) Method for depositing polycrystalline SiGe suitable for micromachining and devices obtained thereof
DE19715788C1 (en) 1997-04-16 1998-10-08 Eurocopter Deutschland Solar generator for satellites
JP3740251B2 (en) 1997-06-09 2006-02-01 キヤノン株式会社 Manufacturing method of solar cell module
EP0996967B1 (en) * 1997-06-30 2008-11-19 Max-Planck-Gesellschaft zur Förderung der Wissenschaften e.V. Method for producing layered structures on a semiconductor substrate, semiconductor substrate and semiconductor components produced according to said method
JP3889856B2 (en) 1997-06-30 2007-03-07 松下電器産業株式会社 Method for manufacturing printed wiring board with protruding electrodes
US6114046A (en) 1997-07-24 2000-09-05 Evergreen Solar, Inc. Encapsulant material for solar cell module and laminated glass applications
JP3501642B2 (en) 1997-12-26 2004-03-02 キヤノン株式会社 Substrate processing method
US6441297B1 (en) 1998-03-13 2002-08-27 Steffen Keller Solar cell arrangement
DE19811878C2 (en) 1998-03-18 2002-09-19 Siemens Solar Gmbh Process and etching solution for wet chemical pyramidal texture etching of silicon surfaces
US6416647B1 (en) 1998-04-21 2002-07-09 Applied Materials, Inc. Electro-chemical deposition cell for face-up processing of single semiconductor substrates
US6331208B1 (en) 1998-05-15 2001-12-18 Canon Kabushiki Kaisha Process for producing solar cell, process for producing thin-film semiconductor, process for separating thin-film semiconductor, and process for forming semiconductor
AUPP437598A0 (en) 1998-06-29 1998-07-23 Unisearch Limited A self aligning method for forming a selective emitter and metallization in a solar cell
JP2000022185A (en) 1998-07-03 2000-01-21 Sharp Corp Solar cell and its manufacture
US6096229A (en) 1998-07-30 2000-08-01 Lucent Technologies Inc. Method of making alignment grooves in an optical connector support member
CA2246087A1 (en) 1998-08-28 2000-02-28 Northern Telecom Limited Method of cleaving a semiconductor wafer
TW469643B (en) 1998-09-04 2001-12-21 Canon Kk Process for producing semiconductor substrate
US6555443B1 (en) 1998-11-11 2003-04-29 Robert Bosch Gmbh Method for production of a thin film and a thin-film solar cell, in particular, on a carrier substrate
US6461932B1 (en) 1998-12-14 2002-10-08 National Semiconductor Corporation Semiconductor trench isolation process that utilizes smoothening layer
JP2000277478A (en) 1999-03-25 2000-10-06 Canon Inc Anodization device and system, substrate processing device and method, and manufcature thereof
US6881644B2 (en) 1999-04-21 2005-04-19 Silicon Genesis Corporation Smoothing method for cleaved films made using a release layer
JP3619053B2 (en) 1999-05-21 2005-02-09 キヤノン株式会社 Method for manufacturing photoelectric conversion device
US6664169B1 (en) 1999-06-08 2003-12-16 Canon Kabushiki Kaisha Process for producing semiconductor member, process for producing solar cell, and anodizing apparatus
JP2001007362A (en) 1999-06-17 2001-01-12 Canon Inc Semiconductor substrate and manufacture of solar cell
AU6790000A (en) 1999-08-26 2001-03-19 Brewer Science, Inc. Improved fill material for dual damascene processes
JP4329183B2 (en) * 1999-10-14 2009-09-09 ソニー株式会社 Method for manufacturing single cell thin film single crystal silicon solar cell, method for manufacturing back contact thin film single crystal silicon solar cell, and method for manufacturing integrated thin film single crystal silicon solar cell
NL1013900C2 (en) * 1999-12-21 2001-06-25 Akzo Nobel Nv Method for the production of a solar cell foil with series-connected solar cells.
US6274402B1 (en) * 1999-12-30 2001-08-14 Sunpower Corporation Method of fabricating a silicon solar cell
JP3300812B2 (en) * 2000-01-19 2002-07-08 独立行政法人産業技術総合研究所 Photoelectric conversion element
US6602767B2 (en) 2000-01-27 2003-08-05 Canon Kabushiki Kaisha Method for transferring porous layer, method for making semiconductor devices, and method for making solar battery
US6964732B2 (en) 2000-03-09 2005-11-15 Interuniversitair Microelektronica Centrum (Imec) Method and apparatus for continuous formation and lift-off of porous silicon layers
AU781761B2 (en) 2000-03-09 2005-06-09 Interuniversitair Micro-Elektronica Centrum (Imec) Method for the formation and lift-off of porous silicon layers
JP2001284622A (en) * 2000-03-31 2001-10-12 Canon Inc Method for manufacturing semiconductor member and method for manufacturing solar cell
US6294725B1 (en) 2000-03-31 2001-09-25 Trw Inc. Wireless solar cell array electrical interconnection scheme
DE10021440A1 (en) 2000-05-03 2001-11-15 Univ Konstanz Process for producing a solar cell and solar cell produced by this process
US6518172B1 (en) 2000-08-29 2003-02-11 Micron Technology, Inc. Method for applying uniform pressurized film across wafer
US6551908B2 (en) 2000-10-02 2003-04-22 Canon Kabushiki Kaisha Method for producing semiconductor thin films on moving substrates
JP2002124692A (en) * 2000-10-13 2002-04-26 Hitachi Ltd Solar cell and manufacturing method thereof
US7632434B2 (en) 2000-11-17 2009-12-15 Wayne O. Duescher Abrasive agglomerate coated raised island articles
NL1016779C2 (en) 2000-12-02 2002-06-04 Cornelis Johannes Maria V Rijn Mold, method for manufacturing precision products with the aid of a mold, as well as precision products, in particular microsieves and membrane filters, manufactured with such a mold.
US6602760B2 (en) 2000-12-21 2003-08-05 Interuniversitair Microelektronica Centrum (Imec) Method of producing a semiconductor layer on a substrate
US6969472B2 (en) 2001-04-19 2005-11-29 Lsi Logic Corporation Method of fabricating sub-micron hemispherical and hemicylidrical structures from non-spherically shaped templates
US6524880B2 (en) 2001-04-23 2003-02-25 Samsung Sdi Co., Ltd. Solar cell and method for fabricating the same
JP2002353423A (en) 2001-05-25 2002-12-06 Canon Inc Separation device and processing method of plate member
JP2003052185A (en) 2001-05-30 2003-02-21 Canon Inc Power converter, and photovoltaic element module using the same and power generator
US6903512B2 (en) * 2001-08-07 2005-06-07 Konica Corporation Half mirror film producing method and optical element comprising a half mirror film
DE10140589A1 (en) 2001-08-18 2003-02-27 Heraeus Gmbh W C Sputtering target made of a silicon alloy and method for producing a sputtering target
WO2003037798A1 (en) 2001-10-30 2003-05-08 Catalysts & Chemicals Industries Co., Ltd. Tubular titanium oxide particles, method for preparing the same, and use of the same
JP2004055803A (en) 2002-07-19 2004-02-19 Renesas Technology Corp Semiconductor device
US6995032B2 (en) 2002-07-19 2006-02-07 Cree, Inc. Trench cut light emitting diodes and methods of fabricating same
EP1385199A1 (en) 2002-07-24 2004-01-28 IMEC vzw, Interuniversitair Microelectronica Centrum vzw Method for making thin film devices intended for solar cells or SOI application
US7332369B2 (en) 2002-08-06 2008-02-19 Merck Patent Gmbh Organic electronic devices
US6908846B2 (en) 2002-10-24 2005-06-21 Lam Research Corporation Method and apparatus for detecting endpoint during plasma etching of thin films
DE60335399D1 (en) 2002-10-25 2011-01-27 Nakajima Glass Co Inc METHOD OF MANUFACTURING SOLAR BATTERY MODULES
GB0227902D0 (en) 2002-11-29 2003-01-08 Ingenia Holdings Ltd Template
JP2004193350A (en) * 2002-12-11 2004-07-08 Sharp Corp Solar battery cell and its manufacturing method
NL1022155C2 (en) 2002-12-12 2004-06-22 Otb Group Bv Method and device for treating a surface of at least one substrate.
US7312440B2 (en) 2003-01-14 2007-12-25 Georgia Tech Research Corporation Integrated micro fuel processor and flow delivery infrastructure
US7402448B2 (en) 2003-01-31 2008-07-22 Bp Corporation North America Inc. Photovoltaic cell and production thereof
US6911379B2 (en) 2003-03-05 2005-06-28 Taiwan Semiconductor Manufacturing Company, Ltd. Method of forming strained silicon on insulator substrate
US20040175893A1 (en) 2003-03-07 2004-09-09 Applied Materials, Inc. Apparatuses and methods for forming a substantially facet-free epitaxial film
US7388147B2 (en) * 2003-04-10 2008-06-17 Sunpower Corporation Metal contact structure for solar cell and method of manufacture
US7339110B1 (en) * 2003-04-10 2008-03-04 Sunpower Corporation Solar cell and method of manufacture
US7170001B2 (en) * 2003-06-26 2007-01-30 Advent Solar, Inc. Fabrication of back-contacted silicon solar cells using thermomigration to create conductive vias
JP4761706B2 (en) 2003-12-25 2011-08-31 京セラ株式会社 Method for manufacturing photoelectric conversion device
JP3982502B2 (en) 2004-01-15 2007-09-26 セイコーエプソン株式会社 Drawing device
WO2005071760A1 (en) * 2004-01-23 2005-08-04 Origin Energy Solar Pty Ltd Solar panel
EP1560272B1 (en) 2004-01-29 2016-04-27 Panasonic Intellectual Property Management Co., Ltd. Solar cell module
US7144751B2 (en) 2004-02-05 2006-12-05 Advent Solar, Inc. Back-contact solar cells and methods for fabrication
US7335555B2 (en) 2004-02-05 2008-02-26 Advent Solar, Inc. Buried-contact solar cells with self-doping contacts
US20070074755A1 (en) 2005-10-03 2007-04-05 Nanosolar, Inc. Photovoltaic module with rigidizing backplane
JP2005268719A (en) 2004-03-22 2005-09-29 Sharp Corp Thin film solar cell
US7244682B2 (en) 2004-05-06 2007-07-17 Micron Technology, Inc. Methods of removing metal-containing materials
US7431795B2 (en) 2004-07-29 2008-10-07 Applied Materials, Inc. Cluster tool and method for process integration in manufacture of a gate structure of a field effect transistor
WO2006015185A2 (en) 2004-07-30 2006-02-09 Aonex Technologies, Inc. GaInP/GaAs/Si TRIPLE JUNCTION SOLAR CELL ENABLED BY WAFER BONDING AND LAYER TRANSFER
WO2006031798A2 (en) 2004-09-10 2006-03-23 Jx Crystals Inc. Solar photovoltaic mirror modules
JP4464240B2 (en) 2004-10-06 2010-05-19 キヤノン株式会社 Member processing apparatus and processing method
DE102004050269A1 (en) 2004-10-14 2006-04-20 Institut Für Solarenergieforschung Gmbh Process for the contact separation of electrically conductive layers on back-contacted solar cells and solar cell
JP4334455B2 (en) 2004-10-22 2009-09-30 シャープ株式会社 Solar cell module
WO2006058034A2 (en) 2004-11-22 2006-06-01 Intermolecular, Inc. Molecular self-assembly in substrate processing
US8129822B2 (en) 2006-10-09 2012-03-06 Solexel, Inc. Template for three-dimensional thin-film solar cell manufacturing and methods of use
US8420435B2 (en) 2009-05-05 2013-04-16 Solexel, Inc. Ion implantation fabrication process for thin-film crystalline silicon solar cells
US20090107545A1 (en) 2006-10-09 2009-04-30 Soltaix, Inc. Template for pyramidal three-dimensional thin-film solar cell manufacturing and methods of use
JP3962086B2 (en) * 2004-12-27 2007-08-22 直江津電子工業株式会社 Back junction solar cell and manufacturing method thereof
JP4340246B2 (en) 2005-03-07 2009-10-07 シャープ株式会社 Thin film solar cell and manufacturing method thereof
US7402523B2 (en) 2005-03-31 2008-07-22 Tokyo Electron Limited Etching method
US7687372B2 (en) 2005-04-08 2010-03-30 Versatilis Llc System and method for manufacturing thick and thin film devices using a donee layer cleaved from a crystalline donor
US20060266916A1 (en) 2005-05-25 2006-11-30 Molecular Imprints, Inc. Imprint lithography template having a coating to reflect and/or absorb actinic energy
US20060283495A1 (en) 2005-06-06 2006-12-21 Solaria Corporation Method and system for integrated solar cell using a plurality of photovoltaic regions
US7648927B2 (en) 2005-06-21 2010-01-19 Applied Materials, Inc. Method for forming silicon-containing materials during a photoexcitation deposition process
US20070077763A1 (en) 2005-09-30 2007-04-05 Molecular Imprints, Inc. Deposition technique to planarize a multi-layer structure
KR100699348B1 (en) 2005-10-11 2007-03-23 삼성전자주식회사 Photoresist Coating Apparatus and Method for Efficiently Spraying Photoresist Solutions
CN100483750C (en) * 2005-12-15 2009-04-29 无锡尚德太阳能电力有限公司 Back point-contact silicon solar cell based on silk-screen printing technology and making method
CN101395722B (en) 2006-03-01 2010-06-02 三洋电机株式会社 Solar battery cell and solar battery module using such solar battery cell
US7737357B2 (en) 2006-05-04 2010-06-15 Sunpower Corporation Solar cell having doped semiconductor heterojunction contacts
US20080006319A1 (en) * 2006-06-05 2008-01-10 Martin Bettge Photovoltaic and photosensing devices based on arrays of aligned nanostructures
US7786376B2 (en) 2006-08-22 2010-08-31 Solexel, Inc. High efficiency solar cells and manufacturing methods
US8716594B2 (en) * 2006-09-26 2014-05-06 Banpil Photonics, Inc. High efficiency photovoltaic cells with self concentrating effect
TWI401810B (en) * 2006-10-04 2013-07-11 Gigastorage Corp Solar cell
US20100304521A1 (en) 2006-10-09 2010-12-02 Solexel, Inc. Shadow Mask Methods For Manufacturing Three-Dimensional Thin-Film Solar Cells
US8293558B2 (en) 2006-10-09 2012-10-23 Solexel, Inc. Method for releasing a thin-film substrate
US20080264477A1 (en) 2006-10-09 2008-10-30 Soltaix, Inc. Methods for manufacturing three-dimensional thin-film solar cells
US8035028B2 (en) * 2006-10-09 2011-10-11 Solexel, Inc. Pyramidal three-dimensional thin-film solar cells
US7999174B2 (en) 2006-10-09 2011-08-16 Solexel, Inc. Solar module structures and assembly methods for three-dimensional thin-film solar cells
US7745313B2 (en) 2008-05-28 2010-06-29 Solexel, Inc. Substrate release methods and apparatuses
US20080230782A1 (en) * 2006-10-09 2008-09-25 Homer Antoniadis Photoconductive devices with enhanced efficiency from group iv nanoparticle materials and methods thereof
US20080128641A1 (en) 2006-11-08 2008-06-05 Silicon Genesis Corporation Apparatus and method for introducing particles using a radio frequency quadrupole linear accelerator for semiconductor materials
JP4846551B2 (en) 2006-12-18 2011-12-28 シャープ株式会社 Solar cell and method for manufacturing the same
WO2008136872A2 (en) 2006-12-22 2008-11-13 Adriani Paul M Structures for low cost, reliable solar modules
WO2008080160A1 (en) 2006-12-22 2008-07-03 Advent Solar, Inc. Interconnect technologies for back contact solar cells and modules
CN101017858A (en) * 2007-01-10 2007-08-15 北京市太阳能研究所有限公司 A back contact solar battery and its making method
EP2264755A3 (en) 2007-01-24 2011-11-23 S.O.I.TEC Silicon on Insulator Technologies S.A. Method for manufacturing silicon on insulator wafers and corresponding wafer
EP2109149A4 (en) * 2007-01-25 2011-04-20 Sharp Kk Solar battery cell, solar battery array, solar battery module and method for manufacturing solar battery array
US20080202577A1 (en) 2007-02-16 2008-08-28 Henry Hieslmair Dynamic design of solar cell structures, photovoltaic modules and corresponding processes
JP2010521824A (en) 2007-03-16 2010-06-24 ビーピー・コーポレーション・ノース・アメリカ・インコーポレーテッド Solar cell
FR2914501B1 (en) 2007-03-28 2009-12-04 Commissariat Energie Atomique PHOTOVOLTAIC DEVICE WITH DISCONTINUOUS INTERDIGITED HETEROJUNCTION STRUCTURE
US8115096B2 (en) * 2007-06-18 2012-02-14 E-Cube Technologies, Ltd. Methods and apparatuses for improving power extraction from solar cells
JP5374504B2 (en) * 2007-07-18 2013-12-25 アイメック Emitter structure fabrication method and resulting emitter structure
WO2009026240A1 (en) 2007-08-17 2009-02-26 Solexel, Inc. Methods for liquid transfer coating of three-dimensional substrates
WO2009052511A2 (en) 2007-10-18 2009-04-23 Belano Holdings, Ltd. Mono-silicon solar cells
US7888168B2 (en) 2007-11-19 2011-02-15 Applied Materials, Inc. Solar cell contact formation process using a patterned etchant material
CN101874304B (en) 2007-11-22 2012-07-18 夏普株式会社 Wiring member between elements, photoelectric conversion element, and photoelectric conversion element connecting body and photoelectric conversion module using the wiring member between elements
JP2009135338A (en) 2007-11-30 2009-06-18 Sanyo Electric Co Ltd Solar cell, and manufacturing method of solar cell
DE102007059490B4 (en) * 2007-12-11 2012-10-25 Institut Für Solarenergieforschung Gmbh Rear contact solar cell with integrated bypass diode function and manufacturing method thereof
DE102007059486A1 (en) 2007-12-11 2009-06-18 Institut Für Solarenergieforschung Gmbh Rear contact solar cell with elongated, interleaved emitter and base regions at the back and manufacturing method thereof
ES2402779T3 (en) 2007-12-14 2013-05-08 Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung e.V. Thin film solar cell and manufacturing process
US8481845B2 (en) * 2008-02-05 2013-07-09 Gtat Corporation Method to form a photovoltaic cell comprising a thin lamina
DE102008013446A1 (en) 2008-02-15 2009-08-27 Ersol Solar Energy Ag Process for producing monocrystalline n-silicon solar cells and solar cell, produced by such a process
KR101155343B1 (en) * 2008-02-25 2012-06-11 엘지전자 주식회사 Fabrication method of back contact solar cell
US8049521B2 (en) 2008-04-14 2011-11-01 Applied Materials, Inc. Solar parametric testing module and processes
JP4948473B2 (en) * 2008-04-21 2012-06-06 三洋電機株式会社 Solar cell module
US20090301559A1 (en) 2008-05-13 2009-12-10 Georgia Tech Research Corporation Solar cell having a high quality rear surface spin-on dielectric layer
US20100144080A1 (en) 2008-06-02 2010-06-10 Solexel, Inc. Method and apparatus to transfer coat uneven surface
US7851698B2 (en) 2008-06-12 2010-12-14 Sunpower Corporation Trench process and structure for backside contact solar cells with polysilicon doped regions
WO2010009297A2 (en) 2008-07-16 2010-01-21 Applied Materials, Inc. Hybrid heterojunction solar cell fabrication using a doping layer mask
CN102132423A (en) 2008-08-27 2011-07-20 应用材料股份有限公司 Back contact solar cell modules
US7999175B2 (en) 2008-09-09 2011-08-16 Palo Alto Research Center Incorporated Interdigitated back contact silicon solar cells with laser ablated grooves
WO2010030511A2 (en) * 2008-09-09 2010-03-18 Vanguard Solar, Inc. Solar cells and photodetectors with semiconducting nanostructures
US20100108130A1 (en) 2008-10-31 2010-05-06 Crystal Solar, Inc. Thin Interdigitated backside contact solar cell and manufacturing process thereof
EP2356675B1 (en) 2008-11-13 2016-06-01 Solexel, Inc. Three dimensional thin film solar cell and manufacturing method thereof
US8288195B2 (en) 2008-11-13 2012-10-16 Solexel, Inc. Method for fabricating a three-dimensional thin-film semiconductor substrate from a template
WO2010063003A1 (en) 2008-11-26 2010-06-03 Solexel, Inc. Truncated pyramid structures for see-through solar cells
CN101447532A (en) * 2008-12-22 2009-06-03 上海晶澳太阳能光伏科技有限公司 Method for preparing crystalline silicon solar cell with passivation on double surfaces
CN101447518A (en) * 2008-12-31 2009-06-03 江苏艾德太阳能科技有限公司 Ant-apex contact heterojunction solar battery and preparation method thereof
US20110298100A1 (en) 2009-02-05 2011-12-08 Kyotaro Nakamura Semiconductor device producing method and semiconductor device
MY162405A (en) 2009-02-06 2017-06-15 Solexel Inc Trench Formation Method For Releasing A Thin-Film Substrate From A Reusable Semiconductor Template
US8828517B2 (en) 2009-03-23 2014-09-09 Solexel, Inc. Structure and method for improving solar cell efficiency and mechanical strength
US20100243041A1 (en) 2009-03-26 2010-09-30 Bp Corporation North America Inc. Apparatus and Method for Solar Cells with Laser Fired Contacts in Thermally Diffused Doped Regions
US8656860B2 (en) 2009-04-14 2014-02-25 Solexel, Inc. High efficiency epitaxial chemical vapor deposition (CVD) reactor
WO2010122935A1 (en) 2009-04-23 2010-10-28 シャープ株式会社 Wiring sheet, solar cell provided with wiring sheet, and solar cell module
US9099584B2 (en) 2009-04-24 2015-08-04 Solexel, Inc. Integrated three-dimensional and planar metallization structure for thin film solar cells
MY165969A (en) 2009-05-05 2018-05-18 Solexel Inc High-productivity porous semiconductor manufacturing equipment
US8445314B2 (en) 2009-05-22 2013-05-21 Solexel, Inc. Method of creating reusable template for detachable thin film substrate
MY159405A (en) 2009-05-29 2016-12-30 Solexel Inc Three-dimensional thin-film semiconductor substrate with through-holes and methods of manufacturing
KR101722566B1 (en) 2009-06-09 2017-04-03 안드레 포스카치브 윌리스 Power harvesting circuit and method for serially coupled dc power sources
US20110083724A1 (en) * 2009-10-08 2011-04-14 Ovshinsky Stanford R Monolithic Integration of Photovoltaic Cells
CN102763226B (en) * 2009-12-09 2016-01-27 速力斯公司 Use high-efficiency photovoltaic back of the body contact solar cell structure and the manufacture method of thin plate semiconductor
JP2011198965A (en) 2010-03-19 2011-10-06 Fuji Electric Co Ltd Laser scribing device
KR20110124112A (en) 2010-05-10 2011-11-16 경희대학교 산학협력단 Method for fabricating flexible cis based solar cell using laser lift off
US20120111399A1 (en) * 2010-11-08 2012-05-10 E. I. Du Pont De Nemours And Company Solar cell electrode

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10075194B2 (en) * 2016-05-13 2018-09-11 Qualcomm Incorporated Tail biting convolutional code (TBCC) enhancement with state propagation and list decoding

Also Published As

Publication number Publication date
US8962380B2 (en) 2015-02-24
CN102763225A (en) 2012-10-31
EP2510551A4 (en) 2014-11-26
WO2011072179A3 (en) 2011-11-17
US20130167915A1 (en) 2013-07-04
CN102763226A (en) 2012-10-31
US20150243814A1 (en) 2015-08-27
WO2011072161A2 (en) 2011-06-16
WO2011072153A2 (en) 2011-06-16
US20120305063A1 (en) 2012-12-06
CN102763225B (en) 2016-01-20
WO2011072161A3 (en) 2011-11-10
WO2011072153A3 (en) 2011-11-17
EP2510550A4 (en) 2014-12-24
CN102782869B (en) 2013-12-25
CN102782869A (en) 2012-11-14
EP2510551B1 (en) 2017-08-02
EP2510552A4 (en) 2014-11-05
US20130233378A1 (en) 2013-09-12
EP2510550A2 (en) 2012-10-17
CN102763226B (en) 2016-01-27
WO2011072179A2 (en) 2011-06-16
US9196759B2 (en) 2015-11-24
MY166305A (en) 2018-06-25
EP2510552A2 (en) 2012-10-17
EP2510551A2 (en) 2012-10-17

Similar Documents

Publication Publication Date Title
US9196759B2 (en) High-efficiency photovoltaic back-contact solar cell structures and manufacturing methods
US9236510B2 (en) Patterning of silicon oxide layers using pulsed laser ablation
US9595622B2 (en) Structures and methods for high-efficiency pyramidal three-dimensional solar cells
US9455362B2 (en) Laser irradiation aluminum doping for monocrystalline silicon substrates
JP2017195401A (en) High-efficiency solar power generation cell and module which use thin crystalline semiconductor absorber
US20120225515A1 (en) Laser doping techniques for high-efficiency crystalline semiconductor solar cells
US20130164883A1 (en) Laser annealing applications in high-efficiency solar cells
JP2009152222A (en) Manufacturing method of solar cell element
WO2014179368A1 (en) Damage free laser patterning of transparent layers for forming doped regions on a solar cell substrate
KR20130007580A (en) Method of fabrication of a back-contacted photovoltaic cell, and back-contacted photovoltaic cell made by such a method
US20100319766A1 (en) Solar cell and method for manufacturing the same
WO2012092537A2 (en) Laser processing methods for photovoltaic solar cells
EP2819181A1 (en) Laser annealing applications in high-efficiency solar cells
US20170005206A1 (en) Patterning of silicon oxide layers using pulsed laser ablation
WO2012162276A2 (en) Spatially selective laser annealing applications in high-efficiency solar cells
KR101396027B1 (en) Ion implantation and annealing for high efficiency back-contact back-junction solar cells
KR101199649B1 (en) Localized Emitter Solar Cell and Method for Manufacturing Thereof
KR101114198B1 (en) Localized emitter solar cell and method for manufacturing thereof
KR101199213B1 (en) Bifacial Photovoltaic Localized Emitter Solar Cell and Method for Manufacturing Thereof
KR101173399B1 (en) Localized Emitter Solar Cell and Method for Manufacturing Thereof
KR20130113002A (en) Selective emitter solar cells and fabrication method using acid solution protection layer

Legal Events

Date Code Title Description
AS Assignment

Owner name: SOLEXEL, INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:MOSLEHI, MEHRDAD M.;KAPUR, PAWAN;KRAMER, KARL-JOSEF;AND OTHERS;SIGNING DATES FROM 20130522 TO 20150211;REEL/FRAME:037123/0016

AS Assignment

Owner name: OPUS BANK, CALIFORNIA

Free format text: SECURITY INTEREST;ASSIGNOR:SOLEXEL, INC.;REEL/FRAME:041431/0682

Effective date: 20141219

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION

AS Assignment

Owner name: BEAMREACH SOLAR, INC., CALIFORNIA

Free format text: CHANGE OF NAME;ASSIGNOR:SOLEXEL, INC.;REEL/FRAME:043342/0439

Effective date: 20160726

AS Assignment

Owner name: OB REALTY, LLC, CALIFORNIA

Free format text: RECORDATION OF FORECLOSURE OF PATENT PROPERTIES;ASSIGNOR:OB REALTY, LLC;REEL/FRAME:043350/0822

Effective date: 20170512

AS Assignment

Owner name: BEAMREACH SOLAR, INC., CALIFORNIA

Free format text: CHANGE OF NAME;ASSIGNOR:SOLEXEL, INC.;REEL/FRAME:043367/0649

Effective date: 20160726