US20160128206A9 - Method of Producing an Interposer with Microspring Contacts - Google Patents
Method of Producing an Interposer with Microspring Contacts Download PDFInfo
- Publication number
- US20160128206A9 US20160128206A9 US13/866,835 US201313866835A US2016128206A9 US 20160128206 A9 US20160128206 A9 US 20160128206A9 US 201313866835 A US201313866835 A US 201313866835A US 2016128206 A9 US2016128206 A9 US 2016128206A9
- Authority
- US
- United States
- Prior art keywords
- microspring
- substrate
- interposer
- laminate structure
- over
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title claims description 44
- 239000000758 substrate Substances 0.000 claims description 91
- 239000000463 material Substances 0.000 claims description 47
- 229920001296 polysiloxane Polymers 0.000 claims description 16
- 238000012545 processing Methods 0.000 claims description 16
- 239000004020 conductor Substances 0.000 claims description 13
- 238000004519 manufacturing process Methods 0.000 claims description 8
- 238000004891 communication Methods 0.000 claims description 4
- 238000000151 deposition Methods 0.000 claims description 3
- 239000000126 substance Substances 0.000 claims description 3
- 230000008878 coupling Effects 0.000 claims 1
- 238000010168 coupling process Methods 0.000 claims 1
- 238000005859 coupling reaction Methods 0.000 claims 1
- 229910000679 solder Inorganic materials 0.000 abstract description 11
- 239000011295 pitch Substances 0.000 abstract 1
- 239000010410 layer Substances 0.000 description 78
- 230000008569 process Effects 0.000 description 15
- 238000005530 etching Methods 0.000 description 7
- 229910052751 metal Inorganic materials 0.000 description 7
- 239000002184 metal Substances 0.000 description 7
- 239000002365 multiple layer Substances 0.000 description 7
- 229920000642 polymer Polymers 0.000 description 7
- 238000001000 micrograph Methods 0.000 description 6
- 238000013461 design Methods 0.000 description 5
- 230000006870 function Effects 0.000 description 5
- 239000007788 liquid Substances 0.000 description 5
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 4
- 229910045601 alloy Inorganic materials 0.000 description 4
- 239000000956 alloy Substances 0.000 description 4
- 230000015572 biosynthetic process Effects 0.000 description 4
- 230000007613 environmental effect Effects 0.000 description 4
- 150000002739 metals Chemical class 0.000 description 4
- 238000000926 separation method Methods 0.000 description 4
- 229910052710 silicon Inorganic materials 0.000 description 4
- 239000010703 silicon Substances 0.000 description 4
- 239000002356 single layer Substances 0.000 description 4
- 125000006850 spacer group Chemical group 0.000 description 4
- 238000012360 testing method Methods 0.000 description 4
- JAYCNKDKIKZTAF-UHFFFAOYSA-N 1-chloro-2-(2-chlorophenyl)benzene Chemical compound ClC1=CC=CC=C1C1=CC=CC=C1Cl JAYCNKDKIKZTAF-UHFFFAOYSA-N 0.000 description 3
- 101100084627 Neurospora crassa (strain ATCC 24698 / 74-OR23-1A / CBS 708.71 / DSM 1257 / FGSC 987) pcb-4 gene Proteins 0.000 description 3
- 230000008901 benefit Effects 0.000 description 3
- 238000001816 cooling Methods 0.000 description 3
- 238000006073 displacement reaction Methods 0.000 description 3
- 239000002648 laminated material Substances 0.000 description 3
- ZSJFLDUTBDIFLJ-UHFFFAOYSA-N nickel zirconium Chemical compound [Ni].[Zr] ZSJFLDUTBDIFLJ-UHFFFAOYSA-N 0.000 description 3
- 238000007747 plating Methods 0.000 description 3
- 230000001681 protective effect Effects 0.000 description 3
- 239000004642 Polyimide Substances 0.000 description 2
- 239000012790 adhesive layer Substances 0.000 description 2
- 238000003491 array Methods 0.000 description 2
- 230000008859 change Effects 0.000 description 2
- 238000003486 chemical etching Methods 0.000 description 2
- 238000011109 contamination Methods 0.000 description 2
- 108010025899 gelatin film Proteins 0.000 description 2
- 239000011521 glass Substances 0.000 description 2
- 238000000227 grinding Methods 0.000 description 2
- 238000002347 injection Methods 0.000 description 2
- 239000007924 injection Substances 0.000 description 2
- 238000001465 metallisation Methods 0.000 description 2
- 229920001721 polyimide Polymers 0.000 description 2
- 230000009467 reduction Effects 0.000 description 2
- 238000005476 soldering Methods 0.000 description 2
- GOFFZTAPOOICFT-UHFFFAOYSA-N 1,3,5-trichloro-2-(2,3-dichlorophenyl)benzene Chemical compound ClC1=CC(Cl)=CC(Cl)=C1C1=CC=CC(Cl)=C1Cl GOFFZTAPOOICFT-UHFFFAOYSA-N 0.000 description 1
- VNWOJVJCRAHBJJ-UHFFFAOYSA-N 2-pentylcyclopentan-1-one Chemical compound CCCCCC1CCCC1=O VNWOJVJCRAHBJJ-UHFFFAOYSA-N 0.000 description 1
- 239000004593 Epoxy Substances 0.000 description 1
- 239000000853 adhesive Substances 0.000 description 1
- 230000001070 adhesive effect Effects 0.000 description 1
- 238000013459 approach Methods 0.000 description 1
- 230000004888 barrier function Effects 0.000 description 1
- 239000011324 bead Substances 0.000 description 1
- 238000005422 blasting Methods 0.000 description 1
- 238000012993 chemical processing Methods 0.000 description 1
- 238000004140 cleaning Methods 0.000 description 1
- 230000003749 cleanliness Effects 0.000 description 1
- 239000000356 contaminant Substances 0.000 description 1
- 239000002826 coolant Substances 0.000 description 1
- 230000007423 decrease Effects 0.000 description 1
- 230000008021 deposition Effects 0.000 description 1
- 239000010432 diamond Substances 0.000 description 1
- 229910003460 diamond Inorganic materials 0.000 description 1
- 239000012530 fluid Substances 0.000 description 1
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 1
- 239000010931 gold Substances 0.000 description 1
- 229910052737 gold Inorganic materials 0.000 description 1
- 238000010438 heat treatment Methods 0.000 description 1
- 238000005259 measurement Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 229910052759 nickel Inorganic materials 0.000 description 1
- 150000004767 nitrides Chemical class 0.000 description 1
- 229910052755 nonmetal Inorganic materials 0.000 description 1
- 150000002843 nonmetals Chemical class 0.000 description 1
- 230000003287 optical effect Effects 0.000 description 1
- 239000011368 organic material Substances 0.000 description 1
- 238000004806 packaging method and process Methods 0.000 description 1
- 238000012858 packaging process Methods 0.000 description 1
- 230000037361 pathway Effects 0.000 description 1
- 238000000059 patterning Methods 0.000 description 1
- 238000000206 photolithography Methods 0.000 description 1
- 230000000704 physical effect Effects 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 239000010453 quartz Substances 0.000 description 1
- 230000000284 resting effect Effects 0.000 description 1
- 230000002441 reversible effect Effects 0.000 description 1
- 239000000565 sealant Substances 0.000 description 1
- 238000007789 sealing Methods 0.000 description 1
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N silicon dioxide Inorganic materials O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 1
- 239000007858 starting material Substances 0.000 description 1
- 238000012876 topography Methods 0.000 description 1
- 229910052721 tungsten Inorganic materials 0.000 description 1
- 238000001039 wet etching Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/683—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L21/6835—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3157—Partial encapsulation or coating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L24/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/71—Means for bonding not being attached to, or not being formed on, the surface to be connected
- H01L24/72—Detachable connecting means consisting of mechanical auxiliary parts connecting the device, e.g. pressure contacts using springs or clips
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/73—Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/30—Assembling printed circuits with electric components, e.g. with resistor
- H05K3/32—Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/40—Forming printed elements for providing electric connections to or between printed circuits
- H05K3/4092—Integral conductive tabs, i.e. conductive parts partly detached from the substrate
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R1/00—Details of instruments or arrangements of the types included in groups G01R5/00 - G01R13/00 and G01R31/00
- G01R1/02—General constructional details
- G01R1/06—Measuring leads; Measuring probes
- G01R1/067—Measuring probes
- G01R1/06711—Probe needles; Cantilever beams; "Bump" contacts; Replaceable probe pins
- G01R1/06716—Elastic
- G01R1/06727—Cantilever beams
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/67—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
- H01L2221/683—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L2221/68304—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L2221/68327—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used during dicing or grinding
- H01L2221/68331—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used during dicing or grinding of passive members, e.g. die mounting substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/67—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
- H01L2221/683—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L2221/68304—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L2221/68377—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support with parts of the auxiliary support remaining in the finished device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/67—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
- H01L2221/683—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L2221/68304—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L2221/68381—Details of chemical or physical process used for separating the auxiliary support from a device or wafer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
- H01L2224/116—Manufacturing methods by patterning a pre-deposited material
- H01L2224/1161—Physical or chemical etching
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
- H01L2224/118—Post-treatment of the bump connector
- H01L2224/1182—Applying permanent coating, e.g. in-situ coating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
- H01L2224/119—Methods of manufacturing bump connectors involving a specific sequence of method steps
- H01L2224/1191—Forming a passivation layer after forming the bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13005—Structure
- H01L2224/13008—Bump connector integrally formed with a redistribution layer on the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/1301—Shape
- H01L2224/13012—Shape in top view
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/1301—Shape
- H01L2224/13016—Shape in side view
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/1302—Disposition
- H01L2224/13022—Disposition the bump connector being at least partially embedded in the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/1302—Disposition
- H01L2224/13026—Disposition relative to the bonding area, e.g. bond pad, of the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/1354—Coating
- H01L2224/1355—Shape
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/1354—Coating
- H01L2224/1356—Disposition
- H01L2224/13563—Only on parts of the surface of the core, i.e. partial coating
- H01L2224/13564—Only on the bonding interface of the bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/1354—Coating
- H01L2224/13599—Material
- H01L2224/136—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/8119—Arrangement of the bump connectors prior to mounting
- H01L2224/81192—Arrangement of the bump connectors prior to mounting wherein the bump connectors are disposed only on another item or body to be connected to the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/818—Bonding techniques
- H01L2224/81801—Soldering or alloying
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/819—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector with the bump connector not providing any mechanical bonding
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L24/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01006—Carbon [C]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01012—Magnesium [Mg]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01024—Chromium [Cr]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01033—Arsenic [As]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/0104—Zirconium [Zr]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01042—Molybdenum [Mo]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01074—Tungsten [W]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01082—Lead [Pb]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01093—Neptunium [Np]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10227—Other objects, e.g. metallic pieces
- H05K2201/10378—Interposers
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/22—Secondary treatment of printed circuits
- H05K3/28—Applying non-metallic protective coatings
- H05K3/281—Applying non-metallic protective coatings by means of a preformed insulating foil
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/40—Forming printed elements for providing electric connections to or between printed circuits
- H05K3/4007—Surface contacts, e.g. bumps
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49124—On flat or curved insulated base, e.g., printed circuit, etc.
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49124—On flat or curved insulated base, e.g., printed circuit, etc.
- Y10T29/49147—Assembling terminal to base
Definitions
- the present disclosure relates generally to a structure facilitating electrical contact between devices such as printed circuit boards and integrated circuits, referred to generally as an interposer, and more particularly to an interposer which utilizes microsprings as electrical contacts.
- a die 150 (such as a logic processor) is connected on a first side 152 (e.g., front side) to an interposer 154 .
- Bonding wires 156 electrically connect the contact pads of die 150 to contact pads on the first side of interposer 154 .
- the pitch of the contact pads on interposer 154 is larger than that of die 150 .
- Through-vias 158 in interposer 154 then deliver the electrical connection from the contact pads on first surface 152 to for example solder balls 160 second side (e.g., back-side) 162 of interposer 154 at the larger pitch of the contact pads on interposer 154 .
- the structure may optionally be encapsulated in an appropriate insulative material 162 to protect the bond wires and electrical components. Solder balls 160 may then make connection, at a more appropriate or desired pitch, to a PCB, socket, etc. See, e.g., U.S. Pat. No. 5,783,870 entitled “Method of Connecting Packages of a Stacked Ball Array Structure”, which is incorporated herein by reference.
- interposers of the type described above require forming through-vias and filling those vias with conductive material.
- this etching typically done by a high-density plasma etch.
- This is a costly process, primarily due to the desired high density of filled vias.
- Other substrates may be employed in lower cost processes, although results are generally below the desired density.
- Low-density silicon feed troughs are available with wet etching.
- Glass-based interposers can be produced using bead blasting and conductive paste, but again at low density, and not on the desired silicon substrate. In general, there is a tradeoff between cost and desired density, as well as limits on the types of materials that may be used as a substrate for the interposer.
- interposers are not flexible or compliant, in that they cannot accommodate relative movement between the stacked devices. This leads to stress-based failure of the electrical interconnections or structural integrity of the stacked structures.
- ball grid array (BGA) interconnections are relatively inflexible to out-of-plane connections. In the event that one or more of the solder balls are mis-sized or mis-placed, or a device is out of plane, they may either be incapable of making electrical interconnection or prevent other solder balls from making electrical interconnection between the interposer and the PCB, socket, etc.
- optically transparent interposers with electrical feedthoughs are only available in low density, due in part to the limit on materials available for the interposer substrate and the methods of their fabrication.
- the present disclosure is directed to improved interposer designs, systems in which said interposers are disposed, and methods for making such improved interposers. Costly via etching and filling is avoided. Reliable, compliant connection between stacked devices with a high interconnection density, optionally on an optically transparent substrate, is provided.
- an interposer is based on a stress-engineered metals system having a laminated layer applied thereover.
- Stress-engineered metals systems such as disclosed and described in U.S. Pat. No. 5,914,218, which is incorporated by reference, are utilized to produce photolithographically patterned spring devices (referred to herein as “microsprings”).
- the resulting microspring is generally a micrometer-scale elongated metal structure having a free portion that bends upward from an anchor portion that is affixed directly or indirectly to a substrate.
- the process of forming stress-engineered microsprings facilitates the formation of arrays of devices with contact points (distal ends) out of the plane in which the devices are initially formed, and may form the contacts at one side of the interposer.
- Exposed anchors (proximal ends) or through-vias may connect the microspring at one side of the interposer to contact pads on a second, opposite side of the interposer.
- multi-layer rerouting may be employed during fabrication of the interposer to make the connection between the microspring on the first side of the interposer to the contact pad on the second side of the interposer.
- a laminate structure may then be placed or formed over the microspring.
- the laminate structure may prevent electrical shorting of the microspring to other components within the device stack, provide mechanical protection to the microsprings, act as a spring spacer layer, increase the strength of the anchor between spring and substrate, provide a gap stop during spring deflection, and protect embedded elements from moisture and contamination.
- the laminate structure may be pre-formed and the microspring tips pierce through it as it is placed over the microspring structure, or the laminate structure may be formed and hardened or cured over the microspring structure.
- the laminate structure may be a homogeneous body, or may be formed of two or more layers. In the case that the laminate structure is formed of multiple layers, or one or more of the layers may be removed, such as after handling and/or processing of the structure, to thereby expose at least the tip of the microspring for contact.
- the laminate structure may form a mask, enabling the selective plating or deposition of material such as solder over the microspring tip region.
- the laminate structure may form a mask for etching, cleaning, or other processing of the tip portion of the microspring.
- an interposer structure comprising a dielectric body having a first surface and a second surface, each said surface being roughly parallel and on opposite sides of said dielectric body; a microspring comprising an anchor portion and a free portion in physical and electrical communication with one another; said free portion having a non-planar profile, in the absence of an external force applied thereto, said free portion being free to move relative to said first surface of said dielectric body; said anchor portion being fixed to said dielectric body and disposed for electrical connection thereto at said second surface; and at least a portion of said microspring between said anchor portion and said free portion being disposed within said dielectric body.
- the present disclosure provides an interposer providing a far simpler and more reliable method of interconnection, as well as a far simpler method for the manufacture of such an interposer.
- No wire bonds are required.
- No deep substrate etching or filling is required.
- High-density interposer connections are possible from optically transparent substrates.
- Very thin and flexible interposers may also be provided. Still further, re-working of connections between device and interposer are possible, and enable integrated system testing before final system assembly.
- FIG. 1 is a side view of a single-layer interposer with a first electronic structure (shown below the interposer) and a second electronic structure (shown above the interposer) electronically interconnected by microsprings according to one embodiment of the present disclosure.
- FIG. 2 is a side view of a microspring structure comprising a microspring formed over a dielectric layer carried by a substrate of a type that may form an embodiment of the present disclosure.
- FIG. 3 is a side view of a microspring structure with a thin laminate structure in the process of being applied thereover according to one embodiment of the present disclosure.
- FIG. 4 is a side view of a microspring structure with a laminate structure applied thereover according to one embodiment of the present disclosure.
- FIG. 5 is a microphotograph of two microsprings, on the left without a laminate structure and on the right embedded within a laminate structure, illustrating that tip heights are approximately equal after embedding in the laminate structure as compared to before embedding in the laminate structure.
- FIG. 6 is a microphotograph of two microsprings, each having been embedded in a laminate structure showing that the two tips protrude through the structure by an approximately equal amount, demonstrating that the process of the present disclosure is applicable to an array of microsprings with substantially uniform results.
- FIG. 7 is a side view of a microspring structure with a laminate structure applied thereover and the substrate processed (e.g., thinned) to expose a portion of an electrical contact to the anchor portion of the microspring according to an embodiment of the present disclosure.
- FIG. 8 is a graph of orthogonal displacements of a tip of a microspring in an undeflected and deflected state illustrating the extent of lateral tip deflection to accommodate differences in tip position in as-formed arrays of microsprings according to the present disclosure.
- FIGS. 9A and 9B are graphs of lift-height deviation across a single die and across multiple die formed on a single, respectively, according to the present disclosure.
- FIG. 10 is a side view of a microspring structure comprising a microspring formed over a dielectric layer carried by a substrate of a type that may form another embodiment of the present disclosure.
- FIG. 11 is a side view of a microspring structure with a thin laminate structure applied thereover according to one embodiment of the present disclosure.
- FIG. 12 is a side view of a microspring structure with a laminate structure applied thereover and the substrate removed to expose a part of the anchor portion of the microspring according to one embodiment of the present disclosure.
- FIG. 13 is a side view of a microspring structure with a thick laminate structure in the process of being applied thereover according to one embodiment of the present disclosure.
- FIG. 14 is a side view of a microspring structure with a thick laminate structure applied thereover according to one embodiment of the present disclosure in which the microspring is fully embedded within the laminate structure.
- FIG. 15 is a microphotograph of two microsprings after the steps of applying a laminate structure, then removing that laminate structure showing, by way of the similarity in relative sharpness of the images of the two tips that they are approximately equal in height, and that the removal of the silicone laminate structure did not noticeably damage the microsprings.
- FIG. 16 is a side view of a microspring structure with a thick multi-layered laminate structure in the process of being applied thereover according to one embodiment of the present disclosure.
- FIG. 17 is a side view of a microspring structure with a thick multi-layered laminate structure applied thereover according to one embodiment of the present disclosure in which the microspring is fully embedded within the laminate structure.
- FIG. 18 is a side view of the microspring structure of FIG. 17 following the removal of one layer of the thick multi-layered laminate structure in which the tip portion of the microspring is exposed for contact according to one embodiment of the present disclosure.
- FIG. 19 is a side view of a microspring structure having a mold structure disposed thereover forming a cavity, and in which the tip portion of the microspring is embedded, such that a laminate structure material can be introduced into the cavity according to one embodiment of the present disclosure.
- FIG. 20 is a side view of the microspring structure of FIG. 19 following introduction of material into the cavity and curing of the material, according to one embodiment of the present disclosure.
- FIG. 21 is a side view of the microspring structure of FIGS. 19 and 20 following removal of the mold structure, according to one embodiment of the present disclosure.
- FIG. 22 is a side view of a multiple-layer interposer with through-substrate connection being made by multi-layer rerouting according to an embodiment of the present disclosure.
- FIG. 23 is a side view of a multiple-layer interposer with through-substrate connection being made by multi-layer rerouting and further including vias to accommodate intermediate device connections, cooling materials, environmental seals, etc., according to an embodiment of the present disclosure.
- FIG. 24 is a side view of a multiple-layer interposer with a first electronic structure (shown below the interposer) and a second electronic structure (shown above the interposer) electronically interconnected by microsprings according to one embodiment of the present disclosure.
- FIG. 25 is a side view of a microspring structure comprising a microspring formed over a dielectric layer carried by a substrate with the microspring formed to be coplanar with the top surface of a laminate layer of a type that may form another embodiment of the present disclosure.
- FIG. 26 is a side view of a structure comprising two microsprings, each formed on opposite sides of a substrate, of a type that may form still another embodiment of the present disclosure.
- FIG. 27 is a cut-away side view of an interposer of a type known in the art.
- FIG. 1 there is shown therein a cross-sectional view of an interposed 2 disposed between integrated circuit (IC) 3 and printed circuit board (PCB) 4 , according to an embodiment of the present disclosure.
- interposer 2 The role of interposer 2 is to electrically connect contact pads on IC 3 , to contact pads on PCB 4 .
- the connection is made by one or more microsprings 5 that extend through interposer 2 , as described further below.
- the point of contact between microspring 5 and a contact pad of IC 3 is typically a pressure contact between the tip of microspring 5 and the contact pad, and may or may not be a more permanent connection such as a solder joint.
- the electrical interconnection between interposer 2 and IC 3 can be temporary, such as for device test, or permanent, such as if IC 3 passes device test and a final device is being assembled.
- IC 3 may be spaced apart from interposer 2 , for example by way of a spacer 6 , or may be in contact with interposer 2 , with the tip of microspring 5 allowed to compress into recess 7 .
- Solder or similar conductive attachment means may, however, connect contact pads (formed, for example from a portion of a microspring 5 , through a filled via, by way of an exposed portion of a layered re-routing contact, etc.) at the back side of interposer 2 and contact pads at the surface of PCB 4 .
- FIG. 2 illustrates in side view a portion of one embodiment of an interposer 8 , comprised in part of a microspring structure 10 providing top- and bottom surface contact.
- an interposer 8 comprises a number of different microspring structures that may be employed to produce an interposer as disclosed herein. The choice of microspring design, materials, physical properties, etc. will be determined by many factors, and does not limit the generality of a microspring-based interposer design disclosed herein. Multiple layers of stacked microsprings may also be formed, such as disclosed in the aforementioned U.S. Pat. No. 7,550,855. Importantly, however, there must be an electrical connection between a tip portion of a microspring at or above the top surface of interposer 8 , as well as at the bottom surface of interposer 8 . While interposer 8 will typically include a plurality of microsprings, only one such microspring 12 is shown for ease of explanation.
- Microspring 12 comprises a free portion 14 and an anchor portion 16 fixed to substrate 18 (e.g., glass, silicon, quartz, etc.).
- substrate 18 e.g., glass, silicon, quartz, etc.
- a dielectric layer 20 may be formed over the surface of substrate 18 , and an opening 22 formed therein.
- Microspring 12 is formed such that it is electrically connected to a contact 24 , formed for example in a via 26 in substrate 18 , such as through opening 22 .
- the connection between microspring 12 and contact 24 may provide both electrical intercommunication therebetween as well as physical connection further securing microspring 12 to substrate 18 .
- microspring 12 may be connected to substrate 18 only at contact 24 .
- microspring 12 is formed over and affixed to a separate anchor (not shown) which itself is attached to substrate 18 , with or without a separate electrical contact.
- Microspring 12 may be made of an elastically deformable material, such as a molybdenum-chrome (MoCr) alloy, a nickel-zirconium (NiZr) alloy, or any of a variety of metals or alloys suitable for the creation of microsprings, such as Mo, MoCr, W, Ni, NiZr, Cu, diamond, or other alloys, non-metals, oxides, nitrides or organic materials.
- the material from which microspring 12 is formed is electrically conductive, although it may be formed of a non-conductive or semi-conductive material. If formed of a non-conductive or semi-conductive material, microspring 12 may be coated or plated with an electrically conductive material, not shown, so as to provide an electrically conductive contact.
- microspring 12 is initially formed from a stress-engineered metals system in a plane that is roughly parallel to the plane of the surface of substrate 18 . Formation is typically by photolithographic techniques well known in the art.
- the stress-engineered metal film i.e., a metal film fabricated to have a stress differential such that its lower portions have a higher internal compressive stress than its upper portions
- the stress-engineered metal film is typically patterned by photolithography to form microspring 12 .
- different materials are deposited in layers, each having a desired stress characteristic, for example a tensile layer formed over a compressive layer.
- a single layer is provided with an intrinsic stress differential by altering the fabrication parameters as the layer is deposited.
- microspring 12 One of a variety of techniques, such as etch undercutting, is employed to release the free portion 14 of microspring 12 , including tip 28 , and the internal stress within microspring 12 causes tip 28 to pull up out of plane, creating for example a concave microspring as shown in FIG. 1 (many different resulting microspring profiles are know and may be employed in the interposer disclosed herein.
- etch undercutting One of a variety of techniques, such as etch undercutting, is employed to release the free portion 14 of microspring 12 , including tip 28 , and the internal stress within microspring 12 causes tip 28 to pull up out of plane, creating for example a concave microspring as shown in FIG. 1 (many different resulting microspring profiles are know and may be employed in the interposer disclosed herein.
- tip 28 rises to a height, H, above the surface of layer 20 on the order of 10-250 ⁇ m.
- the width of microspring 12 is typically in the range of 5-100 ⁇ m.
- Tip 28 may be pointed, rounded, flat or other shape, as will be understood by one skilled in the art.
- Thin laminate structure 30 is applied over the upper surface of structure 10 .
- Thin laminate structure 30 may be formed of a variety of different materials intended to be permanently applied over structure 10 .
- Silicone is one exemplary material. Silicone is relatively soft and conformal, which is advantageous as will be appreciated from the description below.
- Laminate structure 30 is referred to as a “laminate” structure since in the process of forming the device it is applied, or laminated, over the already-formed microspring and substrate structure.
- Laminate structure 30 may be comprised of a single material, or may itself be a laminate of several material layers. In certain embodiments, laminate structure 30 may be handled via a carrier sheet (not shown), and transferred off said sheet during application.
- Laminate structure 30 is of a thickness T. In this embodiment, the laminate thickness T will be less that the height H of microspring 12 , although in certain embodiments this may not be the case, at least initially. In other embodiments, such as described below, T may exceed H.
- Thin laminate structure 30 is removed from its backing, and applied over the upper surface of structure 10 such that tip 28 of microspring 12 pierces through laminate structure 30 .
- Microspring 12 is undamaged due to the fact that tip 28 is quite small and relatively sharp, and the laminate is relatively soft.
- Appropriate pressure is applied to the upper surface 32 of structure 30 such that structure 30 generally conforms to the topography of the top surface of structure 10 and is well-seated thereover.
- An optional adhesive layer 34 on the under surface of laminate structure 30 which contacts the upper surface of structure 10 may retain laminate structure 30 in place.
- it is advantageous to employ a soft, conformal material for structure 30 so that microspring 12 is not damaged in the process of piercing structure 30 , and further so that structure 30 can contact a large portion of the non-planar upper surface of structure 10 .
- Tip 28 of microspring 12 then extends above the upper surface 32 of structure 30 by a distance approximately equal to H-T. Exposed tip 28 can then be used as an electrical contact on a first, or top side of interposer structure 8 .
- the amount H-T by which tip 28 extends over the surface 32 of laminate structure 30 is important for controlling the mechanical properties of microspring 12 for use as an electrically conductive pressure contact. If that part of microspring 12 extending over surface 32 is close to perpendicular to the plane of substrate 18 (i.e., at a high angle), microspring 12 may not be sufficiently able to “roll” or smoothly deflect, and thus exhibit little compliance. However, the laminate structure 30 may provide some compliance, depending on the material from which it is formed, the height H-T, the actual angle of tip 28 relative to the contact surface, etc. For example, with laminate structure 30 formed of silicone, and roughly 100 ⁇ m thick, and with the amount H-T by which tip 28 extends over the surface 32 in the range of 5-10 ⁇ m, more than 10 ⁇ m of compliance could be provided.
- structure 30 may be desirable to soften structure 30 prior to application, for example to provide a more conformal covering over the surface of structure 10 , to further reduce the likelihood of damage to microspring 12 as it pierces structure 30 , etc.
- Softening of structure 30 may be accomplished by heating, by chemical softening, or by other methods as may be known in the art.
- structure 30 may be comprised of a curable material such as a photo-curable epoxy or polymer. Initially, structure 30 is applied is a partly cured state such that it can maintain its physical structure, but is sufficiently soft so as to be conforming, relatively easy for microspring 12 to pierce, etc. Once applied, the curing of structure 30 can be completed, thereby providing a more rigid body in which microspring 12 is embedded.
- materials which can be softened after application over structure 10 may be used such that they are more rigid when disposed over structure 10 , for example to protect microspring 12 , but which can be softened by heat, chemical treatment, etc. to facilitate removal from structure 10 and microspring 12 .
- microspring 12 At least a part of microspring 12 , and specifically a part free portion 14 is disposed “within” laminate structure 30 . It is one function of laminate structure 30 to physically support microspring 12 . This support can be strength in all directions as the wafer bearing microspring 12 is handled, strength in the direction of deflection when microspring 12 is in spring-contact with a device thereover, and so on. Accordingly, laminate structure 30 should substantially be in contact with the surface of microspring 12 , with few gaps therebetween. Laminate structure 30 must have some “give” or tolerance for deflection of microspring 12 while still providing overall added strength to microspring 12 .
- Laminate structure 30 may also act as a spacer, defining a minimum spacing between the upper surface of substrate 18 (or dielectric layer 20 ) and the lower surface of a structure (e.g., IC 3 of FIG. 1 ) contacting tip 28 . Still further, laminate structure 30 may provide additional strength to the anchor between microspring 12 and substrate 18 , in part due to large surface contact area and adhesion to both, as well as the adhesion provided by adhesive layer 34 . Structure 30 further provides a gap stop during spring deflection. While structure 30 does allow some give, a limit is reached at which the material resists further deflection of microspring 12 . At this point, the smallest gap between structure 10 and a device in contact therewith is thereby defined.
- structure 30 additionally provides a moisture and contaminant barrier, protecting a portion of microspring 12 , dielectric layer 20 , contact 24 , etc., from environmental contamination and damage. Still further, the portion of microspring 12 embedded within laminate structure 30 is protected from chemical processing steps such as plating and soldering, that may be required in certain applications of the present disclosure.
- FIG. 5 is a microphotograph of two microsprings 12 a , 12 b with tips 28 a , 28 b .
- Microspring 12 a is freestanding over substrate 18
- microspring 12 b is embedded in a silicone laminate structure 30 .
- the similarity in relative sharpness of the images of tips 28 a , 28 b confirm that they are approximately equal in height. This confirms that in this embodiment, applying a laminate structure 30 such that tip 28 pierces therethrough results in a tip height of H over the surface on which microspring 12 is formed, and a spacing of tip 28 over a laminate structure of thickness T substantially equal to H-T.
- FIG. 30 is a microphotograph of two microsprings 12 a , 12 b with tips 28 a , 28 b .
- Microspring 12 a is freestanding over substrate 18
- microspring 12 b is embedded in a silicone laminate structure 30 .
- the similarity in relative sharpness of the images of tips 28 a , 28 b confirm that they are approximately
- FIG. 6 is a microphotograph of two microsprings 12 c , 12 d , having tips 28 c , 28 d , respectively, each protruding through a silicone laminate structure 30 .
- the similarity in relative sharpness of the images of tips 28 c , 28 d confirm that they protrude through silicone laminate structure 30 by an approximately equal amount.
- the process of applying laminate structure 30 by way of piercing tips 28 therethrough is applicable to an array of microsprings with substantially uniform results.
- the structure is next processed to remove a portion of substrate 18 to thereby expose contact 24 on the back side (opposite the side on which microspring 12 is formed) of substrate 18 .
- An electrical connection is established between tip 28 and exposed contact 24 through substrate 18 .
- Each of substrate 18 and laminate structure 30 are individually dielectric bodies. Together they also form a dielectric body within which a portion of microspring 12 is embedded.
- the spacing, S, between tip 28 and contact 24 is designed to properly accommodate the change in contact pad pitch from one device above interposer 8 (for example IC 3 , FIG. 1 ), to another device below interposer 8 (for example PCB 4 , FIG. 1 ). (Distance S is also illustrated in FIG. 1 in the context of interposer 2 located between two devices 3 , 4 .)
- microspring 12 may be formed over substrate 18 , and thereafter via 26 and contact 24 formed. This process may eliminate the need to thin substrate 18 .
- the X-Y placement accuracy of tip 28 is important for package assembly alignment.
- One benefit of the present disclosure is that vertical displacement of tip 28 also results in horizontal displacement.
- Modeling indicates that X-Y position of the spring tips deviating from specification by as much as 5 ⁇ m may be accommodated by the lift-height (H) of the microsprings.
- H lift-height
- FIG. 8 which is a profile of a microspring with an undeflected lift-height at 50 ⁇ m and a deflected light-height at 40 ⁇ m, it can be seen that a 10 ⁇ m deflection of the tip in the Y-direction produces an approximately 8 ⁇ m deflection of the tip in the X-direction.
- FIG. 9A Providing an array of microsprings with a lift-height deviation of less than 10 ⁇ m is illustrated across a single die in FIG. 9A , and across multiple die formed on a single 100 mm diameter wafer in FIG. 9B (noting that the measurement error is +/ ⁇ 5 ⁇ m, implying that the spread in lift-height may actually be narrower than shown).
- FIG. 10 is an illustration of another embodiment of a microspring structure providing both top and bottom surface contact according to the present disclosure.
- Forming microspring 72 over substrate 74 forms interposer 70 .
- a sacrificial layer 76 may be disposed between microspring 72 and substrate 74 .
- a free portion of microspring 72 is released from the plane in which it was formed, such as by engineered internal stress, such that a tip 78 is elevated above the upper surface of substrate 74 .
- a laminate structure 80 is then applied or deposited over microspring 72 and substrate 74 , such that tip 78 protrudes above the surface of laminate structure 80 , for example as described above.
- substrate 74 is then removed, for example by way of sacrificial layer 76 or by other method known in the art, to expose anchor portion 82 of microspring 72 . If microspring 72 is formed of electrically conductive material, or coated in electrically conductive material, an electrical connection is established between tip 78 and exposed anchor portion 82 of microspring 72 , in this embodiment without the need to form a via through substrate 74 .
- laminate structure 80 may be formed of rigid material (e.g., polyimide) as opposed to the more flexible aforementioned silicone.
- via 22 may be formed in dielectric layer 20 , but no contact 24 or via 26 are formed. Rather, following processing, substrate 18 is removed completely, as described with reference to FIG. 12 , exposing a portion of microspring 12 extending into opening 22 for contact at the back-side of interposer 8 .
- Structural rigidity may be provided by laminate structure 30 ( FIG. 4 ), in a fashion similar to that described in reference to FIGS. 10 through 12 .
- a laminate structure may be placed over the microspring structure and completely cover the microspring so that the wafer may be handled, processed, etc., with the spring tips protected.
- the laminate structure may be removed in whole or in part to expose the microspring or a portion thereof.
- protection laminate structure 42 is applied over the upper surface of structure 10 .
- Microspring 12 extends upward from the surface of dielectric layer 20 to a height H.
- protection laminate structure 42 is of a thickness X, where X>H, so that microspring 12 is fully embedded therein when applied.
- Protection laminate structure 42 may be fabricated of a variety of materials, but should be relatively soft in order to permit tips 28 to pierce the surface of protection laminate structure 42 and thereby embed a portion of microspring 12 therein without damaging microspring 12 .
- the material from which protection laminate structure 42 is formed should also be strong enough and rigid enough that, once a portion of microspring 12 is embedded therein, structure 42 provides physical and environmental protection for microspring 12 .
- silicone is one example of a material that may meet these somewhat conflicting requirements.
- protection laminate structure 42 With reference to FIG. 14 , structure 10 is shown with protection laminate structure 42 in place thereover. The entirety of microspring 12 is embedded within protection laminate structure 42 . The structure may now be handled with a reduced risk of damaging microspring 12 . For example, working from the backside, substrate 18 may now be thinned, for example by grinding, chemical etching, etc., or even fully removed, while microspring 12 is protected within protection laminate structure 42 .
- the application of a laminate structure may be reversible, in that it may be removed without damaging microspring 12 .
- the material e.g., silicone
- protection laminate structure 42 that structure can be removed after any post-formation handling and processing, leaving microspring 12 exposed for contact.
- heat and/or optical release techniques may be used to control the relative adhesion of protective laminate structure 42 facilitating its release from structure 10 . Protection while processing the substrate, such as thinning (e.g., FIG. 7 ) or completely removing (e.g., FIG. 12 ) the substrate can thereby be provided.
- Microspring 12 may remain fully embedded in laminate structure 42 during post-formation handling and processing. Thereafter, a portion of laminate structure 42 may be etched or otherwise selectively removed to expose a portion proximate tip 28 for contact, leaving the remainder of laminate layer 42 in place over anchor portion 16 .
- the protective laminate structure having a thickness such that the microspring is fully embedded therein may be comprised of at least two layers.
- One of the layers is intended to remain attached to the microspring structure, while another one of the layers is intended to be removed following handing, further processing, etc. during which the protective laminate structure protects the microspring.
- FIG. 16 is an example of such an embodiment. As described previously, once free portion 14 is released, a relatively thick protection laminate structure 44 is applied over the upper surface of structure 10 . Protection laminate structure 44 shown in FIG. 16 is comprised of two layers—interposer substrate layer 46 and handle layer 48 . In other embodiments additional layers may be employed. The layers may each be comprised of the same material, or may be comprised of different materials, depending on the application of the present disclosure.
- Microspring 12 extends upward from the surface of dielectric layer 20 to a height H.
- the thickness of protection laminate structure 44 is the sum of the thicknesses Y 1 and Y 2 of layers 46 , 48 , respectively.
- the overall thickness of structure 44 will be such that microspring 12 is fully embedded therein, i.e., Y 1 +Y 2 >H.
- Layers 46 , 48 may be fabricated of a variety of materials, taking into consideration the piercing by tip 28 and the level of desired protection discussed above.
- each of layers 46 , 48 are silicone and are separately formed so that there is a surface energy boundary between the two layers that facilitates their separation after application to structure 10 and any required handling and processing.
- a release layer 47 is disposed between layers 46 , 48 , which is sufficiently adhesive that layers 46 , 48 stick together when applied, but also assists with their subsequent separation.
- a heat-activated or photo-activated layer (not shown) initially adheres layers 46 , 48 together, but with the application of heat or light the layer facilitates separation of layers 46 , 48 when needed.
- interposer structure 8 is shown with protection laminate structure 44 in place.
- the entirety of microspring 12 is embedded within protection laminate structure 44 .
- the structure may now be handled with a reduced risk of damaging microspring 12 .
- substrate 18 may now be thinned, for example by grinding, chemical etching, etc., while microspring 12 is protected within protection laminate structure 44 .
- handle layer 48 may then be removed from the structure, as illustrated in FIG. 18 , for example using heat or light to assist with the separation of layers 46 , 48 .
- handle layer 48 can be removed after any post-formation handling and processing, leaving part of microspring 12 embedded in interposer substrate layer 46 , and the remainder of microspring 12 exposed for contact.
- an injection cavity may be formed over a microspring structure, and an appropriate material injected into the cavity to surround a part of the microspring.
- the injection cavity may be formed between the upper surface of the dielectric layer on which the microspring is formed and a mold structure of material into which the microspring tip may be embedded, which is spaced apart from the dielectric surface.
- FIG. 19 This embodiment is illustrated in FIG. 19 .
- a mold structure 54 is disposed over substrate 74 , such as by resting upon a spacer 56 or other appropriate method.
- a cavity 58 is thereby formed between substrate 74 and mold structure 54 .
- An appropriate material such as a curable polymer, is then injected into cavity 58 in liquid form.
- As a portion of microspring 72 is embedded in mold structure 54 that portion of microspring 72 is masked from being embedded in the injected material.
- the injected material is then cured, and mold structure 54 is thereafter removed.
- the fully embedded microspring structure is shown in FIG. 20
- the finished structure is shown in FIG. 21 , in which a portion of microspring 72 is embedded in cured polymer 60 , the tip portion 78 is exposed for contact above cured polymer 60 , the anchor portion 82 is exposed for contact below cured polymer 60 , and the central portion of microspring 72 is embedded within polymer 60 .
- Curable polymer is just one example of the materials that may be employed in this embodiment for embedding a portion of microspring 12 .
- this embodiment may apply equally to microspring embodiments that employ substrate vias, such as illustrated in FIG. 1 .
- a liquid laminate material may be applied over and encase microspring 72 without use of a mold structure 54 . Rather, the liquid laminate may simply be applied either relying on its viscosity or on lateral walls (not shown) to control the flow and ultimately the thickness of the laminate material. Once applied, the liquid laminate material can be cured or otherwise hardened in-place. Uniformity of the laminate layer is provided by the flow of the liquid to level. This approach is gentle on the springs and permit a wide variety of spring designs. Microspring 72 may be fully embedded in the laminate layer so applied, or merely partly embedded leaving a portion proximate tip 78 exposed for contact. In the event that the microspring 72 is initially fully embedded in the laminate layer, a portion of the laminate layer may be etched, or otherwise removed as described herein to expose a portion proximate tip 78 exposed for contact.
- microspring 86 While described above as being formed essentially as a single-layered device before application of the laminate structure, it is possible to form the microspring as part of a multiple-layer substrate with through-substrate connection being made by multi-layer rerouting, vias, or other techniques.
- a multiple-layer interposer 84 is shown.
- the various layers, such as 84 a , 84 b , 84 c , 84 d , 84 e , and so on may be formed before or after depositing the stress-engineered layer to form microspring 86 .
- Each layer may be pattered, etched, and deposited such that a series of conductive lines and filled vias connect a tip portion 88 of microspring 86 to a backside contact 90 .
- a series of conductive lines and filled vias connect a tip portion 88 of microspring 86 to a backside contact 90 .
- traditional polyimide buildup with etching, metal deposition, and patterning can provide routing often required for complex chips.
- Metallization to aid interconnects such as gold stud bumping or solder connections can be included.
- the multilayer interposer 84 can be also patterned at virtually any point during device fabrication. For example, cavities can be formed in one or both sides of the interposer for a variety of purposes. Several such cavities are illustrated is FIG. 23 , which shows interposer 84 mounted over a secondary device 94 . While secondary device 94 is shown itself as a multi-layer interposer, suggesting that for certain applications interposers disclosed herein can be stacked, the present disclosure is equally applicable where secondary device 94 is a single-layer device, such as a standard printed circuit board or the like. One function served by such cavities, such as cavity 97 , is to provide a space for active or passive intermediate components such as IC chip 96 .
- Another function such as may be served by cavity 98 , is to provide a pathway for thermal fluids to provide cooling, a region to accept a sealing gasket material to provide environmental protection to the interior connections, etc. Coolant can also be flowed, sealant applied, etc., between the layers around the springs (active side cooling).
- multi-layer interposer 84 the role of multi-layer interposer 84 is to electrically connect contact pads on IC 96 to contact pads on PCB 98 .
- the connection is made by microsprings 86 which extend through interposer 84 , and connect with backside contacts 90 , in this embodiment by way of multi-layer re-routing.
- the tip of the microspring has been assumed to protrude above the top surface of the substrate or laminate structure
- one variation contemplated by the present disclosure is to make the tip of the microspring flush with the top surface of the substrate or laminate structure, such as by etching, polishing, precise laminate thickness control, and so on.
- An example of such an embodiment is illustrated in FIG. 25 . Embodiments may then be accommodated where such a resulting surface contact are required.
- the tip of the microspring may be plated or provided with solder or other conductive interconnect material.
- the laminate structure may act as a plating or solder mask, as more fully described in the aforementioned U.S. patent application Ser. No. 12/887,775.
- microspring contacts may be formed on two opposite sides of a substrate, as illustrated in FIG. 26 . With microsprings extending in opposing directions as illustrated, temporary connections to devices at the front and back sides of substrate 18 are facilitated.
- One application of such an embodiment is an interposer for integrated testing and packaging.
- the embodiment of FIG. 26 may be produced by forming a microspring 12 A on a first side of substrate 18 , protecting the microspring with a thick laminate layer as described above, inverting the device, and forming microspring 12 B.
- microspring 12 A may be formed on a first substrate 18
- microspring 12 B may be formed on a second substrate (not shown), and either the first and second substrates joined back-to-back, or the second substrate may be removed, as described above, and the remaining structure joined to the first substrate.
- first layer when a first layer is referred to as being “on” or “over” a second layer or substrate, it can be directly on the second layer or substrate, or on an intervening layer or layers may be between the first layer and second layer or substrate. Further, when a first layer is referred to as being “on” or “over” a second layer or substrate, the first layer may cover the entire second layer or substrate or a portion of the second layer or substrate.
Abstract
Description
- The present application is related to U.S. application for letters patent Ser. No. 12/887,775, which is incorporated herein by reference. The present application is a divisional application of U.S. application for letters patent Ser. No. 12/887,814, to which priority is claimed and which is incorporated herein by reference.
- The present disclosure relates generally to a structure facilitating electrical contact between devices such as printed circuit boards and integrated circuits, referred to generally as an interposer, and more particularly to an interposer which utilizes microsprings as electrical contacts.
- Electronic apparatus such as portable computers, cell phones, etc. have reduced in size from generation to generation. This reduction in size has resulted in smaller and smaller discrete devices, such as logic processors, graphics processors, etc. However, as the size of these devices decreases, so does the size and spacing (pitch) of the contact pads. This has necessitated devices which scale the small pitch of the discrete device contact pads up to a larger pitch for connection, for example to a printed circuit board (PCB). Such devices are referred to as interposers, and are well known in the art.
- In addition, with this reduction in size comes a commensurate demand to pack greater numbers of discrete devices, such as memory, logic processor, graphics processor, etc. into a reduced volume. One known technique for reducing the volume into which discrete devices are packed is vertically stacking one device atop another, as opposed to laterally placing them on a printed circuit board. It is also known to use interposers to facilitate such stacking.
- In one typical known embodiment, such as shown in
FIG. 27 , a die 150 (such as a logic processor) is connected on a first side 152 (e.g., front side) to aninterposer 154.Bonding wires 156 electrically connect the contact pads of die 150 to contact pads on the first side ofinterposer 154. The pitch of the contact pads oninterposer 154 is larger than that of die 150. Through-vias 158 ininterposer 154 then deliver the electrical connection from the contact pads onfirst surface 152 to forexample solder balls 160 second side (e.g., back-side) 162 ofinterposer 154 at the larger pitch of the contact pads oninterposer 154. The structure may optionally be encapsulated in an appropriateinsulative material 162 to protect the bond wires and electrical components.Solder balls 160 may then make connection, at a more appropriate or desired pitch, to a PCB, socket, etc. See, e.g., U.S. Pat. No. 5,783,870 entitled “Method of Connecting Packages of a Stacked Ball Array Structure”, which is incorporated herein by reference. - There are a number of drawbacks or challenges when using known interposers. First, interposers of the type described above require forming through-vias and filling those vias with conductive material. For silicon substrates, this etching typically done by a high-density plasma etch. This is a costly process, primarily due to the desired high density of filled vias. Other substrates may be employed in lower cost processes, although results are generally below the desired density. Low-density silicon feed troughs are available with wet etching. Glass-based interposers can be produced using bead blasting and conductive paste, but again at low density, and not on the desired silicon substrate. In general, there is a tradeoff between cost and desired density, as well as limits on the types of materials that may be used as a substrate for the interposer.
- In addition, typical interposers are not flexible or compliant, in that they cannot accommodate relative movement between the stacked devices. This leads to stress-based failure of the electrical interconnections or structural integrity of the stacked structures. Furthermore, ball grid array (BGA) interconnections are relatively inflexible to out-of-plane connections. In the event that one or more of the solder balls are mis-sized or mis-placed, or a device is out of plane, they may either be incapable of making electrical interconnection or prevent other solder balls from making electrical interconnection between the interposer and the PCB, socket, etc.
- Still further, optically transparent interposers with electrical feedthoughs are only available in low density, due in part to the limit on materials available for the interposer substrate and the methods of their fabrication.
- Finally, once electrical connection to an interposer is made, typically by soldering or BGA, it is generally not reworkable. If the connection is inadequate, the interposer and die cannot be separated and reconnected. Rather, the two components are typically disposed of or recycled.
- Therefore, there is a need in the art for an improved interposer that, inter alia, avoids costly via etching and filling, provides reliable, compliant connection between stacked devices, provides a high density of connections, and the option of an optically transparent substrate.
- Accordingly, the present disclosure is directed to improved interposer designs, systems in which said interposers are disposed, and methods for making such improved interposers. Costly via etching and filling is avoided. Reliable, compliant connection between stacked devices with a high interconnection density, optionally on an optically transparent substrate, is provided.
- According to one aspect of the disclosure an interposer is based on a stress-engineered metals system having a laminated layer applied thereover. Stress-engineered metals systems, such as disclosed and described in U.S. Pat. No. 5,914,218, which is incorporated by reference, are utilized to produce photolithographically patterned spring devices (referred to herein as “microsprings”). The resulting microspring is generally a micrometer-scale elongated metal structure having a free portion that bends upward from an anchor portion that is affixed directly or indirectly to a substrate.
- The process of forming stress-engineered microsprings facilitates the formation of arrays of devices with contact points (distal ends) out of the plane in which the devices are initially formed, and may form the contacts at one side of the interposer. Exposed anchors (proximal ends) or through-vias may connect the microspring at one side of the interposer to contact pads on a second, opposite side of the interposer. Alternatively, multi-layer rerouting may be employed during fabrication of the interposer to make the connection between the microspring on the first side of the interposer to the contact pad on the second side of the interposer.
- A laminate structure may then be placed or formed over the microspring. The laminate structure may prevent electrical shorting of the microspring to other components within the device stack, provide mechanical protection to the microsprings, act as a spring spacer layer, increase the strength of the anchor between spring and substrate, provide a gap stop during spring deflection, and protect embedded elements from moisture and contamination. The laminate structure may be pre-formed and the microspring tips pierce through it as it is placed over the microspring structure, or the laminate structure may be formed and hardened or cured over the microspring structure.
- The laminate structure may be a homogeneous body, or may be formed of two or more layers. In the case that the laminate structure is formed of multiple layers, or one or more of the layers may be removed, such as after handling and/or processing of the structure, to thereby expose at least the tip of the microspring for contact.
- The laminate structure may form a mask, enabling the selective plating or deposition of material such as solder over the microspring tip region. Alternatively, the laminate structure may form a mask for etching, cleaning, or other processing of the tip portion of the microspring.
- Therefore, according to one aspect of the present disclosure, an interposer structure is provided that comprises a dielectric body having a first surface and a second surface, each said surface being roughly parallel and on opposite sides of said dielectric body; a microspring comprising an anchor portion and a free portion in physical and electrical communication with one another; said free portion having a non-planar profile, in the absence of an external force applied thereto, said free portion being free to move relative to said first surface of said dielectric body; said anchor portion being fixed to said dielectric body and disposed for electrical connection thereto at said second surface; and at least a portion of said microspring between said anchor portion and said free portion being disposed within said dielectric body.
- Thus, the present disclosure provides an interposer providing a far simpler and more reliable method of interconnection, as well as a far simpler method for the manufacture of such an interposer. No wire bonds are required. No deep substrate etching or filling is required. High-density interposer connections are possible from optically transparent substrates. Very thin and flexible interposers may also be provided. Still further, re-working of connections between device and interposer are possible, and enable integrated system testing before final system assembly.
- The above is a summary of a number of the unique aspects, features, and advantages of the present disclosure. However, this summary is not exhaustive. Thus, these and other aspects, features, and advantages of the present disclosure will become more apparent from the following detailed description and the appended drawings, when considered in light of the claims provided herein.
- In the drawings appended hereto like reference numerals denote like elements between the various drawings. While illustrative, the drawings are not drawn to scale. In the drawings:
-
FIG. 1 is a side view of a single-layer interposer with a first electronic structure (shown below the interposer) and a second electronic structure (shown above the interposer) electronically interconnected by microsprings according to one embodiment of the present disclosure. -
FIG. 2 is a side view of a microspring structure comprising a microspring formed over a dielectric layer carried by a substrate of a type that may form an embodiment of the present disclosure. -
FIG. 3 is a side view of a microspring structure with a thin laminate structure in the process of being applied thereover according to one embodiment of the present disclosure. -
FIG. 4 is a side view of a microspring structure with a laminate structure applied thereover according to one embodiment of the present disclosure. -
FIG. 5 is a microphotograph of two microsprings, on the left without a laminate structure and on the right embedded within a laminate structure, illustrating that tip heights are approximately equal after embedding in the laminate structure as compared to before embedding in the laminate structure. -
FIG. 6 is a microphotograph of two microsprings, each having been embedded in a laminate structure showing that the two tips protrude through the structure by an approximately equal amount, demonstrating that the process of the present disclosure is applicable to an array of microsprings with substantially uniform results. -
FIG. 7 is a side view of a microspring structure with a laminate structure applied thereover and the substrate processed (e.g., thinned) to expose a portion of an electrical contact to the anchor portion of the microspring according to an embodiment of the present disclosure. -
FIG. 8 is a graph of orthogonal displacements of a tip of a microspring in an undeflected and deflected state illustrating the extent of lateral tip deflection to accommodate differences in tip position in as-formed arrays of microsprings according to the present disclosure. -
FIGS. 9A and 9B are graphs of lift-height deviation across a single die and across multiple die formed on a single, respectively, according to the present disclosure. -
FIG. 10 is a side view of a microspring structure comprising a microspring formed over a dielectric layer carried by a substrate of a type that may form another embodiment of the present disclosure. -
FIG. 11 is a side view of a microspring structure with a thin laminate structure applied thereover according to one embodiment of the present disclosure. -
FIG. 12 is a side view of a microspring structure with a laminate structure applied thereover and the substrate removed to expose a part of the anchor portion of the microspring according to one embodiment of the present disclosure. -
FIG. 13 is a side view of a microspring structure with a thick laminate structure in the process of being applied thereover according to one embodiment of the present disclosure. -
FIG. 14 is a side view of a microspring structure with a thick laminate structure applied thereover according to one embodiment of the present disclosure in which the microspring is fully embedded within the laminate structure. -
FIG. 15 is a microphotograph of two microsprings after the steps of applying a laminate structure, then removing that laminate structure showing, by way of the similarity in relative sharpness of the images of the two tips that they are approximately equal in height, and that the removal of the silicone laminate structure did not noticeably damage the microsprings. -
FIG. 16 is a side view of a microspring structure with a thick multi-layered laminate structure in the process of being applied thereover according to one embodiment of the present disclosure. -
FIG. 17 is a side view of a microspring structure with a thick multi-layered laminate structure applied thereover according to one embodiment of the present disclosure in which the microspring is fully embedded within the laminate structure. -
FIG. 18 is a side view of the microspring structure ofFIG. 17 following the removal of one layer of the thick multi-layered laminate structure in which the tip portion of the microspring is exposed for contact according to one embodiment of the present disclosure. -
FIG. 19 is a side view of a microspring structure having a mold structure disposed thereover forming a cavity, and in which the tip portion of the microspring is embedded, such that a laminate structure material can be introduced into the cavity according to one embodiment of the present disclosure. -
FIG. 20 is a side view of the microspring structure ofFIG. 19 following introduction of material into the cavity and curing of the material, according to one embodiment of the present disclosure. -
FIG. 21 is a side view of the microspring structure ofFIGS. 19 and 20 following removal of the mold structure, according to one embodiment of the present disclosure. -
FIG. 22 is a side view of a multiple-layer interposer with through-substrate connection being made by multi-layer rerouting according to an embodiment of the present disclosure. -
FIG. 23 is a side view of a multiple-layer interposer with through-substrate connection being made by multi-layer rerouting and further including vias to accommodate intermediate device connections, cooling materials, environmental seals, etc., according to an embodiment of the present disclosure. -
FIG. 24 is a side view of a multiple-layer interposer with a first electronic structure (shown below the interposer) and a second electronic structure (shown above the interposer) electronically interconnected by microsprings according to one embodiment of the present disclosure. -
FIG. 25 is a side view of a microspring structure comprising a microspring formed over a dielectric layer carried by a substrate with the microspring formed to be coplanar with the top surface of a laminate layer of a type that may form another embodiment of the present disclosure. -
FIG. 26 is a side view of a structure comprising two microsprings, each formed on opposite sides of a substrate, of a type that may form still another embodiment of the present disclosure. -
FIG. 27 is a cut-away side view of an interposer of a type known in the art. - We initially point out that description of well-known starting materials, processing techniques, components, equipment and other well-known details are merely summarized or are omitted so as not to unnecessarily obscure the details of the present invention. Thus, where details are otherwise well known, we leave it to the application of the present invention to suggest or dictate choices relating to those details.
- With reference initially to
FIG. 1 , there is shown therein a cross-sectional view of an interposed 2 disposed between integrated circuit (IC) 3 and printed circuit board (PCB) 4, according to an embodiment of the present disclosure. The role ofinterposer 2 is to electrically connect contact pads onIC 3, to contact pads onPCB 4. The connection is made by one or more microsprings 5 that extend throughinterposer 2, as described further below. - The point of contact between
microspring 5 and a contact pad ofIC 3 is typically a pressure contact between the tip ofmicrospring 5 and the contact pad, and may or may not be a more permanent connection such as a solder joint. For this reason, the electrical interconnection betweeninterposer 2 andIC 3 can be temporary, such as for device test, or permanent, such as ifIC 3 passes device test and a final device is being assembled. Also,IC 3 may be spaced apart frominterposer 2, for example by way of a spacer 6, or may be in contact withinterposer 2, with the tip ofmicrospring 5 allowed to compress intorecess 7. - Solder or similar conductive attachment means may, however, connect contact pads (formed, for example from a portion of a
microspring 5, through a filled via, by way of an exposed portion of a layered re-routing contact, etc.) at the back side ofinterposer 2 and contact pads at the surface ofPCB 4. -
FIG. 2 illustrates in side view a portion of one embodiment of aninterposer 8, comprised in part of amicrospring structure 10 providing top- and bottom surface contact. There are a number of different microspring structures that may be employed to produce an interposer as disclosed herein. The choice of microspring design, materials, physical properties, etc. will be determined by many factors, and does not limit the generality of a microspring-based interposer design disclosed herein. Multiple layers of stacked microsprings may also be formed, such as disclosed in the aforementioned U.S. Pat. No. 7,550,855. Importantly, however, there must be an electrical connection between a tip portion of a microspring at or above the top surface ofinterposer 8, as well as at the bottom surface ofinterposer 8. Whileinterposer 8 will typically include a plurality of microsprings, only onesuch microspring 12 is shown for ease of explanation. -
Microspring 12 comprises afree portion 14 and ananchor portion 16 fixed to substrate 18 (e.g., glass, silicon, quartz, etc.). Prior to formation ofmicrospring 12, adielectric layer 20 may be formed over the surface ofsubstrate 18, and anopening 22 formed therein.Microspring 12 is formed such that it is electrically connected to acontact 24, formed for example in a via 26 insubstrate 18, such as throughopening 22. The connection betweenmicrospring 12 andcontact 24 may provide both electrical intercommunication therebetween as well as physical connection further securingmicrospring 12 tosubstrate 18. Furthermore, microspring 12 may be connected tosubstrate 18 only atcontact 24. In still other embodiments, microspring 12 is formed over and affixed to a separate anchor (not shown) which itself is attached tosubstrate 18, with or without a separate electrical contact. -
Microspring 12 may be made of an elastically deformable material, such as a molybdenum-chrome (MoCr) alloy, a nickel-zirconium (NiZr) alloy, or any of a variety of metals or alloys suitable for the creation of microsprings, such as Mo, MoCr, W, Ni, NiZr, Cu, diamond, or other alloys, non-metals, oxides, nitrides or organic materials. Preferably, the material from which microspring 12 is formed is electrically conductive, although it may be formed of a non-conductive or semi-conductive material. If formed of a non-conductive or semi-conductive material,microspring 12 may be coated or plated with an electrically conductive material, not shown, so as to provide an electrically conductive contact. - As well understood, microspring 12 is initially formed from a stress-engineered metals system in a plane that is roughly parallel to the plane of the surface of
substrate 18. Formation is typically by photolithographic techniques well known in the art. The stress-engineered metal film (i.e., a metal film fabricated to have a stress differential such that its lower portions have a higher internal compressive stress than its upper portions) is typically patterned by photolithography to formmicrospring 12. According to one technique, different materials are deposited in layers, each having a desired stress characteristic, for example a tensile layer formed over a compressive layer. According to another technique a single layer is provided with an intrinsic stress differential by altering the fabrication parameters as the layer is deposited. - One of a variety of techniques, such as etch undercutting, is employed to release the
free portion 14 ofmicrospring 12, includingtip 28, and the internal stress withinmicrospring 12 causes tip 28 to pull up out of plane, creating for example a concave microspring as shown inFIG. 1 (many different resulting microspring profiles are know and may be employed in the interposer disclosed herein. - In a typical embodiment,
tip 28 rises to a height, H, above the surface oflayer 20 on the order of 10-250 μm. The width ofmicrospring 12 is typically in the range of 5-100 μm.Tip 28 may be pointed, rounded, flat or other shape, as will be understood by one skilled in the art. - With reference to
FIGS. 3 and 4 , oncefree portion 14 is released, athin laminate structure 30, is applied over the upper surface ofstructure 10.Thin laminate structure 30 may be formed of a variety of different materials intended to be permanently applied overstructure 10. Silicone is one exemplary material. Silicone is relatively soft and conformal, which is advantageous as will be appreciated from the description below. Another candidate material is known in the trade as Gel-Film, available from Gel-Pak, a division of Delphon Industries, LLC (see, e.g., www.gelpak.com/products/index.cfm?fuseaction=gel-film). For clarity, in thisembodiment structure 30 is referred to as a “laminate” structure since in the process of forming the device it is applied, or laminated, over the already-formed microspring and substrate structure.Laminate structure 30 may be comprised of a single material, or may itself be a laminate of several material layers. In certain embodiments,laminate structure 30 may be handled via a carrier sheet (not shown), and transferred off said sheet during application.Laminate structure 30 is of a thickness T. In this embodiment, the laminate thickness T will be less that the height H ofmicrospring 12, although in certain embodiments this may not be the case, at least initially. In other embodiments, such as described below, T may exceed H. -
Thin laminate structure 30 is removed from its backing, and applied over the upper surface ofstructure 10 such thattip 28 ofmicrospring 12 pierces throughlaminate structure 30.Microspring 12 is undamaged due to the fact thattip 28 is quite small and relatively sharp, and the laminate is relatively soft. Appropriate pressure is applied to theupper surface 32 ofstructure 30 such thatstructure 30 generally conforms to the topography of the top surface ofstructure 10 and is well-seated thereover. Anoptional adhesive layer 34 on the under surface oflaminate structure 30 which contacts the upper surface of structure 10 (e.g., a part of the upper surfaces ofmicrospring 12 and dielectric layer 20) may retainlaminate structure 30 in place. In one embodiment it is advantageous to employ a soft, conformal material forstructure 30 so thatmicrospring 12 is not damaged in the process of piercingstructure 30, and further so thatstructure 30 can contact a large portion of the non-planar upper surface ofstructure 10. -
Tip 28 ofmicrospring 12 then extends above theupper surface 32 ofstructure 30 by a distance approximately equal to H-T.Exposed tip 28 can then be used as an electrical contact on a first, or top side ofinterposer structure 8. - It should be noted here that the amount H-T by which
tip 28 extends over thesurface 32 oflaminate structure 30 is important for controlling the mechanical properties ofmicrospring 12 for use as an electrically conductive pressure contact. If that part ofmicrospring 12 extending oversurface 32 is close to perpendicular to the plane of substrate 18 (i.e., at a high angle),microspring 12 may not be sufficiently able to “roll” or smoothly deflect, and thus exhibit little compliance. However, thelaminate structure 30 may provide some compliance, depending on the material from which it is formed, the height H-T, the actual angle oftip 28 relative to the contact surface, etc. For example, withlaminate structure 30 formed of silicone, and roughly 100 μm thick, and with the amount H-T by whichtip 28 extends over thesurface 32 in the range of 5-10 μm, more than 10 μm of compliance could be provided. - In certain embodiments it may be desirable to soften
structure 30 prior to application, for example to provide a more conformal covering over the surface ofstructure 10, to further reduce the likelihood of damage tomicrospring 12 as it piercesstructure 30, etc. Softening ofstructure 30 may be accomplished by heating, by chemical softening, or by other methods as may be known in the art. Furthermore,structure 30 may be comprised of a curable material such as a photo-curable epoxy or polymer. Initially,structure 30 is applied is a partly cured state such that it can maintain its physical structure, but is sufficiently soft so as to be conforming, relatively easy formicrospring 12 to pierce, etc. Once applied, the curing ofstructure 30 can be completed, thereby providing a more rigid body in which microspring 12 is embedded. Still further, materials which can be softened after application overstructure 10 may be used such that they are more rigid when disposed overstructure 10, for example to protectmicrospring 12, but which can be softened by heat, chemical treatment, etc. to facilitate removal fromstructure 10 andmicrospring 12. - At least a part of
microspring 12, and specifically a partfree portion 14 is disposed “within”laminate structure 30. It is one function oflaminate structure 30 to physically supportmicrospring 12. This support can be strength in all directions as thewafer bearing microspring 12 is handled, strength in the direction of deflection when microspring 12 is in spring-contact with a device thereover, and so on. Accordingly,laminate structure 30 should substantially be in contact with the surface ofmicrospring 12, with few gaps therebetween.Laminate structure 30 must have some “give” or tolerance for deflection ofmicrospring 12 while still providing overall added strength tomicrospring 12. -
Laminate structure 30 may also act as a spacer, defining a minimum spacing between the upper surface of substrate 18 (or dielectric layer 20) and the lower surface of a structure (e.g.,IC 3 ofFIG. 1 ) contactingtip 28. Still further,laminate structure 30 may provide additional strength to the anchor betweenmicrospring 12 andsubstrate 18, in part due to large surface contact area and adhesion to both, as well as the adhesion provided byadhesive layer 34.Structure 30 further provides a gap stop during spring deflection. Whilestructure 30 does allow some give, a limit is reached at which the material resists further deflection ofmicrospring 12. At this point, the smallest gap betweenstructure 10 and a device in contact therewith is thereby defined. Furthermore,structure 30 additionally provides a moisture and contaminant barrier, protecting a portion ofmicrospring 12,dielectric layer 20,contact 24, etc., from environmental contamination and damage. Still further, the portion ofmicrospring 12 embedded withinlaminate structure 30 is protected from chemical processing steps such as plating and soldering, that may be required in certain applications of the present disclosure. -
FIG. 5 is a microphotograph of two microsprings 12 a, 12 b with tips 28 a, 28 b. Microspring 12 a is freestanding oversubstrate 18, while microspring 12 b is embedded in asilicone laminate structure 30. The similarity in relative sharpness of the images of tips 28 a, 28 b confirm that they are approximately equal in height. This confirms that in this embodiment, applying alaminate structure 30 such thattip 28 pierces therethrough results in a tip height of H over the surface on whichmicrospring 12 is formed, and a spacing oftip 28 over a laminate structure of thickness T substantially equal to H-T. Furthermore,FIG. 6 is a microphotograph of two microsprings 12 c, 12 d, having tips 28 c, 28 d, respectively, each protruding through asilicone laminate structure 30. The similarity in relative sharpness of the images of tips 28 c, 28 d confirm that they protrude throughsilicone laminate structure 30 by an approximately equal amount. Thus, the process of applyinglaminate structure 30 by way of piercingtips 28 therethrough is applicable to an array of microsprings with substantially uniform results. - With reference to
FIG. 7 , the structure is next processed to remove a portion ofsubstrate 18 to thereby exposecontact 24 on the back side (opposite the side on whichmicrospring 12 is formed) ofsubstrate 18. An electrical connection is established betweentip 28 and exposedcontact 24 throughsubstrate 18. In this way, a functioning interposer is provided. Each ofsubstrate 18 andlaminate structure 30 are individually dielectric bodies. Together they also form a dielectric body within which a portion ofmicrospring 12 is embedded. The spacing, S, betweentip 28 andcontact 24 is designed to properly accommodate the change in contact pad pitch from one device above interposer 8 (forexample IC 3,FIG. 1 ), to another device below interposer 8 (forexample PCB 4,FIG. 1 ). (Distance S is also illustrated inFIG. 1 in the context ofinterposer 2 located between twodevices - It will be understood that while the above-described process begins with a substrate having a via formed therein and filled with conductive material before formation of
microspring 12, the process may be reversed. That is, microspring 12 may be formed oversubstrate 18, and thereafter via 26 andcontact 24 formed. This process may eliminate the need tothin substrate 18. - The X-Y placement accuracy of
tip 28 is important for package assembly alignment. One benefit of the present disclosure is that vertical displacement oftip 28 also results in horizontal displacement. Modeling indicates that X-Y position of the spring tips deviating from specification by as much as 5 μm may be accommodated by the lift-height (H) of the microsprings. For example, with reference toFIG. 8 , which is a profile of a microspring with an undeflected lift-height at 50 μm and a deflected light-height at 40 μm, it can be seen that a 10 μm deflection of the tip in the Y-direction produces an approximately 8 μm deflection of the tip in the X-direction. Providing an array of microsprings with a lift-height deviation of less than 10 μm is illustrated across a single die inFIG. 9A , and across multiple die formed on a single 100 mm diameter wafer inFIG. 9B (noting that the measurement error is +/−5 μm, implying that the spread in lift-height may actually be narrower than shown). -
FIG. 10 is an illustration of another embodiment of a microspring structure providing both top and bottom surface contact according to the present disclosure. Formingmicrospring 72 oversubstrate 74forms interposer 70. Optionally, asacrificial layer 76 may be disposed betweenmicrospring 72 andsubstrate 74. As described, a free portion ofmicrospring 72 is released from the plane in which it was formed, such as by engineered internal stress, such that atip 78 is elevated above the upper surface ofsubstrate 74. With reference toFIG. 11 , alaminate structure 80 is then applied or deposited overmicrospring 72 andsubstrate 74, such thattip 78 protrudes above the surface oflaminate structure 80, for example as described above. With reference toFIG. 12 ,substrate 74 is then removed, for example by way ofsacrificial layer 76 or by other method known in the art, to exposeanchor portion 82 ofmicrospring 72. Ifmicrospring 72 is formed of electrically conductive material, or coated in electrically conductive material, an electrical connection is established betweentip 78 and exposedanchor portion 82 ofmicrospring 72, in this embodiment without the need to form a via throughsubstrate 74. - In the embodiment shown in
FIGS. 10 through 12 , there is a desire to provide structural rigidity to the array of microsprings in the absence ofsubstrate 74. For this reason, and potentially others,laminate structure 80 may be formed of rigid material (e.g., polyimide) as opposed to the more flexible aforementioned silicone. - It will be understood that in a variation of the above-described embodiments, and referring to
FIG. 2 , via 22 may be formed indielectric layer 20, but nocontact 24 or via 26 are formed. Rather, following processing,substrate 18 is removed completely, as described with reference toFIG. 12 , exposing a portion ofmicrospring 12 extending into opening 22 for contact at the back-side ofinterposer 8. Structural rigidity may be provided by laminate structure 30 (FIG. 4 ), in a fashion similar to that described in reference toFIGS. 10 through 12 . - In accordance with another embodiment disclosed herein, a laminate structure may be placed over the microspring structure and completely cover the microspring so that the wafer may be handled, processed, etc., with the spring tips protected. At a point in time following the handling, further processing, etc., the laminate structure may be removed in whole or in part to expose the microspring or a portion thereof. The following illustrates these concepts in more detail.
- With reference to
FIG. 13 , there is shown therein a first step in the covering of amicrospring 12 with a thickprotection laminate structure 42. As described previously, oncefree portion 14 is released, aprotection laminate structure 42 is applied over the upper surface ofstructure 10.Microspring 12 extends upward from the surface ofdielectric layer 20 to a height H. In this embodiment,protection laminate structure 42 is of a thickness X, where X>H, so thatmicrospring 12 is fully embedded therein when applied. -
Protection laminate structure 42 may be fabricated of a variety of materials, but should be relatively soft in order to permittips 28 to pierce the surface ofprotection laminate structure 42 and thereby embed a portion ofmicrospring 12 therein without damagingmicrospring 12. The material from whichprotection laminate structure 42 is formed should also be strong enough and rigid enough that, once a portion ofmicrospring 12 is embedded therein,structure 42 provides physical and environmental protection formicrospring 12. Again, silicone is one example of a material that may meet these somewhat conflicting requirements. - With reference to
FIG. 14 ,structure 10 is shown withprotection laminate structure 42 in place thereover. The entirety ofmicrospring 12 is embedded withinprotection laminate structure 42. The structure may now be handled with a reduced risk ofdamaging microspring 12. For example, working from the backside,substrate 18 may now be thinned, for example by grinding, chemical etching, etc., or even fully removed, while microspring 12 is protected withinprotection laminate structure 42. - The application of a laminate structure may be reversible, in that it may be removed without damaging
microspring 12. For example, by properly selecting the material (e.g., silicone) forprotection laminate structure 42, that structure can be removed after any post-formation handling and processing, leavingmicrospring 12 exposed for contact. In addition, heat and/or optical release techniques may be used to control the relative adhesion ofprotective laminate structure 42 facilitating its release fromstructure 10. Protection while processing the substrate, such as thinning (e.g.,FIG. 7 ) or completely removing (e.g.,FIG. 12 ) the substrate can thereby be provided.FIG. 15 is a microphotograph of two springs 12 a, 12 b, having tips 28 a, 28 b, respectively, after the steps of applying a silicone laminate structure (not shown), then removing that laminate structure. The similarity in relative sharpness of the images of tips 28 a, 28 b confirm that they are approximately equal in height. This confirms that in this embodiment the removal of the silicone laminate structure did not noticeably damage the microsprings or change their relative lift-heights (the height at which the microspring tip self-rises from the plane in which it was formed). -
Microspring 12 may remain fully embedded inlaminate structure 42 during post-formation handling and processing. Thereafter, a portion oflaminate structure 42 may be etched or otherwise selectively removed to expose a portionproximate tip 28 for contact, leaving the remainder oflaminate layer 42 in place overanchor portion 16. - In accordance with yet another embodiment of the present disclosure, the protective laminate structure having a thickness such that the microspring is fully embedded therein may be comprised of at least two layers. One of the layers is intended to remain attached to the microspring structure, while another one of the layers is intended to be removed following handing, further processing, etc. during which the protective laminate structure protects the microspring.
FIG. 16 is an example of such an embodiment. As described previously, oncefree portion 14 is released, a relatively thickprotection laminate structure 44 is applied over the upper surface ofstructure 10.Protection laminate structure 44 shown inFIG. 16 is comprised of two layers—interposer substrate layer 46 and handlelayer 48. In other embodiments additional layers may be employed. The layers may each be comprised of the same material, or may be comprised of different materials, depending on the application of the present disclosure. -
Microspring 12 extends upward from the surface ofdielectric layer 20 to a height H. The thickness ofprotection laminate structure 44 is the sum of the thicknesses Y1 and Y2 oflayers structure 44 will be such thatmicrospring 12 is fully embedded therein, i.e., Y1+Y2>H. Layers 46, 48 may be fabricated of a variety of materials, taking into consideration the piercing bytip 28 and the level of desired protection discussed above. - In one embodiment, each of
layers release layer 47 is disposed betweenlayers layers layers - With reference to
FIG. 17 ,interposer structure 8 is shown withprotection laminate structure 44 in place. The entirety ofmicrospring 12 is embedded withinprotection laminate structure 44. The structure may now be handled with a reduced risk ofdamaging microspring 12. For example, working from the backside,substrate 18 may now be thinned, for example by grinding, chemical etching, etc., while microspring 12 is protected withinprotection laminate structure 44. Following any handing and processing,handle layer 48 may then be removed from the structure, as illustrated inFIG. 18 , for example using heat or light to assist with the separation oflayers interposer substrate layer 46 and handlelayer 48,handle layer 48 can be removed after any post-formation handling and processing, leaving part ofmicrospring 12 embedded ininterposer substrate layer 46, and the remainder ofmicrospring 12 exposed for contact. - In accordance with still another embodiment of the present disclosure, an injection cavity may be formed over a microspring structure, and an appropriate material injected into the cavity to surround a part of the microspring. The injection cavity may be formed between the upper surface of the dielectric layer on which the microspring is formed and a mold structure of material into which the microspring tip may be embedded, which is spaced apart from the dielectric surface. This embodiment is illustrated in
FIG. 19 . Oncefree potion 14 is released, amold structure 54 is disposed oversubstrate 74, such as by resting upon aspacer 56 or other appropriate method. Acavity 58 is thereby formed betweensubstrate 74 andmold structure 54. An appropriate material, such as a curable polymer, is then injected intocavity 58 in liquid form. As a portion ofmicrospring 72 is embedded inmold structure 54, that portion ofmicrospring 72 is masked from being embedded in the injected material. The injected material is then cured, andmold structure 54 is thereafter removed. - The fully embedded microspring structure is shown in
FIG. 20 , and the finished structure is shown inFIG. 21 , in which a portion ofmicrospring 72 is embedded in curedpolymer 60, thetip portion 78 is exposed for contact above curedpolymer 60, theanchor portion 82 is exposed for contact below curedpolymer 60, and the central portion ofmicrospring 72 is embedded withinpolymer 60. Curable polymer is just one example of the materials that may be employed in this embodiment for embedding a portion ofmicrospring 12. Furthermore, it is possible to leverage existing flip-ship packaging processes and apparatus, reducing the need to develop special fixtures, processes, materials and the like to support this aspect of the disclosure. Finally, this embodiment may apply equally to microspring embodiments that employ substrate vias, such as illustrated inFIG. 1 . - According to a variation of the above embodiment, a liquid laminate material may be applied over and encase
microspring 72 without use of amold structure 54. Rather, the liquid laminate may simply be applied either relying on its viscosity or on lateral walls (not shown) to control the flow and ultimately the thickness of the laminate material. Once applied, the liquid laminate material can be cured or otherwise hardened in-place. Uniformity of the laminate layer is provided by the flow of the liquid to level. This approach is gentle on the springs and permit a wide variety of spring designs.Microspring 72 may be fully embedded in the laminate layer so applied, or merely partly embedded leaving a portionproximate tip 78 exposed for contact. In the event that themicrospring 72 is initially fully embedded in the laminate layer, a portion of the laminate layer may be etched, or otherwise removed as described herein to expose a portionproximate tip 78 exposed for contact. - While described above as being formed essentially as a single-layered device before application of the laminate structure, it is possible to form the microspring as part of a multiple-layer substrate with through-substrate connection being made by multi-layer rerouting, vias, or other techniques. For example, with reference to
FIG. 22 , a multiple-layer interposer 84 is shown. The various layers, such as 84 a, 84 b, 84 c, 84 d, 84 e, and so on may be formed before or after depositing the stress-engineered layer to formmicrospring 86. Each layer may be pattered, etched, and deposited such that a series of conductive lines and filled vias connect atip portion 88 ofmicrospring 86 to abackside contact 90. For example, traditional polyimide buildup with etching, metal deposition, and patterning can provide routing often required for complex chips. Metallization to aid interconnects such as gold stud bumping or solder connections can be included. - The
multilayer interposer 84 can be also patterned at virtually any point during device fabrication. For example, cavities can be formed in one or both sides of the interposer for a variety of purposes. Several such cavities are illustrated isFIG. 23 , which showsinterposer 84 mounted over asecondary device 94. Whilesecondary device 94 is shown itself as a multi-layer interposer, suggesting that for certain applications interposers disclosed herein can be stacked, the present disclosure is equally applicable wheresecondary device 94 is a single-layer device, such as a standard printed circuit board or the like. One function served by such cavities, such ascavity 97, is to provide a space for active or passive intermediate components such asIC chip 96. Another function, such as may be served bycavity 98, is to provide a pathway for thermal fluids to provide cooling, a region to accept a sealing gasket material to provide environmental protection to the interior connections, etc. Coolant can also be flowed, sealant applied, etc., between the layers around the springs (active side cooling). - With reference to
FIG. 24 , as previously described with reference to a single-layer interposer design (e.g.,FIG. 1 ), the role ofmulti-layer interposer 84 is to electrically connect contact pads onIC 96 to contact pads onPCB 98. The connection is made bymicrosprings 86 which extend throughinterposer 84, and connect withbackside contacts 90, in this embodiment by way of multi-layer re-routing. - While in the above discussion the tip of the microspring has been assumed to protrude above the top surface of the substrate or laminate structure, one variation contemplated by the present disclosure is to make the tip of the microspring flush with the top surface of the substrate or laminate structure, such as by etching, polishing, precise laminate thickness control, and so on. An example of such an embodiment is illustrated in
FIG. 25 . Embodiments may then be accommodated where such a resulting surface contact are required. - Likewise, it is contemplated that the tip of the microspring may be plated or provided with solder or other conductive interconnect material. In such a case, the laminate structure may act as a plating or solder mask, as more fully described in the aforementioned U.S. patent application Ser. No. 12/887,775.
- While the embodiments discussed above have focused on microsprings formed on a single surface of the substrate, it is within the scope of the present disclosure that microspring contacts may be formed on two opposite sides of a substrate, as illustrated in
FIG. 26 . With microsprings extending in opposing directions as illustrated, temporary connections to devices at the front and back sides ofsubstrate 18 are facilitated. One application of such an embodiment is an interposer for integrated testing and packaging. The embodiment ofFIG. 26 may be produced by forming amicrospring 12A on a first side ofsubstrate 18, protecting the microspring with a thick laminate layer as described above, inverting the device, and formingmicrospring 12B. Alternatively,microspring 12A may be formed on afirst substrate 18,microspring 12B may be formed on a second substrate (not shown), and either the first and second substrates joined back-to-back, or the second substrate may be removed, as described above, and the remaining structure joined to the first substrate. - It should be understood that when a first layer is referred to as being “on” or “over” a second layer or substrate, it can be directly on the second layer or substrate, or on an intervening layer or layers may be between the first layer and second layer or substrate. Further, when a first layer is referred to as being “on” or “over” a second layer or substrate, the first layer may cover the entire second layer or substrate or a portion of the second layer or substrate.
- The physics of modern electrical devices and the methods of their production are not absolutes, but rather statistical efforts to produce a desired device and/or result. Even with the utmost of attention being paid to repeatability of processes, the cleanliness of manufacturing facilities, the purity of starting and processing materials, and so forth, variations and imperfections result. Accordingly, no limitation in the description of the present disclosure or its claims can or should be read as absolute. The limitations of the claims are intended to define the boundaries of the present disclosure, up to and including those limitations. To further highlight this, the term “substantially” may occasionally be used herein in association with a claim limitation (although consideration for variations and imperfections is not restricted to only those limitations used with that term). While as difficult to precisely define as the limitations of the present disclosure themselves, we intend that this term be interpreted as “to a large extent”, “as nearly as practicable”, “within technical limitations”, and the like.
- Furthermore, while a plurality of preferred exemplary embodiments have been presented in the foregoing detailed description, it should be understood that a vast number of variations exist, and these preferred exemplary embodiments are merely representative examples, and are not intended to limit the scope, applicability or configuration of the disclosure in any way. Various of the above-disclosed and other features and functions, or alternative thereof, may be desirably combined into many other different systems or applications. Various presently unforeseen or unanticipated alternatives, modifications variations, or improvements therein or thereon may be subsequently made by those skilled in the art which are also intended to be encompassed by the claims, below.
- Therefore, the foregoing description provides those of ordinary skill in the art with a convenient guide for implementation of the disclosure, and contemplates that various changes in the functions and arrangements of the described embodiments may be made without departing from the spirit and scope of the disclosure defined by the claims thereto.
Claims (14)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/866,835 US9967982B2 (en) | 2010-09-22 | 2013-04-19 | Method of producing an interposer with microspring contacts |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/887,814 US8441808B2 (en) | 2010-09-22 | 2010-09-22 | Interposer with microspring contacts |
US13/866,835 US9967982B2 (en) | 2010-09-22 | 2013-04-19 | Method of producing an interposer with microspring contacts |
Related Parent Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/877,814 Division US20110056479A1 (en) | 2009-09-08 | 2010-09-08 | Variable ventilation method and system |
US12/887,814 Division US8441808B2 (en) | 2010-09-22 | 2010-09-22 | Interposer with microspring contacts |
Publications (3)
Publication Number | Publication Date |
---|---|
US20130232782A1 US20130232782A1 (en) | 2013-09-12 |
US20160128206A9 true US20160128206A9 (en) | 2016-05-05 |
US9967982B2 US9967982B2 (en) | 2018-05-08 |
Family
ID=45816712
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/887,814 Active 2031-08-05 US8441808B2 (en) | 2010-09-22 | 2010-09-22 | Interposer with microspring contacts |
US13/866,835 Active 2034-02-27 US9967982B2 (en) | 2010-09-22 | 2013-04-19 | Method of producing an interposer with microspring contacts |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/887,814 Active 2031-08-05 US8441808B2 (en) | 2010-09-22 | 2010-09-22 | Interposer with microspring contacts |
Country Status (4)
Country | Link |
---|---|
US (2) | US8441808B2 (en) |
JP (1) | JP5706794B2 (en) |
KR (1) | KR101750713B1 (en) |
TW (1) | TWI556377B (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20220301891A1 (en) * | 2021-03-22 | 2022-09-22 | Palo Alto Research Center Incorporated | Micro-fabricated, stress-engineered members formed on passivation layer of integrated circuit |
US11908782B2 (en) | 2021-03-22 | 2024-02-20 | Xerox Corporation | Spacers formed on a substrate with etched micro-springs |
Families Citing this family (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP5077324B2 (en) * | 2009-10-26 | 2012-11-21 | 株式会社デンソー | Wiring board |
US8441808B2 (en) * | 2010-09-22 | 2013-05-14 | Palo Alto Research Center Incorporated | Interposer with microspring contacts |
US9306302B2 (en) * | 2012-04-30 | 2016-04-05 | Hewlett Packard Enterprise Development Lp | Socket with routed contacts |
US8686552B1 (en) | 2013-03-14 | 2014-04-01 | Palo Alto Research Center Incorporated | Multilevel IC package using interconnect springs |
US9386693B2 (en) | 2014-05-05 | 2016-07-05 | Lockheed Martin Corporation | Board integrated interconnect |
US20160229689A1 (en) * | 2015-02-11 | 2016-08-11 | Analog Devices, Inc. | Packaged Microchip with Patterned Interposer |
CN108025906A (en) | 2015-09-30 | 2018-05-11 | Tdk株式会社 | Elasticity installation sensing system with damping |
US11289443B2 (en) | 2017-04-20 | 2022-03-29 | Palo Alto Research Center Incorporated | Microspring structure for hardware trusted platform module |
US11171103B2 (en) | 2020-01-06 | 2021-11-09 | International Business Machines Corporation | Solder ball dimension management |
US11054593B1 (en) | 2020-03-11 | 2021-07-06 | Palo Alto Research Center Incorporated | Chip-scale optoelectronic transceiver with microspringed interposer |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20030182993A1 (en) * | 2002-03-29 | 2003-10-02 | Xerox Corporation | Scanning probe system with spring probe |
US20040102064A1 (en) * | 1999-12-28 | 2004-05-27 | Formfactor, Inc. | Interconnect for microelectronic structures with enhanced spring characteristics |
US7550855B2 (en) * | 2005-12-02 | 2009-06-23 | Palo Alto Research Center Incorporated | Vertically spaced plural microsprings |
US20090159996A1 (en) * | 2007-12-21 | 2009-06-25 | Palo Alto Research Center Incorporated | Method Of Producing Microsprings Having Nanowire Tip Structures |
US20120068331A1 (en) * | 2010-09-22 | 2012-03-22 | Palo Alto Research Center Incorporated | Microsprings Partially Embedded In A Laminate Structure And Methods For Producing Same |
US20120067637A1 (en) * | 2010-09-22 | 2012-03-22 | Palo Alto Research Center Incorporated | Interposer with microspring contacts and methods of making and using same |
Family Cites Families (48)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6741085B1 (en) * | 1993-11-16 | 2004-05-25 | Formfactor, Inc. | Contact carriers (tiles) for populating larger substrates with spring contacts |
US5783870A (en) | 1995-03-16 | 1998-07-21 | National Semiconductor Corporation | Method for connecting packages of a stacked ball grid array structure |
US5613861A (en) | 1995-06-07 | 1997-03-25 | Xerox Corporation | Photolithographically patterned spring contact |
US5944537A (en) | 1997-12-15 | 1999-08-31 | Xerox Corporation | Photolithographically patterned spring contact and apparatus and methods for electrically contacting devices |
US5979892A (en) | 1998-05-15 | 1999-11-09 | Xerox Corporation | Controlled cilia for object manipulation |
US6672875B1 (en) | 1998-12-02 | 2004-01-06 | Formfactor, Inc. | Spring interconnect structures |
EP1183604A2 (en) * | 1999-05-27 | 2002-03-06 | Nanonexus, Inc. | Test interface for electronic circuirts |
WO2001098793A2 (en) | 2000-06-20 | 2001-12-27 | Nanonexus, Inc. | Systems for testing integraged circuits during burn-in |
EP1200843A1 (en) * | 1999-07-28 | 2002-05-02 | Nanonexus, Inc. | Construction structures and manufacturing processes for integrated circuit wafer probe card assemblies |
US6352454B1 (en) | 1999-10-20 | 2002-03-05 | Xerox Corporation | Wear-resistant spring contacts |
US6267605B1 (en) | 1999-11-15 | 2001-07-31 | Xerox Corporation | Self positioning, passive MEMS mirror structures |
US6213789B1 (en) | 1999-12-15 | 2001-04-10 | Xerox Corporation | Method and apparatus for interconnecting devices using an adhesive |
US6794725B2 (en) | 1999-12-21 | 2004-09-21 | Xerox Corporation | Amorphous silicon sensor with micro-spring interconnects for achieving high uniformity in integrated light-emitting sources |
JP2003531495A (en) * | 2000-04-12 | 2003-10-21 | フォームファクター,インコーポレイテッド | Molded spring and method of making and using the same |
US6856225B1 (en) | 2000-05-17 | 2005-02-15 | Xerox Corporation | Photolithographically-patterned out-of-plane coil structures and method of making |
US6396677B1 (en) | 2000-05-17 | 2002-05-28 | Xerox Corporation | Photolithographically-patterned variable capacitor structures and method of making |
US6392524B1 (en) | 2000-06-09 | 2002-05-21 | Xerox Corporation | Photolithographically-patterned out-of-plane coil structures and method of making |
US6290510B1 (en) | 2000-07-27 | 2001-09-18 | Xerox Corporation | Spring structure with self-aligned release material |
US6521970B1 (en) * | 2000-09-01 | 2003-02-18 | National Semiconductor Corporation | Chip scale package with compliant leads |
US6632373B1 (en) | 2000-09-28 | 2003-10-14 | Xerox Corporation | Method for an optical switch on a substrate |
US6504643B1 (en) | 2000-09-28 | 2003-01-07 | Xerox Corporation | Structure for an optical switch on a substrate |
US6743982B2 (en) | 2000-11-29 | 2004-06-01 | Xerox Corporation | Stretchable interconnects using stress gradient films |
US6595787B2 (en) | 2001-02-09 | 2003-07-22 | Xerox Corporation | Low cost integrated out-of-plane micro-device structures and method of making |
US6534249B2 (en) | 2001-02-09 | 2003-03-18 | Xerox Corporation | Method of making low cost integrated out-of-plane micro-device structures |
US6655964B2 (en) | 2001-02-09 | 2003-12-02 | Xerox Corporation | Low cost integrated out-of-plane micro-device structures and method of making |
JP3724432B2 (en) | 2001-04-19 | 2005-12-07 | 株式会社ニコン | Thin-film elastic structure, manufacturing method thereof, mirror device and optical switch using the same |
US6528350B2 (en) * | 2001-05-21 | 2003-03-04 | Xerox Corporation | Method for fabricating a metal plated spring structure |
US6560861B2 (en) | 2001-07-11 | 2003-05-13 | Xerox Corporation | Microspring with conductive coating deposited on tip after release |
DE10149688B4 (en) | 2001-10-09 | 2004-09-09 | Infineon Technologies Ag | Method of manufacturing a micro contact spring on a substrate |
US6794737B2 (en) * | 2001-10-12 | 2004-09-21 | Xerox Corporation | Spring structure with stress-balancing layer |
US6777963B2 (en) | 2001-11-08 | 2004-08-17 | Koninklijke Philips Electronics N.V. | Chip-mounted contact springs |
US6684499B2 (en) | 2002-01-07 | 2004-02-03 | Xerox Corporation | Method for fabricating a spring structure |
CN1643741A (en) | 2002-03-18 | 2005-07-20 | 纳米纳克斯公司 | A miniaturized contact spring |
US7011530B2 (en) | 2002-05-24 | 2006-03-14 | Sitaraman Suresh K | Multi-axis compliance spring |
US6621141B1 (en) | 2002-07-22 | 2003-09-16 | Palo Alto Research Center Incorporated | Out-of-plane microcoil with ground-plane structure |
JP2004259530A (en) | 2003-02-25 | 2004-09-16 | Shinko Electric Ind Co Ltd | Semiconductor device with exterior contact terminal and its using method |
US7015584B2 (en) | 2003-07-08 | 2006-03-21 | Xerox Corporation | High force metal plated spring structure |
KR20060058085A (en) | 2003-07-08 | 2006-05-29 | 큐나노 에이비 | Probe structures incorporating nanowhiskers, production methods thereof, and methods of forming nanowhiskers |
US6998703B2 (en) | 2003-12-04 | 2006-02-14 | Palo Alto Research Center Inc. | Thin package for stacking integrated circuits |
US7400041B2 (en) * | 2004-04-26 | 2008-07-15 | Sriram Muthukumar | Compliant multi-composition interconnects |
US7649145B2 (en) | 2004-06-18 | 2010-01-19 | Micron Technology, Inc. | Compliant spring contact structures |
US20060030179A1 (en) * | 2004-08-05 | 2006-02-09 | Palo Alto Research Center, Incorporated | Transmission-line spring structure |
US7456092B2 (en) | 2004-10-07 | 2008-11-25 | Palo Alto Research Center Incorporated | Self-releasing spring structures and methods |
US7230440B2 (en) | 2004-10-21 | 2007-06-12 | Palo Alto Research Center Incorporated | Curved spring structure with elongated section located under cantilevered section |
US7166326B1 (en) | 2004-12-14 | 2007-01-23 | Palo Alto Research Center (Parc) | Method of electroplating stressed metal springs |
US7344906B2 (en) | 2005-12-15 | 2008-03-18 | Palo Alto Research Center Incorporated | Structure and method for releasing stressy metal films |
US7426117B2 (en) | 2005-12-21 | 2008-09-16 | Xerox Corporation | Chip on a board |
US7982290B2 (en) | 2006-01-12 | 2011-07-19 | Palo Alto Research Center, Inc. | Contact spring application to semiconductor devices |
-
2010
- 2010-09-22 US US12/887,814 patent/US8441808B2/en active Active
-
2011
- 2011-09-20 TW TW100133728A patent/TWI556377B/en active
- 2011-09-21 KR KR1020110095001A patent/KR101750713B1/en active IP Right Grant
- 2011-09-22 JP JP2011207742A patent/JP5706794B2/en active Active
-
2013
- 2013-04-19 US US13/866,835 patent/US9967982B2/en active Active
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040102064A1 (en) * | 1999-12-28 | 2004-05-27 | Formfactor, Inc. | Interconnect for microelectronic structures with enhanced spring characteristics |
US20030182993A1 (en) * | 2002-03-29 | 2003-10-02 | Xerox Corporation | Scanning probe system with spring probe |
US7550855B2 (en) * | 2005-12-02 | 2009-06-23 | Palo Alto Research Center Incorporated | Vertically spaced plural microsprings |
US20090159996A1 (en) * | 2007-12-21 | 2009-06-25 | Palo Alto Research Center Incorporated | Method Of Producing Microsprings Having Nanowire Tip Structures |
US20120068331A1 (en) * | 2010-09-22 | 2012-03-22 | Palo Alto Research Center Incorporated | Microsprings Partially Embedded In A Laminate Structure And Methods For Producing Same |
US20120067637A1 (en) * | 2010-09-22 | 2012-03-22 | Palo Alto Research Center Incorporated | Interposer with microspring contacts and methods of making and using same |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20220301891A1 (en) * | 2021-03-22 | 2022-09-22 | Palo Alto Research Center Incorporated | Micro-fabricated, stress-engineered members formed on passivation layer of integrated circuit |
US11527420B2 (en) * | 2021-03-22 | 2022-12-13 | Palo Alto Research Center Incorporated | Micro-fabricated, stress-engineered members formed on passivation layer of integrated circuit |
US11908782B2 (en) | 2021-03-22 | 2024-02-20 | Xerox Corporation | Spacers formed on a substrate with etched micro-springs |
Also Published As
Publication number | Publication date |
---|---|
US20130232782A1 (en) | 2013-09-12 |
US20120067637A1 (en) | 2012-03-22 |
TWI556377B (en) | 2016-11-01 |
KR20120031140A (en) | 2012-03-30 |
US9967982B2 (en) | 2018-05-08 |
TW201222745A (en) | 2012-06-01 |
US8441808B2 (en) | 2013-05-14 |
JP2012069952A (en) | 2012-04-05 |
KR101750713B1 (en) | 2017-06-27 |
JP5706794B2 (en) | 2015-04-22 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9967982B2 (en) | Method of producing an interposer with microspring contacts | |
TWI763666B (en) | Connecting electronic components to substrates | |
US9312151B2 (en) | Method of manufacturing semiconductor device and method of manufacturing electronic device including an adhesive layer on a support member | |
US6969916B2 (en) | Substrate having built-in semiconductor apparatus and manufacturing method thereof | |
US7691672B2 (en) | Substrate treating method and method of manufacturing semiconductor apparatus | |
JP4559993B2 (en) | Manufacturing method of semiconductor device | |
US8519534B2 (en) | Microsprings partially embedded in a laminate structure and methods for producing same | |
US20110156240A1 (en) | Reliable large die fan-out wafer level package and method of manufacture | |
JP5810958B2 (en) | Semiconductor device manufacturing method and electronic device manufacturing method | |
KR101695047B1 (en) | Method for positioning chips during the production of a reconstituted wafer | |
TW201631701A (en) | Polymer member based interconnect | |
CN104037142B (en) | Package Alignment Structure And Method Of Forming Same | |
JP2014082281A (en) | Substrate, semiconductor device and substrate manufacturing method | |
JP6656836B2 (en) | Mounting structure and method of manufacturing the same | |
CN112397445B (en) | TSV conductive structure, semiconductor structure and preparation method | |
KR102530568B1 (en) | Fan-Out Interconnect Integration Processes and Structures | |
JP2009182202A (en) | Method of manufacturing semiconductor device | |
KR20180036947A (en) | Interconnect structure for semiconductor package and method of fabricating the interconnect structure | |
US20110115099A1 (en) | Flip-chip underfill | |
JP2021197431A (en) | Manufacturing method of semiconductor device | |
US20030030455A1 (en) | Test probe having a sheet body | |
US20110221066A1 (en) | Method for manufacturing a semiconductor device and a semiconductor device | |
TWI593073B (en) | Method for forming a semiconductor package,package apparatus and system of chips | |
JP2010027920A (en) | Method for manufacturing semiconductor device and assembly of semiconductor constitutional body | |
JP5541233B2 (en) | Manufacturing method of semiconductor chip |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
AS | Assignment |
Owner name: XEROX CORPORATION, CONNECTICUT Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:PALO ALTO RESEARCH CENTER INCORPORATED;REEL/FRAME:064038/0001 Effective date: 20230416 |
|
AS | Assignment |
Owner name: CITIBANK, N.A., AS COLLATERAL AGENT, NEW YORK Free format text: SECURITY INTEREST;ASSIGNOR:XEROX CORPORATION;REEL/FRAME:064760/0389 Effective date: 20230621 |
|
AS | Assignment |
Owner name: XEROX CORPORATION, CONNECTICUT Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVAL OF US PATENTS 9356603, 10026651, 10626048 AND INCLUSION OF US PATENT 7167871 PREVIOUSLY RECORDED ON REEL 064038 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT;ASSIGNOR:PALO ALTO RESEARCH CENTER INCORPORATED;REEL/FRAME:064161/0001 Effective date: 20230416 |
|
AS | Assignment |
Owner name: JEFFERIES FINANCE LLC, AS COLLATERAL AGENT, NEW YORK Free format text: SECURITY INTEREST;ASSIGNOR:XEROX CORPORATION;REEL/FRAME:065628/0019 Effective date: 20231117 |
|
AS | Assignment |
Owner name: CITIBANK, N.A., AS COLLATERAL AGENT, NEW YORK Free format text: SECURITY INTEREST;ASSIGNOR:XEROX CORPORATION;REEL/FRAME:066741/0001 Effective date: 20240206 |