US20160093697A1 - Epitaxially grown quantum well finfets for enhanced pfet performance - Google Patents

Epitaxially grown quantum well finfets for enhanced pfet performance Download PDF

Info

Publication number
US20160093697A1
US20160093697A1 US14/874,505 US201514874505A US2016093697A1 US 20160093697 A1 US20160093697 A1 US 20160093697A1 US 201514874505 A US201514874505 A US 201514874505A US 2016093697 A1 US2016093697 A1 US 2016093697A1
Authority
US
United States
Prior art keywords
well
fin
conformal
fins
layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US14/874,505
Inventor
Marc A. Bergendahl
James J. Demarest
Hong He
Seth L. Knupp
Raghavasimhan Sreenivasan
Sean TEEHAN
Allan W. Upham
Chih-Chao Yang
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
International Business Machines Corp
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corp filed Critical International Business Machines Corp
Priority to US14/874,505 priority Critical patent/US20160093697A1/en
Assigned to INTERNATIONAL BUSINESS MACHINES CORPORATION reassignment INTERNATIONAL BUSINESS MACHINES CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HE, HONG, SREENIVASAN, RAGHAVASIMHAN, KNUPP, SETH L., DEMAREST, JAMES J., BERGENDAHL, MARC A., TEEHAN, SEAN, UPHAM, ALLAN W., YANG, CHIH-CHAO
Publication of US20160093697A1 publication Critical patent/US20160093697A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/60Insulated-gate field-effect transistors [IGFET]
    • H10D30/62Fin field-effect transistors [FinFET]
    • H01L29/122
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • H01L21/306Chemical or electrical treatment, e.g. electrolytic etching
    • H01L21/308Chemical or electrical treatment, e.g. electrolytic etching using masks
    • H01L21/3083Chemical or electrical treatment, e.g. electrolytic etching using masks characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane
    • H01L21/3086Chemical or electrical treatment, e.g. electrolytic etching using masks characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane characterised by the process involved to create the mask, e.g. lift-off masks, sidewalls, or to modify the mask, e.g. pre-treatment, post-treatment
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/76224Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials
    • H01L29/785
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/01Manufacture or treatment
    • H10D30/021Manufacture or treatment of FETs having insulated gates [IGFET]
    • H10D30/024Manufacture or treatment of FETs having insulated gates [IGFET] of fin field-effect transistors [FinFET]
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/60Insulated-gate field-effect transistors [IGFET]
    • H10D30/62Fin field-effect transistors [FinFET]
    • H10D30/6211Fin field-effect transistors [FinFET] having fin-shaped semiconductor bodies integral with the bulk semiconductor substrates
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D62/00Semiconductor bodies, or regions thereof, of devices having potential barriers
    • H10D62/10Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
    • H10D62/113Isolations within a component, i.e. internal isolations
    • H10D62/115Dielectric isolations, e.g. air gaps
    • H10D62/116Dielectric isolations, e.g. air gaps adjoining the input or output regions of field-effect devices, e.g. adjoining source or drain regions
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D62/00Semiconductor bodies, or regions thereof, of devices having potential barriers
    • H10D62/40Crystalline structures
    • H10D62/405Orientations of crystalline planes
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D62/00Semiconductor bodies, or regions thereof, of devices having potential barriers
    • H10D62/80Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
    • H10D62/81Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials of structures exhibiting quantum-confinement effects, e.g. single quantum wells; of structures having periodic or quasi-periodic potential variation
    • H10D62/812Single quantum well structures
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D64/00Electrodes of devices having potential barriers
    • H10D64/01Manufacture or treatment
    • H10D64/021Manufacture or treatment using multiple gate spacer layers, e.g. bilayered sidewall spacers
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/01Manufacture or treatment
    • H10D84/0123Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
    • H10D84/0126Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
    • H10D84/0165Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
    • H10D84/0167Manufacturing their channels
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/01Manufacture or treatment
    • H10D84/0123Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
    • H10D84/0126Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
    • H10D84/0165Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
    • H10D84/0193Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices the components including FinFETs
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/01Manufacture or treatment
    • H10D84/02Manufacture or treatment characterised by using material-based technologies
    • H10D84/03Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
    • H10D84/038Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/80Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
    • H10D84/82Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components
    • H10D84/83Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET]
    • H10D84/85Complementary IGFETs, e.g. CMOS
    • H10D84/853Complementary IGFETs, e.g. CMOS comprising FinFETs

Definitions

  • the present invention generally relates to fin field effect transistors (finFET's) in a ⁇ 100 ⁇ crystallographic oriented silicon substrate, and more particularly to a finFET with a quantum well having a conformal epitaxial well on a fin in the ⁇ 100 ⁇ crystallographic orientation to increase pFET (hole) mobility while having a negligible impact on nFET (electron) mobility.
  • finFET's fin field effect transistors
  • transistor current decreases due to gate width reduction, mobility degradation of minority carriers and reduction of supply voltage. Reduced transistor current results in deterioration of circuit stability and reduces the speed of circuit operation thereby causing degradation in performance.
  • One of the key parameters determining the mobility of minority carriers is the crystallographic surface orientation on which the channel of the transistor is built. Therefore, the crystallographic orientation of the surface, or the surface orientation of a transistor structure plays a key role in determining the performance of the transistor.
  • the nFET mobility in silicon is high in the ⁇ 100 ⁇ crystallographic orientation and significantly decreased in the ⁇ 110 ⁇ crystallographic orientation
  • the pFET mobility is high in the ⁇ 110 ⁇ crystallographic orientation and decreased in the ⁇ 100 ⁇ crystallographic orientation of single silicon crystal.
  • a structure may include a fin having a ⁇ 100 ⁇ crystallographic orientation; a conformal well covering the fin; and a conformal barrier covering the conformal well.
  • FIG. 1 is a cross section view of a semiconductor structure, according to an exemplary embodiment.
  • FIG. 2 is a cross section view of the semiconductor structure and illustrates the formation of spacers on a mandrel, according to an exemplary embodiment.
  • FIG. 3 is a cross section view of the semiconductor structure and illustrates the formation of a spacer pattern, according to an exemplary embodiment.
  • FIG. 4 is a cross section view of the semiconductor structure and illustrates the transfer of the spacer pattern into a pad layer, according to an exemplary embodiment.
  • FIG. 5 is a cross section view of the semiconductor structure and illustrates the formation of fins by transferring the spacer pattern into a substrate, according to an exemplary embodiment.
  • FIG. 6 is a cross section view of the semiconductor structure and illustrates a recessed oxide fill in-between the fins, according to an exemplary embodiment.
  • FIG. 7 is a section view of the semiconductor structure illustrated in FIG. 6 taken along section view A and illustrates the subsequent formation of a quantum well using conformal epitaxial growth, according to an exemplary embodiment.
  • FIG. 8 is a section view of the semiconductor structure illustrated in FIG. 6 taken along section view A and illustrates the subsequent formation of a barrier on the quantum well using conformal epitaxial growth, according to an exemplary embodiment.
  • references in the specification to “one embodiment”, “an embodiment”, “an example embodiment”, etc., indicate that the embodiment described may include a particular feature, structure, or characteristic, but every embodiment may not necessarily include the particular feature, structure, or characteristic. Moreover, such phrases are not necessarily referring to the same embodiment. Further, when a particular feature, structure, or characteristic is described in connection with an embodiment, it is submitted that it is within the knowledge of one skilled in the art to affect such feature, structure, or characteristic in connection with other embodiments whether or not explicitly described.
  • the terms “upper”, “lower”, “right”, “left”, “vertical”, “horizontal”, “top”, “bottom”, and derivatives thereof shall relate to the disclosed structures and methods, as oriented in the drawing figures.
  • the terms “overlying”, “atop”, “on top”, “positioned on” or “positioned atop” mean that a first element, such as a first structure, is present on a second element, such as a second structure, wherein intervening elements, such as an interface structure may be present between the first element and the second element.
  • the term “direct contact” means that a first element, such as a first structure, and a second element, such as a second structure, are connected without any intermediary conducting, insulating or semiconductor layers at the interface of the two elements.
  • the present invention generally relates to the formation of fin field effect transistors (finFET's) in a ⁇ 100 ⁇ crystallographic oriented silicon substrate, and more particularly the formation of a quantum well having a conformal epitaxial well on a fin in the ⁇ 100 ⁇ crystallographic orientation to increase pFET (hole) mobility while having a negligible impact on nFET (electron) mobility.
  • the purpose of the quantum well is to increase device performance via confinement of charge carriers within an active region, which ultimately reduces recombination across a fin width.
  • a quantum well is a thin film (well) sandwiched between two barrier layer materials, the barrier layer materials have a wider band-gap than the well. This creates discrete energy levels between the barrier layers and the well and results in quantum confinement of energy carriers (electrons and holes).
  • the band-gap offset between the well and barrier materials can be varied by changing material systems and/or doping content. It is known that nFET and pFET fins would require varied band-gap offsets within the quantum well to optimize performance because electron mobility is roughly three times that of holes. Thus an additional embodiment of this invention may allow for the variation of well and/or barrier layer material systems in order to optimize nFET or pFET performance.
  • FIGS. 1-5 are demonstrative illustrations of a structure 100 during an intermediate step of a method of fabricating a quantum well having a conformal well on a fin in a ⁇ 100 ⁇ crystallographic orientation. More specifically, the method can start with forming fins 109 in a substrate 102 . It should be noted, any method of forming fins may be used.
  • FIGS. 1-4 illustrate the implementation of a sidewall image transfer (SIT) technique according to an exemplary embodiment.
  • SIT sidewall image transfer
  • the SIT technique involves the usage of a sacrificial structure (e.g., a mandrel).
  • a spacer is formed on the sidewalls of the mandrel.
  • the spacers generally have a thickness of about 15 nm.
  • the mandrel is removed and the spacers are used as a mask to etch lower layers (i.e., to form device components such as fins) using techniques such as reactive ion etching (RIE).
  • RIE reactive ion etching
  • a SIT process may be preferred in the present invention because it may be desirable to reduce the fin thickness by reducing the spacer thickness.
  • a thinner fin may allow for the growth of a well on the fin while maintaining a currently used fin pitch.
  • the method may include fabricating a mandrel 106 on a pad layer 103 , where the pad layer 103 is on a substrate 102 .
  • the pad layer 103 includes an oxide layer 105 on a nitride layer 104 .
  • the substrate 102 may include; a bulk semiconductor, a layered semiconductor substrate such as Si/SiGe, a silicon-on-insulator substrate (SOI), or a SiGe-on-insulator substrate (SGOI).
  • the substrate 102 may include any semiconducting material, such as, for example, undoped Si, n-doped Si, p-doped Si, single crystal Si, polycrystalline Si, amorphous Si, Ge, SiGe, SiC, SiGeC, Ga, GaAs, InAs, InP, or any other III/V or II/VI compound semiconductors.
  • the substrate 102 is a bulk silicon substrate.
  • the nitride layer 104 may be formed on the substrate 102 using any deposition technique known in the art, such as, for example, chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), atomic layer deposition (ALD), or physical vapor deposition (PVD).
  • the nitride layer 104 may be any pad material known in the art, such as, for example, oxides, nitrides, or oxynitrides.
  • the nitride layer 104 may be, for example, Si 3 N 4 .
  • the nitride layer 104 may have a thickness of, for example, about 40 nm.
  • the oxide layer 105 may be formed on the nitride layer 104 using any deposition technique known in the art, such as, for example, chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), atomic layer deposition (ALD), or physical vapor deposition (PVD).
  • the oxide layer 105 may be any pad material known in the art, such as, for example, oxides, nitrides, or oxynitrides.
  • the oxide layer 105 may be, for example, undoped silicon glass (USG).
  • An oxide may be preferable because of the selectivity of oxide to nitride subsequent etching steps.
  • the oxide layer 105 may have a thickness of, for example, about 30 nm.
  • the mandrel 106 may be formed on the oxide layer 105 using any deposition and etching technique known in the art, such as, for example, depositing a silicon layer and a photoresist on a pad layer, patterning the photoresist, and transferring the photoresist pattern into the silicon layer.
  • the mandrel 106 may be any mandrel material known in the art, such as, for example, amorphous silicon or amorphous carbon. In an embodiment, the mandrel 106 may be amorphous silicon.
  • the mandrel 106 may have a thickness (height) of, for example, about 100 nm.
  • the mandrel 106 may have a pitch (m) between two mandrels. The pitch (m) may be, for example, about 84 nm.
  • the method can include fabricating spacers 108 on sidewalls of the mandrel 106 .
  • the spacers 108 may be formed using any spacer formation technique known in the art, such as, for example, conformally depositing a spacer layer on a structure and removing the spacer layer from horizontal surfaces using a directional etch.
  • the spacers 108 may be any spacer material known in the art, such as, for example, oxides, nitrides, or oxynitrides.
  • the spacers 108 may be Si 3 N 4 .
  • the oxide layer 105 may be used as an etch stop.
  • the oxide layer 105 may be a good etch stop because of the selectivity between the exemplary materials used, i.e. Si 3 N 4 and USG.
  • the spacers 108 may be used in subsequent steps to form device components (e.g., a spacer is used to form a fin).
  • spacers 108 may be thinner than typical SIT spacers used in the art.
  • a thinner spacer 108 may be used to subsequently form thinner fins 109 , which may be beneficial when growing layers on the fins 109 to maintain a typical fin pitch.
  • the spacer layer (and subsequently formed spacers) may have a thickness of about 15 nm, but in the exemplary embodiment, the thickness of the spacers 108 may be, for example, about 8 nm. This may subsequently create thinner fins 109 and allow for the formation of a conformal well on the fins 109 while maintaining a similar pitch to a typical fin pitch used in the art.
  • the spacers 108 may have a pitch (f) between two spacers 108 and subsequently between two fins 109 .
  • the pitch (f) may be, for example, about 42 nm. It should be noted, one or more spacers 108 may be implemented to form one or more fins 109 .
  • the method can include removing the mandrel 106 .
  • the mandrel 106 may be removed using any etching technique know in the art, such as, for example, RIE.
  • the etching technique may etch the mandrel 106 selective to the spacers 108 and to the oxide layer 105 (i.e., the etching technique etches the mandrel 106 and uses the spacers 108 and the oxide layer 105 as an etch stop).
  • An alternative method may include depositing a protective material on the oxide layer 105 and etching the mandrel 106 selective to the spacers 108 .
  • the spacers 108 may form a spacer pattern.
  • the spacer pattern may be subsequently transferred into the substrate to form the fins 109 (illustrated in FIG. 5 ).
  • the method can include transferring the spacer pattern into the pad layer 103 , factoring in changes, such as, for example, any etch film erosion.
  • the spacer pattern may be transferred into the pad layer 103 using any etching technique known in the art, such as, for example, RIE.
  • the spacer pattern may be transferred by etching the pad layer 103 and using the substrate 102 as an etch stop (i.e., etching the pad layer selective to the substrate 102 ).
  • the spacer pattern may be transferred into the oxide layer 105 first by etching the oxide layer 105 and using the spacers 108 and the nitride layer 104 as an etch stop.
  • the spacer pattern may be transferred into the nitride layer 104 by etching the nitride layer 104 while using the patterned oxide layer 105 and the substrate 102 as an etch stop.
  • the spacers 108 may be simultaneously removed during the transferring of the spacer pattern into the nitride layer 104 because the spacers 108 and the nitride layer 104 are both nitrides.
  • the exemplary embodiment may be preferable because the similar materials used for the spacers 108 and the nitride layer 104 may allow for simultaneous removal of the spacers 108 and patterning of the nitride layer 104 and/or providing an etch budget during the removal of the spacers 108 (i.e., prevent or control over etching of the substrate 102 during the removal of the spacers 108 ).
  • An optional step may be used to remove the spacers 108 in a separate step from the transfer of the spacer pattern into the nitride layer 104 .
  • the method can include the formation of the fins 109 in the substrate 102 .
  • the fins 109 may be formed by transferring the spacer pattern into the substrate 102 , factoring in changes, such as, for example, any etch film erosion.
  • the spacer pattern may be transferred into the substrate 102 using any etching technique known in the art, such as, for example, RIE.
  • the fins 109 may have a similar thickness (width) as the spacers 108 used to form the fins 109 .
  • a spacer thickness and a fin thickness are both, for example, about 8 nm, factoring in changes, such as, for example, any etch film erosion.
  • the pitch (f) between the fins 109 may be similar to the pitch (f) between the spacers 108 as is known in the art.
  • FIG. 6 is a demonstrative illustration of the structure 100 during an intermediate step of a method of fabricating a quantum well having a conformal well on a fin in a ⁇ 100 ⁇ crystallographic orientation. More specifically, the method may include forming and recessing an oxide fill 110 between the fins 109 .
  • the oxide fill 110 may be deposited on, and between, the fins 109 using any deposition method known in the art, such as, for example, chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), atomic layer deposition (ALD), or physical vapor deposition (PVD).
  • the oxide fill 110 may be any isolating material, such as, for example, oxide, nitride, or oxynitrides.
  • the oxide fill 110 may then be recessed below a top surface of the fins 109 to act as a base isolation between the fins 109 and other fins, components or devices.
  • the oxide fill 110 may be silicon dioxide (SiO 2 ) which is deposited on, and in-between, the fins 109 and then etched back to expose a portion of the fins 109 .
  • the exposed portion of the fins 109 may define a baseline height of the fins 109 .
  • the baseline height of the fins 109 may be the distance from a top surface of the oxide fill 110 to the top surface of the fins 109 .
  • the oxide fill 110 may be more accurate or controllable in forming the baseline height of the fins 109 than attempting to control a height of the fins 109 during fin formation (i.e., the spacer pattern transfer from the pad layer 103 into the substrate 102 ).
  • FIGS. 7 and 8 are demonstrative illustrations of a structure 100 during an intermediate step of a method of fabricating a quantum well having a conformal well on a fin in a ⁇ 100 ⁇ crystallographic orientation. More specifically, the method may include using conformal epitaxial growth to grow a well 112 on the fins 109 and enclosing the well 112 with a barrier layer 114 . Because the present embodiment is utilizing the ⁇ 100 ⁇ crystallographic fin orientation, epitaxial growth will be conformal rather than diamond shaped, as is typical in a ⁇ 110 ⁇ crystallographic fin orientation.
  • FIGS. 7 and 8 are subsequent section views of the structure 100 illustrated in FIG. 6 taken along section view A. It should be noted that the well 112 is illustrated on multiple fins 109 , however, the well 112 may be grown on any number of fins, including a single fin.
  • An epitaxial layer may be a layer of monocrystalline semiconductor material which grows outward from an exposed surface of an existing monocrystalline semiconductor region or layer.
  • the epitaxial layer may have the same composition as the semiconductor region on which it is grown (e.g., the semiconductor material), the same impurities (e.g., dopants and their concentrations), or, alternatively, the compositions of the epitaxial layer and the underlying semiconductor region can be different.
  • the epitaxial layer has characteristics that allow the epitaxial layer to impart a stress to the semiconductor region on which it is grown.
  • an epitaxial layer can impart a stress to an adjoining semiconductor region when the epitaxial layer includes a semiconductor alloy material different from the adjoining semiconductor region. The stress may be caused where the epitaxial layer has a different crystal lattice constant than the adjoining semiconductor region lattice constant.
  • Epitaxial films are typically defect-free compared to other deposition methods.
  • the quantum well may include the well 112 sandwiched between the fins 109 and the barrier layer 114 .
  • the well 112 may grow conformally on the exposed surface of the fins 109 .
  • the ⁇ 100 ⁇ crystallographic orientation of the fins 109 allows for conformal epitaxial growth unlike epitaxial growth on a fin in the ⁇ 110 ⁇ crystallographic orientation. Epitaxial growth on a fin in the ⁇ 100 ⁇ crystallographic orientation will typically result in a diamond shape.
  • the chemistry and technique used to form the well 112 may be, for example, 650° C. deposition of a SiH 4 and GeH 4 precursor mixture at 10 mT followed by a bake at 790-850° C.
  • the well 112 may be any conducting material known in the art having a smaller band-gap than the fins 109 and barrier layer 114 .
  • the band-gap offset of the well may range from, for example, 20 meV to 500 meV.
  • the well 112 may be silicon germanium (SiGe).
  • the thickness (width) of the well 112 may be, for example, about 1.5 nm on each exposed surface of the fins 109 , where an individual fin may have a portion of the well 112 on opposite sides, adding to a total of 3 nm laterally across each fin.
  • the use of the quantum well may increase carrier density in active areas and may have a negligible effect on nFET mobility as is known in the art.
  • the barrier layer 114 may conformally grow on an exposed surface of the well 112 .
  • the barrier layer 114 may be grown on the well 112 by changing composition of the growth method.
  • the chemistry and technique used to form the barrier layer 114 may be, for example, 650° C. deposition of a SiH 4 and GeH 4 precursor mixture at 10 mT followed by a bake at 790-850° C.
  • a dual processing technique may be used to grow both the well 112 and the barrier layer 114 .
  • a dual processing epitaxy chamber may lower interface resistance and epitaxy defects due to less, or no, chamber breaks.
  • the barrier layer 114 may be any material known in the art having a wider band-gap than the well 112 .
  • the band-gap offset of the barrier layer 114 may range from, for example, about 20 meV to 500 meV.
  • the thickness of the barrier layer 114 may be, for example, about 2 nm on each exposed surface of the quantum well 112 , where an individual fin may have a portion of the barrier layer 114 on opposite sides, totaling 3 nm across each fin.
  • the exemplary embodiment may produce a quantum well fin with a thickness (width) of about 15 nm, which is the same as a typical fin currently used in the art.
  • the quantum well fin may include the fin 109 , the well 112 , and the barrier layer 114 .
  • the pitch (f) may be similar to a typical, non-quantum well, fin.
  • Subsequent formation steps may follow current finFET formation techniques, such as, for example, gate and cap formation.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Insulated Gate Type Field-Effect Transistor (AREA)
  • Chemical & Material Sciences (AREA)
  • Crystallography & Structural Chemistry (AREA)

Abstract

A finFET with a quantum well having a conformal epitaxial well on a {100} crystallographic orientated fin. The structure may include a fin having a {100} crystallographic orientation; a conformal well covering the fin; and a conformal barrier covering the conformal well.

Description

    BACKGROUND
  • The present invention generally relates to fin field effect transistors (finFET's) in a {100} crystallographic oriented silicon substrate, and more particularly to a finFET with a quantum well having a conformal epitaxial well on a fin in the {100} crystallographic orientation to increase pFET (hole) mobility while having a negligible impact on nFET (electron) mobility.
  • In each new generation of semiconductor technology, transistor current decreases due to gate width reduction, mobility degradation of minority carriers and reduction of supply voltage. Reduced transistor current results in deterioration of circuit stability and reduces the speed of circuit operation thereby causing degradation in performance. One of the key parameters determining the mobility of minority carriers is the crystallographic surface orientation on which the channel of the transistor is built. Therefore, the crystallographic orientation of the surface, or the surface orientation of a transistor structure plays a key role in determining the performance of the transistor.
  • Specifically, the nFET mobility in silicon is high in the {100} crystallographic orientation and significantly decreased in the {110} crystallographic orientation, while the pFET mobility is high in the {110} crystallographic orientation and decreased in the {100} crystallographic orientation of single silicon crystal.
  • SUMMARY
  • According to an embodiment of the present invention, a structure is provided. The structure may include a fin having a {100} crystallographic orientation; a conformal well covering the fin; and a conformal barrier covering the conformal well.
  • BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWINGS
  • The following detailed description, given by way of example and not intended to limit the invention solely thereto, will best be appreciated in conjunction with the accompanying drawings, in which:
  • FIG. 1 is a cross section view of a semiconductor structure, according to an exemplary embodiment.
  • FIG. 2 is a cross section view of the semiconductor structure and illustrates the formation of spacers on a mandrel, according to an exemplary embodiment.
  • FIG. 3 is a cross section view of the semiconductor structure and illustrates the formation of a spacer pattern, according to an exemplary embodiment.
  • FIG. 4 is a cross section view of the semiconductor structure and illustrates the transfer of the spacer pattern into a pad layer, according to an exemplary embodiment.
  • FIG. 5 is a cross section view of the semiconductor structure and illustrates the formation of fins by transferring the spacer pattern into a substrate, according to an exemplary embodiment.
  • FIG. 6 is a cross section view of the semiconductor structure and illustrates a recessed oxide fill in-between the fins, according to an exemplary embodiment.
  • FIG. 7 is a section view of the semiconductor structure illustrated in FIG. 6 taken along section view A and illustrates the subsequent formation of a quantum well using conformal epitaxial growth, according to an exemplary embodiment.
  • FIG. 8 is a section view of the semiconductor structure illustrated in FIG. 6 taken along section view A and illustrates the subsequent formation of a barrier on the quantum well using conformal epitaxial growth, according to an exemplary embodiment.
  • The drawings are not necessarily to scale. The drawings are merely schematic representations, not intended to portray specific parameters of the invention. The drawings are intended to depict only typical embodiments of the invention. In the drawings, like numbering represents like elements.
  • DETAILED DESCRIPTION
  • Detailed embodiments of the claimed structures and methods are disclosed herein; however, it can be understood that the disclosed embodiments are merely illustrative of the claimed structures and methods that may be embodied in various forms. This invention may, however, be embodied in many different forms and should not be construed as limited to the exemplary embodiments set forth herein. Rather, these exemplary embodiments are provided so that this disclosure will be thorough and complete and will fully convey the scope of this invention to those skilled in the art. In the description, details of well-known features and techniques may be omitted to avoid unnecessarily obscuring the presented embodiments.
  • References in the specification to “one embodiment”, “an embodiment”, “an example embodiment”, etc., indicate that the embodiment described may include a particular feature, structure, or characteristic, but every embodiment may not necessarily include the particular feature, structure, or characteristic. Moreover, such phrases are not necessarily referring to the same embodiment. Further, when a particular feature, structure, or characteristic is described in connection with an embodiment, it is submitted that it is within the knowledge of one skilled in the art to affect such feature, structure, or characteristic in connection with other embodiments whether or not explicitly described.
  • For purposes of the description hereinafter, the terms “upper”, “lower”, “right”, “left”, “vertical”, “horizontal”, “top”, “bottom”, and derivatives thereof shall relate to the disclosed structures and methods, as oriented in the drawing figures. The terms “overlying”, “atop”, “on top”, “positioned on” or “positioned atop” mean that a first element, such as a first structure, is present on a second element, such as a second structure, wherein intervening elements, such as an interface structure may be present between the first element and the second element. The term “direct contact” means that a first element, such as a first structure, and a second element, such as a second structure, are connected without any intermediary conducting, insulating or semiconductor layers at the interface of the two elements.
  • In the interest of not obscuring the presentation of embodiments of the present invention, in the following detailed description, some processing steps or operations that are known in the art may have been combined together for presentation and for illustration purposes and in some instances may have not been described in detail. In other instances, some processing steps or operations that are known in the art may not be described at all. It should be understood that the following description is rather focused on the distinctive features or elements of various embodiments of the present invention.
  • The present invention generally relates to the formation of fin field effect transistors (finFET's) in a {100} crystallographic oriented silicon substrate, and more particularly the formation of a quantum well having a conformal epitaxial well on a fin in the {100} crystallographic orientation to increase pFET (hole) mobility while having a negligible impact on nFET (electron) mobility. The purpose of the quantum well is to increase device performance via confinement of charge carriers within an active region, which ultimately reduces recombination across a fin width. One embodiment by which to form a conformal well on fins in the {100} crystallographic orientation is described in detail below with reference to the accompanying drawings FIGS. 1-8.
  • A quantum well is a thin film (well) sandwiched between two barrier layer materials, the barrier layer materials have a wider band-gap than the well. This creates discrete energy levels between the barrier layers and the well and results in quantum confinement of energy carriers (electrons and holes). The band-gap offset between the well and barrier materials can be varied by changing material systems and/or doping content. It is known that nFET and pFET fins would require varied band-gap offsets within the quantum well to optimize performance because electron mobility is roughly three times that of holes. Thus an additional embodiment of this invention may allow for the variation of well and/or barrier layer material systems in order to optimize nFET or pFET performance.
  • FIGS. 1-5 are demonstrative illustrations of a structure 100 during an intermediate step of a method of fabricating a quantum well having a conformal well on a fin in a {100} crystallographic orientation. More specifically, the method can start with forming fins 109 in a substrate 102. It should be noted, any method of forming fins may be used. FIGS. 1-4 illustrate the implementation of a sidewall image transfer (SIT) technique according to an exemplary embodiment.
  • The SIT technique involves the usage of a sacrificial structure (e.g., a mandrel). A spacer is formed on the sidewalls of the mandrel. The spacers generally have a thickness of about 15 nm. The mandrel is removed and the spacers are used as a mask to etch lower layers (i.e., to form device components such as fins) using techniques such as reactive ion etching (RIE). A SIT process may be preferred in the present invention because it may be desirable to reduce the fin thickness by reducing the spacer thickness. A thinner fin may allow for the growth of a well on the fin while maintaining a currently used fin pitch.
  • With reference to FIG. 1, the method may include fabricating a mandrel 106 on a pad layer 103, where the pad layer 103 is on a substrate 102. In the exemplary embodiment, the pad layer 103 includes an oxide layer 105 on a nitride layer 104. The substrate 102 may include; a bulk semiconductor, a layered semiconductor substrate such as Si/SiGe, a silicon-on-insulator substrate (SOI), or a SiGe-on-insulator substrate (SGOI). The substrate 102 may include any semiconducting material, such as, for example, undoped Si, n-doped Si, p-doped Si, single crystal Si, polycrystalline Si, amorphous Si, Ge, SiGe, SiC, SiGeC, Ga, GaAs, InAs, InP, or any other III/V or II/VI compound semiconductors. In the exemplary embodiment, the substrate 102 is a bulk silicon substrate.
  • In the exemplary embodiment, the nitride layer 104 may be formed on the substrate 102 using any deposition technique known in the art, such as, for example, chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), atomic layer deposition (ALD), or physical vapor deposition (PVD). The nitride layer 104 may be any pad material known in the art, such as, for example, oxides, nitrides, or oxynitrides. In an embodiment, the nitride layer 104 may be, for example, Si3N4. The nitride layer 104 may have a thickness of, for example, about 40 nm.
  • In the exemplary embodiment, the oxide layer 105 may be formed on the nitride layer 104 using any deposition technique known in the art, such as, for example, chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), atomic layer deposition (ALD), or physical vapor deposition (PVD). The oxide layer 105 may be any pad material known in the art, such as, for example, oxides, nitrides, or oxynitrides. In an embodiment, the oxide layer 105 may be, for example, undoped silicon glass (USG). An oxide may be preferable because of the selectivity of oxide to nitride subsequent etching steps. The oxide layer 105 may have a thickness of, for example, about 30 nm.
  • In the exemplary embodiment, the mandrel 106 may be formed on the oxide layer 105 using any deposition and etching technique known in the art, such as, for example, depositing a silicon layer and a photoresist on a pad layer, patterning the photoresist, and transferring the photoresist pattern into the silicon layer. The mandrel 106 may be any mandrel material known in the art, such as, for example, amorphous silicon or amorphous carbon. In an embodiment, the mandrel 106 may be amorphous silicon. The mandrel 106 may have a thickness (height) of, for example, about 100 nm. The mandrel 106 may have a pitch (m) between two mandrels. The pitch (m) may be, for example, about 84 nm.
  • With reference to FIG. 2, the method can include fabricating spacers 108 on sidewalls of the mandrel 106. The spacers 108 may be formed using any spacer formation technique known in the art, such as, for example, conformally depositing a spacer layer on a structure and removing the spacer layer from horizontal surfaces using a directional etch. The spacers 108 may be any spacer material known in the art, such as, for example, oxides, nitrides, or oxynitrides. In an embodiment, the spacers 108 may be Si3N4. During the directional etching step of the spacers 108, the oxide layer 105 may be used as an etch stop. The oxide layer 105 may be a good etch stop because of the selectivity between the exemplary materials used, i.e. Si3N4 and USG. The spacers 108 may be used in subsequent steps to form device components (e.g., a spacer is used to form a fin).
  • It may be preferable to have spacers 108 that are thinner than typical SIT spacers used in the art. A thinner spacer 108 may be used to subsequently form thinner fins 109, which may be beneficial when growing layers on the fins 109 to maintain a typical fin pitch. Typically the spacer layer (and subsequently formed spacers) may have a thickness of about 15 nm, but in the exemplary embodiment, the thickness of the spacers 108 may be, for example, about 8 nm. This may subsequently create thinner fins 109 and allow for the formation of a conformal well on the fins 109 while maintaining a similar pitch to a typical fin pitch used in the art. The spacers 108 may have a pitch (f) between two spacers 108 and subsequently between two fins 109. The pitch (f) may be, for example, about 42 nm. It should be noted, one or more spacers 108 may be implemented to form one or more fins 109.
  • With reference to FIG. 3, the method can include removing the mandrel 106. The mandrel 106 may be removed using any etching technique know in the art, such as, for example, RIE. The etching technique may etch the mandrel 106 selective to the spacers 108 and to the oxide layer 105 (i.e., the etching technique etches the mandrel 106 and uses the spacers 108 and the oxide layer 105 as an etch stop). An alternative method may include depositing a protective material on the oxide layer 105 and etching the mandrel 106 selective to the spacers 108. Once the mandrel 106 is removed, the spacers 108 may form a spacer pattern. In the exemplary embodiment, the spacer pattern may be subsequently transferred into the substrate to form the fins 109 (illustrated in FIG. 5).
  • With reference to FIG. 4, the method can include transferring the spacer pattern into the pad layer 103, factoring in changes, such as, for example, any etch film erosion. The spacer pattern may be transferred into the pad layer 103 using any etching technique known in the art, such as, for example, RIE. The spacer pattern may be transferred by etching the pad layer 103 and using the substrate 102 as an etch stop (i.e., etching the pad layer selective to the substrate 102). In the exemplary embodiment, the spacer pattern may be transferred into the oxide layer 105 first by etching the oxide layer 105 and using the spacers 108 and the nitride layer 104 as an etch stop. Next, the spacer pattern may be transferred into the nitride layer 104 by etching the nitride layer 104 while using the patterned oxide layer 105 and the substrate 102 as an etch stop. In the exemplary embodiment, the spacers 108 may be simultaneously removed during the transferring of the spacer pattern into the nitride layer 104 because the spacers 108 and the nitride layer 104 are both nitrides. The exemplary embodiment may be preferable because the similar materials used for the spacers 108 and the nitride layer 104 may allow for simultaneous removal of the spacers 108 and patterning of the nitride layer 104 and/or providing an etch budget during the removal of the spacers 108 (i.e., prevent or control over etching of the substrate 102 during the removal of the spacers 108). An optional step may be used to remove the spacers 108 in a separate step from the transfer of the spacer pattern into the nitride layer 104.
  • With reference to FIG. 5, the method can include the formation of the fins 109 in the substrate 102. The fins 109 may be formed by transferring the spacer pattern into the substrate 102, factoring in changes, such as, for example, any etch film erosion. The spacer pattern may be transferred into the substrate 102 using any etching technique known in the art, such as, for example, RIE. The fins 109 may have a similar thickness (width) as the spacers 108 used to form the fins 109. In the exemplary embodiment, a spacer thickness and a fin thickness are both, for example, about 8 nm, factoring in changes, such as, for example, any etch film erosion. The pitch (f) between the fins 109 may be similar to the pitch (f) between the spacers 108 as is known in the art.
  • FIG. 6 is a demonstrative illustration of the structure 100 during an intermediate step of a method of fabricating a quantum well having a conformal well on a fin in a {100} crystallographic orientation. More specifically, the method may include forming and recessing an oxide fill 110 between the fins 109.
  • The oxide fill 110 may be deposited on, and between, the fins 109 using any deposition method known in the art, such as, for example, chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), atomic layer deposition (ALD), or physical vapor deposition (PVD). The oxide fill 110 may be any isolating material, such as, for example, oxide, nitride, or oxynitrides. The oxide fill 110 may then be recessed below a top surface of the fins 109 to act as a base isolation between the fins 109 and other fins, components or devices. In an embodiment, the oxide fill 110 may be silicon dioxide (SiO2) which is deposited on, and in-between, the fins 109 and then etched back to expose a portion of the fins 109. The exposed portion of the fins 109 may define a baseline height of the fins 109. The baseline height of the fins 109 may be the distance from a top surface of the oxide fill 110 to the top surface of the fins 109. The oxide fill 110 may be more accurate or controllable in forming the baseline height of the fins 109 than attempting to control a height of the fins 109 during fin formation (i.e., the spacer pattern transfer from the pad layer 103 into the substrate 102).
  • FIGS. 7 and 8 are demonstrative illustrations of a structure 100 during an intermediate step of a method of fabricating a quantum well having a conformal well on a fin in a { 100} crystallographic orientation. More specifically, the method may include using conformal epitaxial growth to grow a well 112 on the fins 109 and enclosing the well 112 with a barrier layer 114. Because the present embodiment is utilizing the {100} crystallographic fin orientation, epitaxial growth will be conformal rather than diamond shaped, as is typical in a {110} crystallographic fin orientation. FIGS. 7 and 8 are subsequent section views of the structure 100 illustrated in FIG. 6 taken along section view A. It should be noted that the well 112 is illustrated on multiple fins 109, however, the well 112 may be grown on any number of fins, including a single fin.
  • An epitaxial layer may be a layer of monocrystalline semiconductor material which grows outward from an exposed surface of an existing monocrystalline semiconductor region or layer. The epitaxial layer may have the same composition as the semiconductor region on which it is grown (e.g., the semiconductor material), the same impurities (e.g., dopants and their concentrations), or, alternatively, the compositions of the epitaxial layer and the underlying semiconductor region can be different. Sometimes, the epitaxial layer has characteristics that allow the epitaxial layer to impart a stress to the semiconductor region on which it is grown. For example, an epitaxial layer can impart a stress to an adjoining semiconductor region when the epitaxial layer includes a semiconductor alloy material different from the adjoining semiconductor region. The stress may be caused where the epitaxial layer has a different crystal lattice constant than the adjoining semiconductor region lattice constant. Epitaxial films are typically defect-free compared to other deposition methods.
  • The quantum well may include the well 112 sandwiched between the fins 109 and the barrier layer 114. The well 112 may grow conformally on the exposed surface of the fins 109. The {100} crystallographic orientation of the fins 109 allows for conformal epitaxial growth unlike epitaxial growth on a fin in the {110} crystallographic orientation. Epitaxial growth on a fin in the {100} crystallographic orientation will typically result in a diamond shape. In the exemplary embodiment, the chemistry and technique used to form the well 112 may be, for example, 650° C. deposition of a SiH4 and GeH4 precursor mixture at 10 mT followed by a bake at 790-850° C. The well 112 may be any conducting material known in the art having a smaller band-gap than the fins 109 and barrier layer 114. The band-gap offset of the well may range from, for example, 20 meV to 500 meV. In an embodiment, the well 112 may be silicon germanium (SiGe). The thickness (width) of the well 112 may be, for example, about 1.5 nm on each exposed surface of the fins 109, where an individual fin may have a portion of the well 112 on opposite sides, adding to a total of 3 nm laterally across each fin. The use of the quantum well may increase carrier density in active areas and may have a negligible effect on nFET mobility as is known in the art.
  • The barrier layer 114 may conformally grow on an exposed surface of the well 112. The barrier layer 114 may be grown on the well 112 by changing composition of the growth method. In an embodiment, the chemistry and technique used to form the barrier layer 114 may be, for example, 650° C. deposition of a SiH4 and GeH4 precursor mixture at 10 mT followed by a bake at 790-850° C. Additionally, a dual processing technique may be used to grow both the well 112 and the barrier layer 114. A dual processing epitaxy chamber may lower interface resistance and epitaxy defects due to less, or no, chamber breaks. The barrier layer 114 may be any material known in the art having a wider band-gap than the well 112. The band-gap offset of the barrier layer 114 may range from, for example, about 20 meV to 500 meV. The thickness of the barrier layer 114 may be, for example, about 2 nm on each exposed surface of the quantum well 112, where an individual fin may have a portion of the barrier layer 114 on opposite sides, totaling 3 nm across each fin. The exemplary embodiment may produce a quantum well fin with a thickness (width) of about 15 nm, which is the same as a typical fin currently used in the art. The quantum well fin may include the fin 109, the well 112, and the barrier layer 114. Additionally, because of the {100} crystallographic orientation of the fins 109 and the conformal growth of the well 112 and barrier layer 114, the pitch (f) may be similar to a typical, non-quantum well, fin. Subsequent formation steps may follow current finFET formation techniques, such as, for example, gate and cap formation.
  • The descriptions of the various embodiments of the present invention have been presented for purposes of illustration, but are not intended to be exhaustive or limited to the embodiments disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the invention. The terminology used herein was chosen to best explain the principles of the embodiment, the practical application or technical improvement over technologies found in the marketplace, or to enable others of ordinary skill in the art to understand the embodiments disclosed herein.

Claims (5)

What is claimed is:
1. A structure comprising:
a fin having a {100} crystallographic orientation;
a conformal well covering the fin; and
a conformal barrier covering the conformal well.
2. The structure of claim 1, wherein the fin has a thickness of 8 nm.
3. The structure of claim 1, wherein the conformal well has a thickness of 1.5 nm and the conformal barrier has a thickness of 2 nm.
4. The structure of claim 1, wherein the conformal well and the conformal barrier are above a recessed oxide fill, the recessed oxide fill electrically isolates a bottom portion of the fin from adjoining components, the bottom portion of the fin is below the conformal well and the conformal barrier, a top surface of the recessed oxide fill is below a top surface of the fin.
5. The structure of claim 1, wherein the band-gap of the conformal well is less than the band-gap of the fin and less than the band-gap of the conformal barrier.
US14/874,505 2014-09-26 2015-10-05 Epitaxially grown quantum well finfets for enhanced pfet performance Abandoned US20160093697A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US14/874,505 US20160093697A1 (en) 2014-09-26 2015-10-05 Epitaxially grown quantum well finfets for enhanced pfet performance

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US14/497,380 US9331073B2 (en) 2014-09-26 2014-09-26 Epitaxially grown quantum well finFETs for enhanced pFET performance
US14/874,505 US20160093697A1 (en) 2014-09-26 2015-10-05 Epitaxially grown quantum well finfets for enhanced pfet performance

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US14/497,380 Division US9331073B2 (en) 2014-09-26 2014-09-26 Epitaxially grown quantum well finFETs for enhanced pFET performance

Publications (1)

Publication Number Publication Date
US20160093697A1 true US20160093697A1 (en) 2016-03-31

Family

ID=55585300

Family Applications (2)

Application Number Title Priority Date Filing Date
US14/497,380 Active US9331073B2 (en) 2014-09-26 2014-09-26 Epitaxially grown quantum well finFETs for enhanced pFET performance
US14/874,505 Abandoned US20160093697A1 (en) 2014-09-26 2015-10-05 Epitaxially grown quantum well finfets for enhanced pfet performance

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US14/497,380 Active US9331073B2 (en) 2014-09-26 2014-09-26 Epitaxially grown quantum well finFETs for enhanced pFET performance

Country Status (1)

Country Link
US (2) US9331073B2 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20170194462A1 (en) * 2015-06-15 2017-07-06 International Business Machines Corporation Semiconductor fins for finfet devices and sidewall image transfer (sit) processes for manufacturing the same
US10510539B2 (en) * 2014-11-26 2019-12-17 Taiwan Semiconductor Manufacturing Co., Ltd. Fin field effect transistor (FinFET) device with controlled end-to-end critical dimension and method for forming the same
US10957769B2 (en) * 2016-06-17 2021-03-23 Intel Corporation High-mobility field effect transistors with wide bandgap fin cladding

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20150318169A1 (en) * 2014-05-01 2015-11-05 Globalfoundries Inc. Methods of forming epitaxial semiconductor cladding material on fins of a finfet semiconductor device

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7145167B1 (en) 2000-03-11 2006-12-05 International Business Machines Corporation High speed Ge channel heterostructures for field effect devices
US7323374B2 (en) * 2005-09-19 2008-01-29 International Business Machines Corporation Dense chevron finFET and method of manufacturing same
US7928426B2 (en) 2007-03-27 2011-04-19 Intel Corporation Forming a non-planar transistor having a quantum well channel
US7791063B2 (en) 2007-08-30 2010-09-07 Intel Corporation High hole mobility p-channel Ge transistor structure on Si substrate
US8283653B2 (en) 2009-12-23 2012-10-09 Intel Corporation Non-planar germanium quantum well devices
US8575653B2 (en) 2010-09-24 2013-11-05 Intel Corporation Non-planar quantum well device having interfacial layer and method of forming same
EP2701198A3 (en) 2012-08-24 2017-06-28 Imec Device with strained layer for quantum well confinement and method for manufacturing thereof
US8497177B1 (en) 2012-10-04 2013-07-30 Taiwan Semiconductor Manufacturing Company, Ltd. Method of making a FinFET device
CN105518827B (en) * 2013-09-27 2019-06-14 应用材料公司 A method to achieve seamless cobalt gap filling

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20150318169A1 (en) * 2014-05-01 2015-11-05 Globalfoundries Inc. Methods of forming epitaxial semiconductor cladding material on fins of a finfet semiconductor device

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10510539B2 (en) * 2014-11-26 2019-12-17 Taiwan Semiconductor Manufacturing Co., Ltd. Fin field effect transistor (FinFET) device with controlled end-to-end critical dimension and method for forming the same
US10923353B2 (en) 2014-11-26 2021-02-16 Taiwan Semiconductor Manufacturing Co., Ltd. Fin field effect transistor (FinFET) device with controlled end-to-end critical dimension and method for forming the same
US20170194462A1 (en) * 2015-06-15 2017-07-06 International Business Machines Corporation Semiconductor fins for finfet devices and sidewall image transfer (sit) processes for manufacturing the same
US20170194207A1 (en) * 2015-06-15 2017-07-06 International Business Machines Corporation Semiconductor fins for finfet devices and sidewall image transfer (sit) processes for manufacturing the same
US10037916B2 (en) * 2015-06-15 2018-07-31 International Business Machines Corporation Semiconductor fins for finFET devices and sidewall image transfer (SIT) processes for manufacturing the same
US10249536B2 (en) 2015-06-15 2019-04-02 International Business Machines Corporation Semiconductor fins for FinFET devices and sidewall image transfer (SIT) processes for manufacturing the same
US10504786B2 (en) * 2015-06-15 2019-12-10 International Business Machines Corporation Semiconductor fins for FinFET devices and sidewall image transfer (SIT) processes for manufacturing the same
US10957769B2 (en) * 2016-06-17 2021-03-23 Intel Corporation High-mobility field effect transistors with wide bandgap fin cladding

Also Published As

Publication number Publication date
US20160093613A1 (en) 2016-03-31
US9331073B2 (en) 2016-05-03

Similar Documents

Publication Publication Date Title
US10546925B2 (en) Vertically stacked nFET and pFET with dual work function
US9837415B2 (en) FinFET structures having silicon germanium and silicon fins with suppressed dopant diffusion
US9515173B2 (en) Method of fabricating electrostatically enhanced fins and stacked nanowire field effect transistors
CN103094089B (en) Fin formula field effect transistor gate oxide
US9564439B2 (en) Structure and method for advanced bulk fin isolation
US9472470B2 (en) Methods of forming FinFET with wide unmerged source drain EPI
US10361307B2 (en) Contact structure and extension formation for III-V nFET
US9536900B2 (en) Forming fins of different semiconductor materials on the same substrate
US10978356B2 (en) Tri-layer STI liner for nanosheet leakage control
US9129938B1 (en) Methods of forming germanium-containing and/or III-V nanowire gate-all-around transistors
CN205542779U (en) Integrated circuit and n type device
US9780173B2 (en) High aspect ratio trapping semiconductor with uniform height and isolated from bulk substrate
US20160247918A1 (en) Forming strained fins of different materials on a substrate
US9502420B1 (en) Structure and method for highly strained germanium channel fins for high mobility pFINFETs
US9331073B2 (en) Epitaxially grown quantum well finFETs for enhanced pFET performance
US8802535B2 (en) Doped core trigate FET structure and method
US20180261498A1 (en) A method to achieve a uniform group iv material layer in an aspect ratio trapping trench
US10546928B2 (en) Forming stacked twin III-V nano-sheets using aspect-ratio trapping techniques

Legal Events

Date Code Title Description
AS Assignment

Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:BERGENDAHL, MARC A.;DEMAREST, JAMES J.;HE, HONG;AND OTHERS;SIGNING DATES FROM 20140910 TO 20140923;REEL/FRAME:036723/0137

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION