US20150326206A1 - Mismatch Detection using Replica Circuit - Google Patents

Mismatch Detection using Replica Circuit Download PDF

Info

Publication number
US20150326206A1
US20150326206A1 US14/272,415 US201414272415A US2015326206A1 US 20150326206 A1 US20150326206 A1 US 20150326206A1 US 201414272415 A US201414272415 A US 201414272415A US 2015326206 A1 US2015326206 A1 US 2015326206A1
Authority
US
United States
Prior art keywords
circuit
signal
load
arrangement
arrangement according
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US14/272,415
Other versions
US9178493B1 (en
Inventor
Dan William Nobbe
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
PSemi Corp
Original Assignee
Peregrine Semiconductor Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Peregrine Semiconductor Corp filed Critical Peregrine Semiconductor Corp
Priority to US14/272,415 priority Critical patent/US9178493B1/en
Assigned to PEREGRINE SEMICONDUCTOR CORPORATION reassignment PEREGRINE SEMICONDUCTOR CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: NOBBE, DAN WILLIAM
Priority to US14/883,321 priority patent/US9535110B2/en
Publication of US9178493B1 publication Critical patent/US9178493B1/en
Application granted granted Critical
Publication of US20150326206A1 publication Critical patent/US20150326206A1/en
Priority to US15/341,955 priority patent/US9864000B2/en
Priority to US15/352,477 priority patent/US20170063314A1/en
Priority to US15/829,761 priority patent/US10184973B2/en
Assigned to PSEMI CORPORATION reassignment PSEMI CORPORATION CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: PEREGRINE SEMICONDUCTOR CORPORATION
Priority to US16/206,828 priority patent/US10768218B2/en
Priority to US17/003,498 priority patent/US11519956B2/en
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/189High frequency amplifiers, e.g. radio frequency amplifiers
    • H03F3/19High frequency amplifiers, e.g. radio frequency amplifiers with semiconductor devices only
    • H03F3/193High frequency amplifiers, e.g. radio frequency amplifiers with semiconductor devices only with field-effect devices
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03HIMPEDANCE NETWORKS, e.g. RESONANT CIRCUITS; RESONATORS
    • H03H11/00Networks using active elements
    • H03H11/02Multiple-port networks
    • H03H11/28Impedance matching networks
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/2832Specific tests of electronic circuits not provided for elsewhere
    • G01R31/2836Fault-finding or characterising
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F1/00Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
    • H03F1/02Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation
    • H03F1/0205Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation in transistor amplifiers
    • H03F1/0277Selecting one or more amplifiers from a plurality of amplifiers
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F1/00Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
    • H03F1/08Modifications of amplifiers to reduce detrimental influences of internal impedances of amplifying elements
    • H03F1/22Modifications of amplifiers to reduce detrimental influences of internal impedances of amplifying elements by use of cascode coupling, i.e. earthed cathode or emitter stage followed by earthed grid or base stage respectively
    • H03F1/223Modifications of amplifiers to reduce detrimental influences of internal impedances of amplifying elements by use of cascode coupling, i.e. earthed cathode or emitter stage followed by earthed grid or base stage respectively with MOSFET's
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F1/00Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
    • H03F1/56Modifications of input or output impedances, not otherwise provided for
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F1/00Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
    • H03F1/56Modifications of input or output impedances, not otherwise provided for
    • H03F1/565Modifications of input or output impedances, not otherwise provided for using inductive elements
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/189High frequency amplifiers, e.g. radio frequency amplifiers
    • H03F3/19High frequency amplifiers, e.g. radio frequency amplifiers with semiconductor devices only
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/189High frequency amplifiers, e.g. radio frequency amplifiers
    • H03F3/19High frequency amplifiers, e.g. radio frequency amplifiers with semiconductor devices only
    • H03F3/195High frequency amplifiers, e.g. radio frequency amplifiers with semiconductor devices only in integrated circuits
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/20Power amplifiers, e.g. Class B amplifiers, Class C amplifiers
    • H03F3/21Power amplifiers, e.g. Class B amplifiers, Class C amplifiers with semiconductor devices only
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/20Power amplifiers, e.g. Class B amplifiers, Class C amplifiers
    • H03F3/21Power amplifiers, e.g. Class B amplifiers, Class C amplifiers with semiconductor devices only
    • H03F3/211Power amplifiers, e.g. Class B amplifiers, Class C amplifiers with semiconductor devices only using a combination of several amplifiers
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/72Gated amplifiers, i.e. amplifiers which are rendered operative or inoperative by means of a control signal
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03HIMPEDANCE NETWORKS, e.g. RESONANT CIRCUITS; RESONATORS
    • H03H7/00Multiple-port networks comprising only passive electrical elements as network components
    • H03H7/38Impedance-matching networks
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/02Transmitters
    • H04B1/04Circuits
    • H04B1/0458Arrangements for matching and coupling between power amplifier and antenna or between amplifying stages
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/38Transceivers, i.e. devices in which transmitter and receiver form a structural unit and in which at least one part is used for functions of transmitting and receiving
    • H04B1/40Circuits
    • H04B1/44Transmit/receive switching
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B17/00Monitoring; Testing
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2200/00Indexing scheme relating to amplifiers
    • H03F2200/378A variable capacitor being added in the output circuit, e.g. collector, drain, of an amplifier stage
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2200/00Indexing scheme relating to amplifiers
    • H03F2200/387A circuit being added at the output of an amplifier to adapt the output impedance of the amplifier
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2200/00Indexing scheme relating to amplifiers
    • H03F2200/451Indexing scheme relating to amplifiers the amplifier being a radio frequency amplifier
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2203/00Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
    • H03F2203/20Indexing scheme relating to power amplifiers, e.g. Class B amplifiers, Class C amplifiers
    • H03F2203/21Indexing scheme relating to power amplifiers, e.g. Class B amplifiers, Class C amplifiers with semiconductor devices only
    • H03F2203/211Indexing scheme relating to power amplifiers, e.g. Class B amplifiers, Class C amplifiers with semiconductor devices only using a combination of several amplifiers
    • H03F2203/21142Output signals of a plurality of power amplifiers are parallel combined to a common output
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2203/00Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
    • H03F2203/72Indexing scheme relating to gated amplifiers, i.e. amplifiers which are rendered operative or inoperative by means of a control signal
    • H03F2203/7236Indexing scheme relating to gated amplifiers, i.e. amplifiers which are rendered operative or inoperative by means of a control signal the gated amplifier being switched on or off by putting into parallel or not, by choosing between amplifiers by (a ) switch(es)

Definitions

  • the present application may be related to U.S. patent application Ser. No. 13/797,779 entitled “Scalable Periphery Tunable Matching Power Amplifier”, filed on Mar. 12, 2013, the disclosure of which is incorporated herein by reference in its entirety.
  • the present application may also be related to International Application No. PCT/US2009/001358, entitled “Method and Apparatus for use in digitally tuning a capacitor in an integrated circuit device”, filed on Mar. 2, 2009, the disclosure of which is incorporated herein by reference in its entirety.
  • the present application may also be related to U.S. patent application Ser. No. 13/595,893, entitled “Methods and Apparatuses for Use in Tuning Reactance in a Circuit Device”, filed on Aug.
  • the present application may also be related to U.S. patent application Ser. No. 14/042,312, filed on Sep. 30, 2013, entitled “Methods and Devices for Impedance Matching in Power Amplifier Circuits”, the disclosure of which is incorporated herein by reference in its entirety.
  • the present application may also be related to U.S. Pat. No. 7,248,120, issued on Jul. 24, 2007, entitled “Stacked Transistor Method and Apparatus”, the disclosure of which is incorporated herein by reference in its entirety.
  • the present application may also be related to U.S. patent application Ser. No. 13/967,866 entitled “Tunable Impedance Matching Network”, filed on Aug.
  • the present application may also be related to U.S. patent application Ser. No. 13/797,686 entitled “Variable Impedance Match and Variable Harmonic Terminations for Different Modes and Frequency Bands”, filed on Mar. 12, 2013, the disclosure of which is incorporated herein by reference in its entirety.
  • the present application may also be related to U.S. patent application Ser. No. 13/829,946 entitled “Amplifier Dynamic Bias Adjustment for Envelope Tracking”, filed on Mar. 14, 2013, the disclosure of which is incorporated herein by reference in its entirety.
  • the present application may also be related to U.S. patent application Ser. No. 14/242,373 entitled “Hot Carrier Injection Compensation”, filed on Apr. 1, 2014, the disclosure of which is incorporated herein by reference in its entirety.
  • the present teachings relate to VSWR (voltage standing wave ratio) detection. More particularly, the present teachings relate to VSWR detection using a replica circuit.
  • VSWR voltage standing wave ratio
  • a VSWR of 1:1 indicates a perfect impedance match (e.g. no reflected wave) while higher measures of VSWR indicate higher degrees of impedance mismatch (e.g. a VSWR of 10:1 indicates higher impedance mismatch than a VSWR of 5:1).
  • measurement of VSWR can be performed using a dual directional coupler and a complete power detector in order to measure both forward and reflected waves from which the VSWR measurement can be derived.
  • an arrangement for detecting and controlling impedance mismatch in a radio frequency (RF) circuit comprising: a first RF circuit that is configured, during operation of the arrangement, to amplify a first input signal, thus producing a first output signal at an output port of the first RF circuit that is an amplified version of the first input signal; a first load coupled to the output port of the first RF circuit; a second RF circuit that is configured, during operation of the arrangement, to amplify a second input signal, thus producing a second output signal that is an amplified version of the second input signal, the second RF circuit being a reduced size replica of the first RF circuit; a second load connected to an output terminal of the second RF circuit, configured, during operation of the arrangement, to provide a substantially matched impedance at the output terminal of the second RF circuit; and a detector that is configured, during operation of the arrangement, to compute a difference between the first output signal and the second output signal, thus producing
  • an arrangement comprising: a detector having a first input terminal, a second input terminal, and an output terminal; a first amplifying circuit having an amplified output connected, in operation, to a radio frequency (RF) path comprising one or more RF components, the first circuit adapted to receive, in operation, an (RF) signal input, wherein a first sensing point in the RF path is connected to the first input terminal of the detector; and a second amplifying circuit having an amplified output connected, in operation, to an impedance network, the second circuit adapted to receive, in operation, a scaled version of the RF signal input, the second circuit being a reduced size replica of the first circuit, wherein a first reference point in the impedance network is connected to the second input terminal of the detector, wherein the detector is adapted, during operation of the arrangement, to detect a difference signal based on a difference between an operating characteristic of the first amplifying circuit associated to the first sensing point and an operating characteristic
  • RF radio frequency
  • a method for load mismatch detection in a radio frequency (RF) circuital arrangement comprising: amplifying an RF signal via a first amplifying circuit; based on the amplifying, matching a first amplified signal to a first load via a tunable matching circuit; amplifying a scaled version of the RF signal via a second amplifying circuit, the second amplifying circuit being a reduced size version of the first amplifying circuit; based on the matching, providing a second load to the second amplifying circuit; based on the providing, measuring a difference in an operating characteristic between the first amplified signal and the second amplified signal, and based on the measuring, detecting a mismatch between the first amplified signal and the first load.
  • RF radio frequency
  • a method for component fault detection in a radio frequency (RF) circuital arrangement comprising: during a first phase of operation of the arrangement, performing the following steps i) to v): i) amplifying an RF signal via a first amplifying circuit; ii) based on the amplifying, matching a first amplified signal to a first load via a tunable matching circuit; iii) based on the matching, storing a configuration of the tunable matching circuit; iv) providing a second amplifying circuit, the second amplifying circuit being a reduced size version of the first amplifying circuit; and v) based on the matching, providing a second load to the second amplifying circuit; during a second phase of operation of the arrangement, performing the following steps vi) to x): vi) restoring the configuration of the tunable matching circuit based on the matching; vii) amplifying an RF signal via the first amplifying circuit; viii)
  • FIG. 1 shows a prior art radio frequency (RF) circuital arrangement wherein a dual directional coupler is used to detect a VSWR.
  • RF radio frequency
  • FIG. 2 shows an RF circuital arrangement wherein tuning elements within a transmit and/or receive RF path can be used to adjust characteristics of a path based on a VSWR signal detected by a dual directional coupler.
  • FIGS. 3A-3B show an RF circuital arrangement comprising a main circuit and a replica circuit, the replica circuit being a reduced size replica of the main circuit and capable of tracking a characteristic of the main circuit.
  • FIG. 4 shows an arrangement according to an embodiment of the present disclosure wherein a replica circuit is used as a reference circuit to detect a mismatch in an operating characteristic of a main circuit.
  • FIG. 5A shows some details of the output loading of the main circuit and the replica circuit of the arrangement represented in FIG. 4 .
  • FIG. 5B shows a similar circuital representation as in FIG. 5A , for a case where the mismatch is detected for a plurality of operating points within an RF path coupled to the main circuit.
  • FIG. 6A shows an arrangement according to an embodiment of the present disclosure wherein a mismatch detected via the arrangement depicted in FIG. 4 is used to adjust a tunable RF path.
  • FIG. 6B shows more details of the tuning elements used in the arrangement of FIG. 6A .
  • FIG. 6C shows an arrangement similar to one depicted in FIG. 6B wherein the arrangement is configured to operate at a plurality of modes of operation.
  • FIG. 6D shows a terminating switch which can be used to selectively tune a segment of a tunable RF path.
  • FIG. 6E shows a terminating switch which can be used to selectively provide an ideal matching load at the end of an RF path.
  • FIG. 7 shows an RF circuital arrangement capable of detecting an impedance mismatch, which can be used to derive a VSWR, according to an exemplary embodiment of the present disclosure.
  • amplifier as used in the present disclosure is intended to refer to amplifiers comprising single (e.g. stack height of one) or stacked transistors (e.g. stack height greater than one) configured as amplifiers, and can be used interchangeably with the terms “power amplifier (PA)” and “RF amplifier”.
  • PA power amplifier
  • RF amplifier RF amplifier
  • Such terms can refer to a device that is configured to amplify an RF signal input to the device to produce an output RF signal of greater magnitude than the magnitude of the input RF signal.
  • Stacked transistor amplifiers are described for example in U.S. Pat. No. 7,248,120, issued on Jul. 24, 2007, entitled “Stacked Transistor Method and Apparatus”, the disclosure of which is incorporated herein by reference in its entirety.
  • Such amplifier and power amplifiers can be applicable to amplifiers and power amplifiers of any stages (e.g., pre-driver, driver, final), known to those skilled in the art.
  • the term “mode” can refer to a wireless standard and its attendant modulation and coding scheme or schemes. As different modes may require different modulation schemes, these may affect required channel bandwidth as well as affect the peak-to-average-ratio (PAR), also referred to as peak-to-average-power-ratio (PAPR), as well as other parameters known to the skilled person.
  • PAR peak-to-average-ratio
  • PAPR peak-to-average-power-ratio
  • wireless standards include Global System for Mobile Communications (GSM), code division multiple access (CDMA), Worldwide Interoperability for Microwave Access (WiMAX), Long Term Evolution (LTE), as well as other wireless standards identifiable to a person skilled in the art.
  • modulation and coding schemes include binary phase-shift keying (BPSK), quadrature phase-shift keying (QPSK), quadrature amplitude modulation (QAM), 8-QAM, 64-QAM, as well as other modulation and coding schemes identifiable to a person skilled in the art.
  • BPSK binary phase-shift keying
  • QPSK quadrature phase-shift keying
  • QAM quadrature amplitude modulation
  • 8-QAM 8-QAM
  • 64-QAM 64-QAM
  • band can refer to a frequency range. More in particular, the term “band” as used herein refers to a frequency range that can be defined by a wireless standard such as, but not limited to, wideband code division multiple access (WCDMA) and long term evolution (LTE).
  • WCDMA wideband code division multiple access
  • LTE long term evolution
  • channel can refer to a frequency range. More in particular, the term “channel” as used herein refers to a frequency range within a band. As such, a band can comprise several channels used to transmit/receive a same wireless standard.
  • FIG. 1 shows a prior art circuital arrangement which can be part of an RF front-end stage of an RF device.
  • an RF signal at an input terminal ( 101 ) can be amplified by an amplifier (e.g. amplifier module) ( 150 ) and transmitted to antenna ( 198 ) through a transmit path which can include a duplexer unit ( 132 ).
  • An antenna switch ( 190 ) can connect (e.g. switch in/out) a plurality of such transmit paths (e.g. comprising elements 150 , 132 ) to the antenna ( 198 ).
  • a received RF signal at the antenna ( 198 ) can be routed to an input amplifier, such as a low noise amplifier (LNA) of a transceiver unit, via a receive path which can connect to the input amplifier at an input terminal ( 102 ) of the transceiver unit.
  • an input amplifier such as a low noise amplifier (LNA) of a transceiver unit
  • LNA low noise amplifier
  • a plurality of receive paths can be connected via the antenna switch ( 190 ) to a plurality of LNAs of a transceiver unit.
  • a dual directional coupler ( 192 ) between the antenna ( 198 ) and the antenna switch ( 190 ) can be used to detect a mismatch in a transmit and/or receive path and therefore can allow tuning the transmit and/or a receive path of the circuit according to the detected mismatch.
  • a VSWR at the antenna can be derived and a compensating action upon adjustable elements of the antenna or other adjustable elements within the transmit path or amplifier itself can be performed such as to tune the circuital arrangement for a reduction in VSWR. This is shown in the exemplary embodiment depicted in FIG.
  • a tunable match network ( 230 ) can be coupled to the antenna ( 198 ) to tune the antenna for VSWR reduction.
  • a similar tunable match ( 235 ) can be coupled to the amplifier ( 150 ) which can be used to reduce VSWR contributed by an impedance mismatch at the output of the amplifier.
  • a VSWR of a received signal at the input of a tuning circuit ( 203 ) can be measured using transmitted and reflected waveforms at terminals ( 193 ) and ( 194 ) of the dual directional coupler ( 192 ), and reduced via adjustments to the tuning circuit ( 203 ).
  • the dual directional coupler ( 192 ) of FIG. 2 can provide some information on the matching quality at the point where it is placed (e.g. between antenna and switch) and help in reducing (e.g. via match tuning) signal reflection at that point, it cannot provide information on the matching quality of the power amplifier module ( 150 ) to the tunable match circuit ( 235 ). As such, tuning of the matching at the antenna via the dual directional coupler ( 192 ) is performed irrespective of the quality of matching between the amplifier module ( 150 ) and the tunable match circuit ( 235 ).
  • This shortcoming can be solved by placing an additional dual directional coupler at the vicinity of the power amplifier module and use it to locally detect a mismatch due to the amplifier output.
  • mismatch which can contribute, for example, to a VSWR component, can be measured at any point within the transmit path and not restricted to a point a the vicinity of the antenna, as, for example, depicted in FIGS. 1-2 .
  • a mismatch can be defined by a deviation of an operating parameter value within a transmit and/or receive path from a desired value, such as measured, for example, by characteristic operating signal such as a voltage and/or a current at a given point of a corresponding circuit.
  • FIG. 3A shows a main circuit ( 150 ) which can be used as an RF amplification module in an RF transmit path, and a replica circuit ( 155 ) which can be used to detect a mismatch condition in the transmit path.
  • An exemplary circuital arrangement for mismatch detection using the main circuit ( 150 ) and the replica circuit ( 155 ) (e.g. and without usage of a directional coupler) is shown in FIG. 4 , and is described in ensuing sections of the present disclosure.
  • the main circuit ( 150 ) (e.g. a power amplifier module) of FIG. 3A can comprise one or more amplifiers (e.g. 105 , 110 ) followed by a final amplifier stage ( 112 ).
  • the main circuit ( 150 ) can comprise only the final amplifier stage ( 112 ) without the cascaded pre-drivers ( 105 , 110 ), as depicted in FIG. 3B .
  • a main circuit input voltage signal V Imain can be fed into the main circuit ( 150 ) to be amplified, beginning, for example, with amplifier ( 105 ).
  • Biasing of the final amplifier stage ( 112 ) for a desired operation of the amplifier can be provided via bias voltage(s) fed to the gates of the various constituent transistors, and as described, for example, in the referenced U.S. Pat. No. 7,248,120 and U.S. application Ser. No. 13/829,946, both of which are incorporated herein by reference in their entirety.
  • the final amplifier stage ( 112 ) can comprise a plurality of stacked amplifiers, although according to other embodiments according to the present disclosure the final amplifier stage can comprise a single transistor (e.g. stack height of one).
  • An output node ( 140 ) of the main circuit ( 150 ) is connected through an inductor ( 120 ) to a supply voltage ( 125 ).
  • An amplified RF output of the main circuit ( 150 ) can be observed at the output mode ( 140 ) which in a typical arrangement can be connected to some type of load and/or matching circuit as depicted in the various figures of the present disclosure.
  • the amplifier stage ( 112 ) of FIGS. 3A-3B is shown as comprising a plurality of stacked FET transistors (e.g. MOSFETs), the skilled person would also recognize that other types of transistors, whether stacked or single, such as, for example, bipolar junction transistors (BJTs) can be used instead or in combination with the N-type or P-type MOSFETs of the stack of ( 112 ). Also, as previously noted a stack height more than one, as depicted by ( 112 ) in FIGS. 3A-3B , is purely exemplary as teachings according to the present disclosure equally apply to stacks comprising a single transistor each.
  • stacked FET transistors e.g. MOSFETs
  • BJTs bipolar junction transistors
  • FETs above the input FET) of the stack such as to allow gate voltages (voltage across the respective gate capacitor) of the cascode devices (e.g. FETs), respectively, to float, that is let the gate voltages vary along with the RF signal at the drain of the corresponding FET of the stack, which consequently allow control (e.g. evenly distribute) of the voltage drop across the cascode devices for a more efficient operation of the transistor stacks.
  • the cascode devices e.g. FETs
  • control e.g. evenly distribute
  • Higher stack heights can, for example, be achieved when using non bulk-Silicon technology, such as insulated Silicon on Sapphire (SOS) technology and silicon on insulated (SOI) technology.
  • the various circuits used in the various embodiments of the present disclosure can be constructed using CMOS, silicon germanium (SiGe), gallium arsenide (GaAs), gallium nitride (GaN), bipolar transistors, or any other viable semiconductor technology and architecture known to the person skilled in the art.
  • An aspect in accordance with several embodiments of the present disclosure is to use a replica circuit ( 155 ), with input voltages and bias voltages similar (e.g. same or scaled) to the main circuit ( 150 ), that is smaller (e.g. with respect to operating power, current and also physical size) than the main circuit ( 150 ), and that is essentially impedance matched at its output, as a reference to an operating condition of the main circuit.
  • the replica circuit being essentially impedance matched at its output is therefore configured to see at its output node ( 175 ), at all time and under all operating conditions, an impedance which represents a desired matched impedance at the output of the main circuit ( 150 ).
  • the replica circuit ( 155 ) is essentially impedance matched, during operation the replica circuit ( 155 ) can be construed as an ideal version of the main circuit ( 150 ) under operation.
  • Identical output characteristics such as, for example, power, voltage, current, etc. . . . from both the main circuit ( 150 ) and the replica circuit ( 155 ), can indicate that the main circuit ( 150 ) is operating under ideal (e.g. desired) impedance matching conditions (e.g. essentially impedance matched), and therefore is not experiencing an impedance mismatch.
  • ideal impedance matching conditions e.g. essentially impedance matched
  • a voltage signal, a current signal or a power signal can be exemplary output characteristics of the replica and main circuit.
  • the input voltage to the replica circuit ( 155 ) need not be exactly the same as the input voltage to the main circuit ( 150 ), as a scaled voltage derived from the input voltage V Imain provided to the main circuit ( 150 ) can be provided to the replica circuit ( 155 ) as V Ireplica , and still use the replica circuit as a reference.
  • the output characteristics e.g. voltages, currents, power, etc. . . .
  • the replica circuit ( 155 ) can comprise an identical arrangement of components (e.g. with reduced size) to the arrangement of the main circuit ( 150 ). Accordingly and with further reference to FIG. 3A , the replica circuit ( 155 ) can comprise one or more amplifiers ( 160 , 165 ) followed by a final amplifier stage ( 167 ), similar to an arrangement of the main circuit ( 150 ). In this embodiment, the final amplifier stage ( 167 ) can comprise a plurality of stacked amplifiers as depicted in FIG. 3A , but as previously noted alternative arrangements comprising a single amplifier comprising a stack height of one or more are also possible, as depicted in FIG. 3B .
  • a replica circuit input voltage signal V Ireplica that can be identical or scaled to the main circuit input voltage signal V Imain can be fed into the replica circuit ( 155 ), beginning, for example, with amplifier ( 160 ).
  • the two inputs can be tied together to receive a same input signal, as depicted in FIG. 3B .
  • An output node ( 175 ) of the replica circuit ( 155 ) can be connected through an inductor ( 173 ) to a supply voltage ( 170 ) of the replica circuit ( 155 ).
  • the supply voltage ( 170 ) of the replica circuit ( 155 ) can provide voltage equal to that provided by the supply voltage ( 125 ) of the main circuit ( 150 ) (e.g. can be a same supply).
  • biasing to the final stage ( 167 ) can also be same or a scaled version of biasing provided to final stage ( 112 ) of the main circuit.
  • devices within the replica circuit ( 155 ) are smaller than devices within the main circuit ( 150 ).
  • devices within the replica circuit ( 155 ) can be approximately 1/100 th the size of devices within the main circuit ( 150 ) so as to draw less current and use less power (e.g. about 1/100 th or less current and power usage) than the main circuit ( 150 ) and so that when monolithically integrated can consume less circuit die area.
  • U.S. patent application Ser. No. 14/242,373 entitled “Hot Carrier Injection Compensation”, filed Apr. 1, 2014, which is incorporated herein by reference in its entirety, further describes a replica circuit of smaller size than a main circuit.
  • replica circuit size can be even smaller than 1/100 th and down to 1/1000 th or less the size of the main circuit for even less power consumption and more compact monolithic integration.
  • the two circuits can be matched in temperature and by fabricating the two circuits using a same technology (e.g. same device parameters), both circuits drift in a similar manner with respect to temperature. Therefore, a drift in operation of the main circuit ( 150 ) can cause a similar drift in operation of the replica circuit ( 155 ), in other words, the two circuits can track each other.
  • a load associated to the replica circuit such as, for example, loads (Z 1 , Z 3 ) of FIG. 5A and/or load ( 777 ) depicted in FIG. 7 , both figures being later described, with the replica circuits (and main circuit)
  • impedance matching between the replica circuit ( 155 ) and the load ( 777 ) can be maintained irrespective of a temperature drift. Therefore when the main circuit, replica circuit and the load are monolithically integrated and fabricated using a same fabrication technology, the combination of the replica circuit ( 155 ) and the load ( 777 ) can be used as a reference setup for matching of the main circuit ( 150 ) to the output load ( 735 ).
  • FIG. 4 shows an aspect of the present teachings using the replica circuit ( 155 ) as a reference circuit to the main circuit ( 150 ), to detect a mismatch condition in an RF path ( 450 ) coupled to the output node ( 140 ) of the main circuit ( 150 ).
  • a sensing circuit ( 460 ) coupled at a sensing point of the RF path ( 450 ) and coupled to the replica circuit ( 155 ), can compare an actual operating characteristic (e.g. voltage, current, power, etc. . . . ) of the main circuit ( 150 ) to a desired (e.g. reference) operating characteristic of the replica circuit ( 155 ).
  • the sensing circuit can be coupled at a point of the RF path defined by an expected impedance (e.g.
  • the sensing circuit can also provide a loading to the replica circuit ( 155 ) to match the expected loading provided to the main circuit ( 150 ) by the RF path ( 450 ) and therefore sense an operating characteristic of the replica circuit at a point equivalent to the sensing point at the RF path.
  • an operating characteristic (at a sensing point) of the main circuit under an actual load to an operating characteristic of the replica circuit under a provided (e.g. by the sensing circuit) reference load, the reference load being, for example, a fixed load representing a desired actual load, a mismatch condition at the sensing point of the RF path can be detected.
  • FIG. 5A represents the circuital arrangement of FIG. 4 wherein the RF path ( 450 ) and the sensing circuit ( 460 ) are represented by exemplary equivalent impedances.
  • the RF path ( 450 ) can comprise two elements, represented by their equivalent effective operating impedances Z 1eff and Z 2eff , followed by the antenna ( 198 ).
  • the sensing circuit can be designed to comprise two impedances Z 1 and Z 3 representing equivalent impedances of the RF path ( 450 ) under desired (e.g. matching) operating conditions.
  • Z 1 can have a value representing a desired matching value for Z 1eff and Z 3 can have a value representing a desired matching value of Z 2eff in series with a desired matching value of the antenna impedance.
  • the load seen by the replica circuit ( 155 ) can be, under all operating conditions, a matched load for a desired operating performance of the main circuit ( 150 ).
  • such (equivalent) impedances can be reactive and/or resistive depending on the design of the RF path ( 450 ). Additionally, FIG.
  • FIG. 5A shows a sensing point ( 555 ) of the RF path ( 450 ) which is used to detect, by the sensing circuit ( 460 ), an operating characteristic of the main circuit under load (e.g. load provided by the RF path and antenna).
  • a signal such as for example a voltage, at operating point ( 555 ) is routed to a comparison circuit block ( 565 ) of the sensing circuit ( 460 ) which compares the signal at the operating point ( 555 ) with a reference signal at a point in the load provided to the replica circuit equivalent to the operating point ( 555 ).
  • FIG. 5B shows an exemplary implementation where a plurality of operating points ( 555 a, 555 b, . . . , 555 m ) in the RF path ( 450 ) coupled to the main circuit ( 150 ) are sensed by a sensing circuit ( 460 ) and compared, via a comparison circuit ( 565 ), to a set of reference operating points obtained via an impedance network (Z 1 , Z 2 , . . . , Z (n-1) , Z F ) coupled to the reference replica circuit ( 155 ).
  • an impedance network Z 1 , Z 2 , . . . , Z (n-1) , Z F
  • the output signal at the terminal ( 470 ) can comprise a plurality of signals, each corresponding to a comparison of one sensed operating point.
  • switches can be used to select and feed one operating point signal and a corresponding reference signal to a same sensing and comparison circuit.
  • a single mismatch signal can be output at terminal ( 470 ) under control of a control signal which can select the corresponding operating point.
  • Such single mismatch signal can be associated to a real time sensing and comparison performed as per the requested control signal, or can be associated to a location in memory wherein the sensing circuit ( 460 ) stores measured mismatches.
  • such tunable elements can be used to tune the RF path under control of one or more signals corresponding to the one or more mismatch signals provided at terminal ( 470 ), as depicted in FIG. 6A .
  • the one or more mismatch signals are provided to a control circuit ( 680 ) which in turn can scale (e.g. gain and/or offset) and/or further condition (e.g. A/D, D/A, V-I, I-V, etc. . . .
  • the tunable RF path ( 650 ) can be tuned, for example during a factory test phase, to determine an ideal matching of the main circuit ( 150 ) to the output load ( 198 ). Based on such ideal matching, a loading impedance network (Z 1 , Z 2 , . . . , Z (n-1) , Z F ) to the replica circuit ( 155 ) is provided and an associated tuned configuration of the RF path can be stored (e.g. memory storage).
  • the control circuit can adjust, either via a single step or a plurality of sequential steps, a tunable element (Z 1eff , Z 2eff , . . . , Z neff ) of the tunable RF path ( 650 ) such as to minimize a difference (e.g. a difference signal) in operating characteristic between a sensed operating point ( 555 a, 555 b, . . . , 555 m ) of the tunable RF path ( 650 ) and a corresponding reference operating point of the replica circuit as provided by the loading network (Z 1 , Z 2 , . . . , Z (n-1) , Z F ), and thereby obtaining a desired matched (e.g. essentially matched) operating mode of the main circuit with respect to its load ( 650 , 198 ).
  • a tunable element Z 1eff , Z 2eff , . . . , Z
  • the person skilled in the art will know how to devise a variety of tuning methods using the circuital arrangement of FIGS. 6A-6B .
  • the tunable RF path ( 650 ) may be divided in various stages (e.g. segments), each stage comprising one or more sequential (tunable) elements, and isolating each stage via a switch and a dummy load (e.g.
  • the terminating switch can provide an ideal termination ( 632 a ) (e.g. Z L , which can be a resistive or a reactive load) of the RF path at the operating point ( 555 a ) while isolating a segment of the RF path starting from tunable element ( 635 ). Therefore, a mismatch detected via a difference signal based on the operating point ( 555 a ) can represent an adjustment to be provided to the tunable element ( 625 ) in order to tune the RF path.
  • an ideal termination e.g. Z L , which can be a resistive or a reactive load
  • the terminating switch ( 630 ) can provide an ideal matching condition, by terminating the RF path with load Z L , at operating point ( 555 a ) of the RF path ( 650 ), and therefore a mismatch detected with respect to the operating point larger than the factory preset value when the tunable RF path is restored to the factory preset tuned configuration can indicate a fault in the segment of the RF path prior to the operating point ( 555 a ) or in the main circuit ( 150 ).
  • fault detection can be performed progressively such as to allow isolation of a fault within a segment of the RF path defined by two consecutive terminating switches.
  • fault detection with respect to the antenna can also be achieved (e.g. FIG. 6E , later described).
  • a reasonable mismatch e.g. within factory preset value
  • operating point ( 555 p ) when the terminating switch is active e.g. RF path terminated into load Z L
  • a mismatch larger than factory preset value when the terminating switch is inactive can indicate a malfunction in the antenna circuitry ( 198 ).
  • the main circuit ( 150 ) and the corresponding RF path ( 450 , 650 ) can be configured to operate in a plurality of operating modes, wherein each mode can be associated with a different operating frequency and/or modulation scheme of a transmitted RF signal via the combination ( 150 ), ( 450 , 650 ) and antenna ( 198 ).
  • various tuning elements (Z 1eff , Z 2eff , . . . , Z neff ) of the RF path ( 450 , 650 ) are used to tune the RF path according to a desired/selected mode of operation.
  • the various loading elements (Z 1 , Z 2 , . . . , Z (n-1) , Z F ) provided to the replica circuit ( 155 ) via coupling to the sensing circuit ( 460 ) can be adjustable as to take values equal to (or representing) the factory preset matched values of (Z 1eff , Z 2eff , . . . , Z neff ) for the various operating modes supported by the combination ( 150 , 450 , 198 ).
  • Such amplifiers used in the amplifier module ( 150 ) can be configured for efficiency operation, such as, for example, envelope tracking amplification as described in U.S. patent application Ser. No. 13/829,946.
  • Scalable periphery amplifiers as described, for example, in the referenced U.S. patent application Ser. No. 13/797,779, may also be used in the amplifier module ( 150 ).
  • the replica circuit ( 155 ) can be resistively loaded, but can also be inductively loaded in order to develop the same bias conditions and voltages as the main circuit ( 150 ).
  • Load ( 777 ) represents the resistive or inductive load of the replica circuit ( 155 ).
  • the replica circuit ( 155 ), the voltage detector ( 780 ), and the load ( 777 ) can be designed using standard techniques such that impedance of the output node ( 175 ) is matched to an impedance corresponding to a parallel combination of the second detected signal input terminal of the voltage detector ( 780 ) and the load ( 777 ).
  • the voltage detector ( 780 ) can be designed such as to impact a loading to the node ( 175 ) in a reduced way and therefore design of the load ( 777 ) can be done with no consideration of the impact of the coupling to the voltage detector ( 780 ).
  • a load presented to the node ( 175 ) of the replica circuit ( 155 ), such as the load ( 777 ) can be same as a load presented to the node ( 140 ) of the main circuit ( 150 ) under the ideal matching condition (e.g. as derived, for example, during production testing of the circuit).
  • Such load can therefore be inductive, capacitive or resistive.
  • the replica circuit ( 155 ) can serve as a reference for comparison purposes to determine if an impedance mismatch is present at the output node ( 140 ) of the main circuit ( 150 ).
  • the main circuit ( 150 ) and the replica circuit ( 155 ) can be designed using techniques known to a person skilled in the art such that when the main circuit input voltage signal V Imain and the replica circuit input voltage signal V Ireplica are identical, such identical input voltages produce, by way of the main circuit ( 150 ) and the replica circuit ( 155 ), identical output voltages at output nodes ( 140 , 175 ) under conditions of perfect impedance matching between the output node ( 140 ) and the load ( 735 ), latter load being coupled to the output node ( 140 ) via the tunable matching network ( 730 ).
  • the main circuit input voltage signal V Imain and the replica circuit input voltage signal V Ireplica are substantially identical, such identical input voltages produce substantially identical output voltages at output nodes ( 140 , 175 ) under conditions of substantially matched impedance (e.g. substantially perfect impedance matching) between output node ( 140 ) and the load ( 735 ), such as, for example, to provide a desired operating characteristic of the combination main circuit ( 150 ) and the associated RF path ( 650 ).
  • Impedance matching between the output node ( 140 ) and the load ( 735 ) can be performed by the tunable matching network ( 730 ) which couples the output node ( 140 ) to the load ( 735 ).
  • the term “substantially identical output voltages” can refer to output voltages which differ by a sufficiently small amount that circuit operation is not affected.
  • the term “substantially perfect impedance matching” or “essentially impedance matched” can refer to a situation where impedance mismatch (if any) is sufficiently small that circuit operation is not affected.
  • the term “substantially perfect impedance matching” or “essentially impedance matched” can refer to an impedance matching which generates a VSWR of not more than 1.5:1.
  • the voltage detector ( 780 ) can calculate a difference between voltages V Omain , and V Oreplica , such difference hereafter referred to as “main-replica difference”, in order to determine, for example, an associated VSWR. If there is no difference between voltages measured at the output nodes ( 140 , 175 ), no impedance mismatch between the output node ( 140 ) of the main circuit ( 150 ) and the load ( 735 ) exists, indicating a VSWR of 1:1. A non-zero main-replica difference can indicate an impedance mismatch between the output node ( 140 ) and the load ( 735 ) and therefore a VSWR greater than 1:1.
  • the two circuits can be designed to track each other by using scaled versions of input signals and devices of the circuits.
  • output voltages at the output of each circuit can also be scaled and therefore an identical ideal matching condition for the two circuits can have different output voltages at each of the nodes ( 140 ) and ( 175 ). Such difference does not affect determination of the ideal condition so long as the scaling is known and the two circuits track each other.
  • the main-replica difference drives control circuitry ( 680 ) of FIG. 7 .
  • the control circuitry ( 680 ) adjusts impedance of the tunable matching network ( 730 ) via control signal(s) ( 695 ) in a manner so as to minimize the main-replica difference.
  • the control signal(s) ( 695 ) can also be referred to as a controlling output and in a case where scaling is used, associated scaling parameters (e.g. offset and gain) describing the tracking relationship between the two circuits (e.g. 150 , 155 ) can be built into the control circuit ( 680 ).
  • design can be performed using control systems teachings where a feedback loop comprising the control circuitry ( 680 ) and the output matching network ( 730 ) accepts the main-replica difference, and treats the main-replica difference, including an offset and gain if necessary, as an error signal to be minimized by appropriate adjustment of the feedback loop.
  • the feedback loop adjusts the tunable matching network ( 730 ) in order to minimize the error signal (main-replica difference).
  • the control circuitry ( 680 ) can produce one or more outputs ( 695 ), one to control each tunable component (e.g. DTC (digitally tunable capacitor), DTL (digitally tunable inductor)) in the tunable matching network ( 730 ).
  • Potential multiplicity of control signal(s) ( 695 ) is indicated in FIG. 7 by a slash across the control circuitry output signal line ( 695 ) labeled “N”, where N represents an integer greater than or equal to one.
  • the control circuitry ( 680 ) can adjust the tunable matching network digitally, because tuning control is not necessarily a linear function.
  • a recursive search algorithm for minimizing the error signal can be implemented in the control circuitry ( 680 ) using the various tunable elements of the tunable matching circuit ( 730 ).
  • Such search algorithm can look, for example, at an impact on the error signal of a step change in a value of one tunable element of the tunable match circuit ( 730 ) while considering a step change in value for each of the other tunable elements of the tunable match circuit.
  • minimization search algorithms which can be used in conjunction with the various teachings of the present disclosure.
  • the tunable matching network ( 730 ), and/or the various tunable impedance networks of FIGS. 5A-5B and 6 A- 6 B can comprise one or more tunable components (e.g. resistors, capacitors, and inductors), which can be adjusted in order to perform impedance matching for varying load conditions.
  • tunable components e.g. resistors, capacitors, and inductors
  • the one or more tunable components can comprise digitally tunable capacitors (DTCs) and/or digitally tunable inductors (DTLs).
  • DTCs digitally tunable capacitors
  • DTLs digitally tunable inductors
  • Digitally tunable capacitors are described, for example, in International Application No. PCT/US2009/001358, entitled “Method and Apparatus for use in digitally tuning a capacitor in an integrated circuit device”, filed on Mar. 2, 2009, the disclosure of which is incorporated by reference herein in its entirety.
  • Digitally tunable inductors are described, for example, in to U.S. patent application Ser. No. 13/595,893, entitled “Methods and Apparatuses for Use in Tuning Reactance in a Circuit Device”, filed on Aug. 27, 2012, the disclosure of which is incorporated herein by reference in its entirety.
  • the tunable matching network ( 730 ) is connected to a load ( 735 ).
  • the load ( 735 ) could be a duplexer, a diplexer, an antenna or circuitry related to an antenna (e.g. an antenna switch), such as, for example, depicted in FIG. 1 .
  • the antenna may have a particular surrounding environment, leading to a first value of antenna impedance.
  • the main circuit ( 150 ) may be matched to the first value of the antenna impedance. If the environment surrounding the antenna changes, antenna impedance may change to a second value as a result of the environmental change.
  • the tunable matching network ( 730 ) can be adjusted to perform impedance matching, thereby reducing mismatch between the impedance of the load ( 735 ) and impedance of the output node ( 140 ).
  • a terminating switch ( 630 ) can be provided at a point between the RF path ( 650 ) and the antenna ( 198 ), such as to further enabling fault detection due to a faulty antenna via the replica circuit.
  • the terminating load ( 632 b ) presented by the terminating switch ( 630 ) can have an impedance value (Z L ) matching an ideal value of the antenna ( 198 ) as determined during design and/or testing/assembly phases of a corresponding system (e.g. cellular phone).
  • main circuit to replica circuit mismatch can be determined while setting the tunable RF path ( 650 ) to its tuned configuration.
  • the additional terminating switch ( 630 ) of FIG. 6E allows to provision of a tuned (e.g. ideal) end load to the RF path ( 650 ).
  • the main circuit ( 150 ) can be used to transmit a radio frequency (RF) signal according to one or more frequency bands and channels and therefore the tunable match circuit ( 730 ) can require a different matching according to a corresponding mode of operation (e.g. frequency band, channel).
  • a corresponding mode of operation e.g. frequency band, channel
  • the ideal matching can be determined during a production step of a device within which the circuital arrangement of FIG. 7 is used.
  • the load ( 777 ) can be configurable (e.g. tunable) to reflect an ideal impedance as determined during the production step to provide an ideal match.
  • the devices according to the present disclosure can also be used, by way of example, and not of limitation, with power amplifiers present in amplitude modulators, such as those found in EDGE type GSM radios.

Abstract

An apparatus for detecting an operating characteristic mismatch at an output of an amplifier by using a replica circuit is presented. In one exemplary case, a detected voltage difference at the output of the two circuits is used to drive a tuning control loop to minimize an impedance mismatch at the output of the amplifier. In another exemplary case, the replica circuit is used to detect a fault in operation in a corresponding main circuit. A method for detecting a load mismatch in a main RF circuit using the replica circuit is also presented.

Description

    CROSS REFERENCE TO RELATED APPLICATIONS
  • The present application is related to U.S. patent application Ser. No. ______ entitled “RF Transmit Path Calibration via On-Chip Dummy Load” (Attorney Docket No. PER-064-PAP) filed on even date herewith and incorporated herein by reference in its entirety.
  • The present application may be related to U.S. patent application Ser. No. 13/797,779 entitled “Scalable Periphery Tunable Matching Power Amplifier”, filed on Mar. 12, 2013, the disclosure of which is incorporated herein by reference in its entirety. The present application may also be related to International Application No. PCT/US2009/001358, entitled “Method and Apparatus for use in digitally tuning a capacitor in an integrated circuit device”, filed on Mar. 2, 2009, the disclosure of which is incorporated herein by reference in its entirety. The present application may also be related to U.S. patent application Ser. No. 13/595,893, entitled “Methods and Apparatuses for Use in Tuning Reactance in a Circuit Device”, filed on Aug. 27, 2012, the disclosure of which is incorporated herein by reference in its entirety. The present application may also be related to U.S. patent application Ser. No. 14/042,312, filed on Sep. 30, 2013, entitled “Methods and Devices for Impedance Matching in Power Amplifier Circuits”, the disclosure of which is incorporated herein by reference in its entirety. The present application may also be related to U.S. Pat. No. 7,248,120, issued on Jul. 24, 2007, entitled “Stacked Transistor Method and Apparatus”, the disclosure of which is incorporated herein by reference in its entirety. The present application may also be related to U.S. patent application Ser. No. 13/967,866 entitled “Tunable Impedance Matching Network”, filed on Aug. 15, 2013, the disclosure of which is incorporated herein by reference in its entirety. The present application may also be related to U.S. patent application Ser. No. 13/797,686 entitled “Variable Impedance Match and Variable Harmonic Terminations for Different Modes and Frequency Bands”, filed on Mar. 12, 2013, the disclosure of which is incorporated herein by reference in its entirety. The present application may also be related to U.S. patent application Ser. No. 13/829,946 entitled “Amplifier Dynamic Bias Adjustment for Envelope Tracking”, filed on Mar. 14, 2013, the disclosure of which is incorporated herein by reference in its entirety. The present application may also be related to U.S. patent application Ser. No. 14/242,373 entitled “Hot Carrier Injection Compensation”, filed on Apr. 1, 2014, the disclosure of which is incorporated herein by reference in its entirety.
  • BACKGROUND
  • 1. Field
  • The present teachings relate to VSWR (voltage standing wave ratio) detection. More particularly, the present teachings relate to VSWR detection using a replica circuit.
  • 2. Description of Related Art
  • VSWR (voltage standing wave ratio) is a metric commonly used to indicate a degree of impedance mismatch between two different stages in a circuit (e.g. a power amplifier and a transmitting antenna). A VSWR of 1:1 indicates a perfect impedance match (e.g. no reflected wave) while higher measures of VSWR indicate higher degrees of impedance mismatch (e.g. a VSWR of 10:1 indicates higher impedance mismatch than a VSWR of 5:1). In prior art embodiments, measurement of VSWR can be performed using a dual directional coupler and a complete power detector in order to measure both forward and reflected waves from which the VSWR measurement can be derived.
  • For example, an impedance mismatch between two stages of a circuit such as a power amplifier and a transmitting antenna can occur because antenna impedance can be influenced by a surrounding environment of the transmitting antenna. By way of example, and not of limitation, at assembly time the antenna may have a particular surrounding environment, leading to a first value of antenna impedance. The power amplifier may be matched to the first value of the antenna impedance. If the environment surrounding the antenna changes, antenna impedance may change to a second value as a result of the environmental change. As one example, placing the transmitting antenna on a metal table can alter the antenna impedance, causing an impedance mismatch between the power amplifier and the transmitting antenna. As another example, metal objects in proximity to the transmitting antenna can affect the antenna impedance.
  • SUMMARY
  • According to a first aspect of the present disclosure, an arrangement for detecting and controlling impedance mismatch in a radio frequency (RF) circuit is presented, the arrangement comprising: a first RF circuit that is configured, during operation of the arrangement, to amplify a first input signal, thus producing a first output signal at an output port of the first RF circuit that is an amplified version of the first input signal; a first load coupled to the output port of the first RF circuit; a second RF circuit that is configured, during operation of the arrangement, to amplify a second input signal, thus producing a second output signal that is an amplified version of the second input signal, the second RF circuit being a reduced size replica of the first RF circuit; a second load connected to an output terminal of the second RF circuit, configured, during operation of the arrangement, to provide a substantially matched impedance at the output terminal of the second RF circuit; and a detector that is configured, during operation of the arrangement, to compute a difference between the first output signal and the second output signal, thus producing a difference signal, wherein the difference signal is a function of impedance mismatch between the first RF circuit and the first load.
  • According to a second aspect of the present disclosure, an arrangement is presented, the arrangement comprising: a detector having a first input terminal, a second input terminal, and an output terminal; a first amplifying circuit having an amplified output connected, in operation, to a radio frequency (RF) path comprising one or more RF components, the first circuit adapted to receive, in operation, an (RF) signal input, wherein a first sensing point in the RF path is connected to the first input terminal of the detector; and a second amplifying circuit having an amplified output connected, in operation, to an impedance network, the second circuit adapted to receive, in operation, a scaled version of the RF signal input, the second circuit being a reduced size replica of the first circuit, wherein a first reference point in the impedance network is connected to the second input terminal of the detector, wherein the detector is adapted, during operation of the arrangement, to detect a difference signal based on a difference between an operating characteristic of the first amplifying circuit associated to the first sensing point and an operating characteristic of the second amplifying circuit associated to the first reference point.
  • According to a third aspect of the present disclosure a method for load mismatch detection in a radio frequency (RF) circuital arrangement is presented, the method comprising: amplifying an RF signal via a first amplifying circuit; based on the amplifying, matching a first amplified signal to a first load via a tunable matching circuit; amplifying a scaled version of the RF signal via a second amplifying circuit, the second amplifying circuit being a reduced size version of the first amplifying circuit; based on the matching, providing a second load to the second amplifying circuit; based on the providing, measuring a difference in an operating characteristic between the first amplified signal and the second amplified signal, and based on the measuring, detecting a mismatch between the first amplified signal and the first load.
  • According to a fourth aspect of the present disclosure a method for component fault detection in a radio frequency (RF) circuital arrangement is presented, the method comprising: during a first phase of operation of the arrangement, performing the following steps i) to v): i) amplifying an RF signal via a first amplifying circuit; ii) based on the amplifying, matching a first amplified signal to a first load via a tunable matching circuit; iii) based on the matching, storing a configuration of the tunable matching circuit; iv) providing a second amplifying circuit, the second amplifying circuit being a reduced size version of the first amplifying circuit; and v) based on the matching, providing a second load to the second amplifying circuit; during a second phase of operation of the arrangement, performing the following steps vi) to x): vi) restoring the configuration of the tunable matching circuit based on the matching; vii) amplifying an RF signal via the first amplifying circuit; viii) amplifying a scaled version of the RF signal via the second amplifying circuit; ix) measuring a difference signal based on a difference in an operating characteristic between an amplified signal at the first load and an amplified signal at the second load; and x) based on the measuring, determining a fault in the arrangement.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 shows a prior art radio frequency (RF) circuital arrangement wherein a dual directional coupler is used to detect a VSWR.
  • FIG. 2 shows an RF circuital arrangement wherein tuning elements within a transmit and/or receive RF path can be used to adjust characteristics of a path based on a VSWR signal detected by a dual directional coupler.
  • FIGS. 3A-3B show an RF circuital arrangement comprising a main circuit and a replica circuit, the replica circuit being a reduced size replica of the main circuit and capable of tracking a characteristic of the main circuit.
  • FIG. 4 shows an arrangement according to an embodiment of the present disclosure wherein a replica circuit is used as a reference circuit to detect a mismatch in an operating characteristic of a main circuit.
  • FIG. 5A shows some details of the output loading of the main circuit and the replica circuit of the arrangement represented in FIG. 4.
  • FIG. 5B shows a similar circuital representation as in FIG. 5A, for a case where the mismatch is detected for a plurality of operating points within an RF path coupled to the main circuit.
  • FIG. 6A shows an arrangement according to an embodiment of the present disclosure wherein a mismatch detected via the arrangement depicted in FIG. 4 is used to adjust a tunable RF path.
  • FIG. 6B shows more details of the tuning elements used in the arrangement of FIG. 6A.
  • FIG. 6C shows an arrangement similar to one depicted in FIG. 6B wherein the arrangement is configured to operate at a plurality of modes of operation.
  • FIG. 6D shows a terminating switch which can be used to selectively tune a segment of a tunable RF path.
  • FIG. 6E shows a terminating switch which can be used to selectively provide an ideal matching load at the end of an RF path.
  • FIG. 7 shows an RF circuital arrangement capable of detecting an impedance mismatch, which can be used to derive a VSWR, according to an exemplary embodiment of the present disclosure.
  • Like reference numbers and designations in the various drawings indicate like elements.
  • DETAILED DESCRIPTION
  • Throughout this description, embodiments and variations are described for the purpose of illustrating uses and implementations of the inventive concept. The illustrative description should be understood as presenting examples of the inventive concept, rather than as limiting the scope of the concept as disclosed herein.
  • The term “amplifier” as used in the present disclosure is intended to refer to amplifiers comprising single (e.g. stack height of one) or stacked transistors (e.g. stack height greater than one) configured as amplifiers, and can be used interchangeably with the terms “power amplifier (PA)” and “RF amplifier”. Such terms can refer to a device that is configured to amplify an RF signal input to the device to produce an output RF signal of greater magnitude than the magnitude of the input RF signal. Stacked transistor amplifiers are described for example in U.S. Pat. No. 7,248,120, issued on Jul. 24, 2007, entitled “Stacked Transistor Method and Apparatus”, the disclosure of which is incorporated herein by reference in its entirety. Such amplifier and power amplifiers can be applicable to amplifiers and power amplifiers of any stages (e.g., pre-driver, driver, final), known to those skilled in the art.
  • As used in the present disclosure, the term “mode” can refer to a wireless standard and its attendant modulation and coding scheme or schemes. As different modes may require different modulation schemes, these may affect required channel bandwidth as well as affect the peak-to-average-ratio (PAR), also referred to as peak-to-average-power-ratio (PAPR), as well as other parameters known to the skilled person. Examples of wireless standards include Global System for Mobile Communications (GSM), code division multiple access (CDMA), Worldwide Interoperability for Microwave Access (WiMAX), Long Term Evolution (LTE), as well as other wireless standards identifiable to a person skilled in the art. Examples of modulation and coding schemes include binary phase-shift keying (BPSK), quadrature phase-shift keying (QPSK), quadrature amplitude modulation (QAM), 8-QAM, 64-QAM, as well as other modulation and coding schemes identifiable to a person skilled in the art.
  • As used in the present disclosure, the term “band” can refer to a frequency range. More in particular, the term “band” as used herein refers to a frequency range that can be defined by a wireless standard such as, but not limited to, wideband code division multiple access (WCDMA) and long term evolution (LTE).
  • As used in the present disclosure, the term “channel” can refer to a frequency range. More in particular, the term “channel” as used herein refers to a frequency range within a band. As such, a band can comprise several channels used to transmit/receive a same wireless standard.
  • FIG. 1 shows a prior art circuital arrangement which can be part of an RF front-end stage of an RF device. In the circuital arrangement of FIG. 1, an RF signal at an input terminal (101) can be amplified by an amplifier (e.g. amplifier module) (150) and transmitted to antenna (198) through a transmit path which can include a duplexer unit (132). An antenna switch (190) can connect (e.g. switch in/out) a plurality of such transmit paths (e.g. comprising elements 150, 132) to the antenna (198). At the same time, a received RF signal at the antenna (198) can be routed to an input amplifier, such as a low noise amplifier (LNA) of a transceiver unit, via a receive path which can connect to the input amplifier at an input terminal (102) of the transceiver unit. Similar to the transmit case, a plurality of receive paths can be connected via the antenna switch (190) to a plurality of LNAs of a transceiver unit.
  • In the circuital arrangement of FIG. 1, a dual directional coupler (192) between the antenna (198) and the antenna switch (190) can be used to detect a mismatch in a transmit and/or receive path and therefore can allow tuning the transmit and/or a receive path of the circuit according to the detected mismatch. Upon detection of a transmitted and a reflected waveform at terminals (193) and (194) of the dual directional coupler (192), a VSWR at the antenna can be derived and a compensating action upon adjustable elements of the antenna or other adjustable elements within the transmit path or amplifier itself can be performed such as to tune the circuital arrangement for a reduction in VSWR. This is shown in the exemplary embodiment depicted in FIG. 2, wherein a tunable match network (230) can be coupled to the antenna (198) to tune the antenna for VSWR reduction. Alternatively or in addition, a similar tunable match (235) can be coupled to the amplifier (150) which can be used to reduce VSWR contributed by an impedance mismatch at the output of the amplifier. Using the same directional coupler (192) of FIG. 2, a VSWR of a received signal at the input of a tuning circuit (203) can be measured using transmitted and reflected waveforms at terminals (193) and (194) of the dual directional coupler (192), and reduced via adjustments to the tuning circuit (203).
  • Although the dual directional coupler (192) of FIG. 2 can provide some information on the matching quality at the point where it is placed (e.g. between antenna and switch) and help in reducing (e.g. via match tuning) signal reflection at that point, it cannot provide information on the matching quality of the power amplifier module (150) to the tunable match circuit (235). As such, tuning of the matching at the antenna via the dual directional coupler (192) is performed irrespective of the quality of matching between the amplifier module (150) and the tunable match circuit (235). This shortcoming can be solved by placing an additional dual directional coupler at the vicinity of the power amplifier module and use it to locally detect a mismatch due to the amplifier output. However, such configuration can be impractical due to the size of such directional coupler and the added insertion loss it can provide. Furthermore, for a case where a transmit and/or receive path is used for several modes/channels (e.g. RF signals operating at various different center frequencies), more than one such dual directional coupler may be needed to support the wider range of frequencies being used, and therefore even higher insertion loss due to the usage of more couplers can be expected. It follows that the various teachings according to the present disclosure provide methods and devices to detect and reduce a mismatch at points in the transmit path without using a dual directional coupler. Such mismatch, which can contribute, for example, to a VSWR component, can be measured at any point within the transmit path and not restricted to a point a the vicinity of the antenna, as, for example, depicted in FIGS. 1-2. In this context, a mismatch can be defined by a deviation of an operating parameter value within a transmit and/or receive path from a desired value, such as measured, for example, by characteristic operating signal such as a voltage and/or a current at a given point of a corresponding circuit.
  • According to an aspect of the present disclosure, FIG. 3A shows a main circuit (150) which can be used as an RF amplification module in an RF transmit path, and a replica circuit (155) which can be used to detect a mismatch condition in the transmit path. An exemplary circuital arrangement for mismatch detection using the main circuit (150) and the replica circuit (155) (e.g. and without usage of a directional coupler) is shown in FIG. 4, and is described in ensuing sections of the present disclosure. The main circuit (150) (e.g. a power amplifier module) of FIG. 3A can comprise one or more amplifiers (e.g. 105, 110) followed by a final amplifier stage (112). In some other embodiments according to the present disclosure the main circuit (150) can comprise only the final amplifier stage (112) without the cascaded pre-drivers (105, 110), as depicted in FIG. 3B. A main circuit input voltage signal VImain can be fed into the main circuit (150) to be amplified, beginning, for example, with amplifier (105). Biasing of the final amplifier stage (112) for a desired operation of the amplifier can be provided via bias voltage(s) fed to the gates of the various constituent transistors, and as described, for example, in the referenced U.S. Pat. No. 7,248,120 and U.S. application Ser. No. 13/829,946, both of which are incorporated herein by reference in their entirety. In the exemplary embodiment depicted in FIGS. 3A-3B, the final amplifier stage (112) can comprise a plurality of stacked amplifiers, although according to other embodiments according to the present disclosure the final amplifier stage can comprise a single transistor (e.g. stack height of one). An output node (140) of the main circuit (150) is connected through an inductor (120) to a supply voltage (125). An amplified RF output of the main circuit (150) can be observed at the output mode (140) which in a typical arrangement can be connected to some type of load and/or matching circuit as depicted in the various figures of the present disclosure.
  • Although the amplifier stage (112) of FIGS. 3A-3B is shown as comprising a plurality of stacked FET transistors (e.g. MOSFETs), the skilled person would also recognize that other types of transistors, whether stacked or single, such as, for example, bipolar junction transistors (BJTs) can be used instead or in combination with the N-type or P-type MOSFETs of the stack of (112). Also, as previously noted a stack height more than one, as depicted by (112) in FIGS. 3A-3B, is purely exemplary as teachings according to the present disclosure equally apply to stacks comprising a single transistor each. However, the person skilled in the art will appreciate some of the benefits provided by higher stack heights, such as a power handling capability greater than a power handling capability of a single transistor stack, because a voltage present across a single transistor may be sufficiently high to damage the one transistor, as opposed to dividing the voltage across the multiple transistors of a higher height stack. More information about stacked transistors of height greater than one can be found, for example, in U.S. Pat. No. 7,248,120, issued on Jul. 24, 2007, entitled “Stacked Transistor Method and Apparatus”, which is incorporated herein by reference in its entirety. Although not shown in FIGS. 3A-3B, gate capacitors can be added to the gates of the cascode devices (e.g. FETs above the input FET) of the stack, such as to allow gate voltages (voltage across the respective gate capacitor) of the cascode devices (e.g. FETs), respectively, to float, that is let the gate voltages vary along with the RF signal at the drain of the corresponding FET of the stack, which consequently allow control (e.g. evenly distribute) of the voltage drop across the cascode devices for a more efficient operation of the transistor stacks. See for example, the referenced U.S. Pat. No. 7,248,120 for more information. Higher stack heights can, for example, be achieved when using non bulk-Silicon technology, such as insulated Silicon on Sapphire (SOS) technology and silicon on insulated (SOI) technology. In general, the various circuits used in the various embodiments of the present disclosure, such as the main circuit (150) and the replica circuit (155), when monolithically integrated, can be constructed using CMOS, silicon germanium (SiGe), gallium arsenide (GaAs), gallium nitride (GaN), bipolar transistors, or any other viable semiconductor technology and architecture known to the person skilled in the art.
  • An aspect in accordance with several embodiments of the present disclosure is to use a replica circuit (155), with input voltages and bias voltages similar (e.g. same or scaled) to the main circuit (150), that is smaller (e.g. with respect to operating power, current and also physical size) than the main circuit (150), and that is essentially impedance matched at its output, as a reference to an operating condition of the main circuit. In other words, the replica circuit being essentially impedance matched at its output is therefore configured to see at its output node (175), at all time and under all operating conditions, an impedance which represents a desired matched impedance at the output of the main circuit (150). Because the replica circuit (155) is essentially impedance matched, during operation the replica circuit (155) can be construed as an ideal version of the main circuit (150) under operation. Identical output characteristics, such as, for example, power, voltage, current, etc. . . . from both the main circuit (150) and the replica circuit (155), can indicate that the main circuit (150) is operating under ideal (e.g. desired) impedance matching conditions (e.g. essentially impedance matched), and therefore is not experiencing an impedance mismatch. A difference in an output characteristic (e.g. operating characteristic) observed between the output (140) of the main circuit (150) and the output (175) of the replica circuit (155) can indicate a deviation from ideal impedance matching conditions, and therefore indicate an impedance mismatch at the output (140) of the main circuit (150). A voltage signal, a current signal or a power signal can be exemplary output characteristics of the replica and main circuit. The person skilled in the art will understand that the input voltage to the replica circuit (155) need not be exactly the same as the input voltage to the main circuit (150), as a scaled voltage derived from the input voltage VImain provided to the main circuit (150) can be provided to the replica circuit (155) as VIreplica, and still use the replica circuit as a reference. Similarly, the output characteristics (e.g. voltages, currents, power, etc. . . . ) from the two circuits need not be exactly the same to indicate an ideal match so long a known relationship between these characteristics indicating an ideal match is established, such as for example the case where a scaled input voltage is provided to the replica circuit, and/or the case where the gain of the replica circuit (155) is a scaled version of the gain of the main circuit (150).
  • According to one exemplary embodiment of the present disclosure, the replica circuit (155) can comprise an identical arrangement of components (e.g. with reduced size) to the arrangement of the main circuit (150). Accordingly and with further reference to FIG. 3A, the replica circuit (155) can comprise one or more amplifiers (160, 165) followed by a final amplifier stage (167), similar to an arrangement of the main circuit (150). In this embodiment, the final amplifier stage (167) can comprise a plurality of stacked amplifiers as depicted in FIG. 3A, but as previously noted alternative arrangements comprising a single amplifier comprising a stack height of one or more are also possible, as depicted in FIG. 3B. A replica circuit input voltage signal VIreplica that can be identical or scaled to the main circuit input voltage signal VImain can be fed into the replica circuit (155), beginning, for example, with amplifier (160). According to some embodiments of the present disclosure, the two inputs can be tied together to receive a same input signal, as depicted in FIG. 3B. An output node (175) of the replica circuit (155) can be connected through an inductor (173) to a supply voltage (170) of the replica circuit (155). The supply voltage (170) of the replica circuit (155) can provide voltage equal to that provided by the supply voltage (125) of the main circuit (150) (e.g. can be a same supply). As previously noted, biasing to the final stage (167) can also be same or a scaled version of biasing provided to final stage (112) of the main circuit.
  • According to an embodiment of the present disclosure, devices within the replica circuit (155) are smaller than devices within the main circuit (150). By way of example, and not of limitation, devices within the replica circuit (155) can be approximately 1/100th the size of devices within the main circuit (150) so as to draw less current and use less power (e.g. about 1/100th or less current and power usage) than the main circuit (150) and so that when monolithically integrated can consume less circuit die area. U.S. patent application Ser. No. 14/242,373 entitled “Hot Carrier Injection Compensation”, filed Apr. 1, 2014, which is incorporated herein by reference in its entirety, further describes a replica circuit of smaller size than a main circuit. According to other embodiments of the present disclosure, replica circuit size can be even smaller than 1/100th and down to 1/1000th or less the size of the main circuit for even less power consumption and more compact monolithic integration. According to a further embodiment of the present disclosure, by monolithically integrating the main circuit (150) and the replica circuit (155) on a same die, the two circuits can be matched in temperature and by fabricating the two circuits using a same technology (e.g. same device parameters), both circuits drift in a similar manner with respect to temperature. Therefore, a drift in operation of the main circuit (150) can cause a similar drift in operation of the replica circuit (155), in other words, the two circuits can track each other. By further monolithically integrating a load associated to the replica circuit, such as, for example, loads (Z1, Z3) of FIG. 5A and/or load (777) depicted in FIG. 7, both figures being later described, with the replica circuits (and main circuit), impedance matching between the replica circuit (155) and the load (777) can be maintained irrespective of a temperature drift. Therefore when the main circuit, replica circuit and the load are monolithically integrated and fabricated using a same fabrication technology, the combination of the replica circuit (155) and the load (777) can be used as a reference setup for matching of the main circuit (150) to the output load (735).
  • FIG. 4 shows an aspect of the present teachings using the replica circuit (155) as a reference circuit to the main circuit (150), to detect a mismatch condition in an RF path (450) coupled to the output node (140) of the main circuit (150). A sensing circuit (460) coupled at a sensing point of the RF path (450) and coupled to the replica circuit (155), can compare an actual operating characteristic (e.g. voltage, current, power, etc. . . . ) of the main circuit (150) to a desired (e.g. reference) operating characteristic of the replica circuit (155). The sensing circuit can be coupled at a point of the RF path defined by an expected impedance (e.g. at a given operating frequency) between the output of the main circuit and that point of the RF path. The sensing circuit can also provide a loading to the replica circuit (155) to match the expected loading provided to the main circuit (150) by the RF path (450) and therefore sense an operating characteristic of the replica circuit at a point equivalent to the sensing point at the RF path. By comparing an operating characteristic (at a sensing point) of the main circuit under an actual load to an operating characteristic of the replica circuit under a provided (e.g. by the sensing circuit) reference load, the reference load being, for example, a fixed load representing a desired actual load, a mismatch condition at the sensing point of the RF path can be detected. The mismatch can represent, for example, a VSWR condition at the sensing point of the RF path. The operating characteristic can be a voltage, a current, a power or any other characteristic defining operation of an amplification stage under load and a VSWR condition, for example, can be derived from an associated mismatch of the operating characteristic.
  • As depicted in FIG. 4, the sensing circuit can subsequent to a comparison of an operating characteristic of the main and the replica circuits provide a control signal at its output (470) to indicate a degree of mismatch, as measured, for example, by a difference in value between the two detected operating characteristics. For example, if the operating characteristic is a current, then the output signal at node (470) of the sensing circuit (460) can be, for example, a voltage representing the difference between a current output by the main circuit (150) and detected at the sensing point of the RF path (450), and a current output by the replica circuit (155) and detected at an equivalent point within an output load of the replica circuit, as depicted in FIG. 5A. According to some embodiments of the present disclosure, the degree of mismatch can be used to detect a fault in operation of the combined main circuit, RF path and associated load. For example, in a case where the degree of mismatch exceeds a reasonable threshold determined by various production and quality control tests of the circuital arrangement depicted in FIG. 4, then it would be reasonable to associate such a degree of mismatch to a fault in operation of the combined main circuit, RF path and associated load. The person skilled in the art readily understands that by virtue of its reduced size, lower power consumption and possible tight integration, the replica circuit and associated load can be less susceptible to damage resulting in an operational fault than the combined main circuit, RF path and associated load (e.g. antenna). More details with respect to fault detection using the replica circuit can be found in later paragraphs of the present disclosure.
  • FIG. 5A represents the circuital arrangement of FIG. 4 wherein the RF path (450) and the sensing circuit (460) are represented by exemplary equivalent impedances. For example, the RF path (450) can comprise two elements, represented by their equivalent effective operating impedances Z1eff and Z2eff, followed by the antenna (198). On the other hand, the sensing circuit can be designed to comprise two impedances Z1 and Z3 representing equivalent impedances of the RF path (450) under desired (e.g. matching) operating conditions. For example, Z1 can have a value representing a desired matching value for Z1eff and Z3 can have a value representing a desired matching value of Z2eff in series with a desired matching value of the antenna impedance. As such, the load seen by the replica circuit (155) can be, under all operating conditions, a matched load for a desired operating performance of the main circuit (150). It should be noted that such (equivalent) impedances can be reactive and/or resistive depending on the design of the RF path (450). Additionally, FIG. 5A shows a sensing point (555) of the RF path (450) which is used to detect, by the sensing circuit (460), an operating characteristic of the main circuit under load (e.g. load provided by the RF path and antenna). A signal, such as for example a voltage, at operating point (555) is routed to a comparison circuit block (565) of the sensing circuit (460) which compares the signal at the operating point (555) with a reference signal at a point in the load provided to the replica circuit equivalent to the operating point (555).
  • Although the exemplary embodiment according to the present disclosure and as depicted in FIG. 5A shows sensing one point within the RF path (450) and comparing to a reference point obtained via the replica circuit and a provided load which represents a desired matched load provided to the main circuit (150) via the RF path (450), the person skilled in the art will realize how this same concept can be extended to a plurality of different sensing points in the RF path (450), each sensing point having an equivalent point in an output path of the replica circuit and as provided by a design of the corresponding load and depicted in FIG. 5B.
  • According to a further embodiment of the present disclosure, FIG. 5B shows an exemplary implementation where a plurality of operating points (555 a, 555 b, . . . , 555 m) in the RF path (450) coupled to the main circuit (150) are sensed by a sensing circuit (460) and compared, via a comparison circuit (565), to a set of reference operating points obtained via an impedance network (Z1, Z2, . . . , Z(n-1), ZF) coupled to the reference replica circuit (155). As described in the previous sections and referring to FIG. 5A, the impedance network (Z1, Z2, . . . , Z(n-1), ZF) is designed to provide a loading configuration to the replica circuit (155) equivalent to a matched loading provided to the main circuit (150) via the RF path (450), the matched loading providing a desired operating characteristics to the main circuit (150). According to the embodiment of the present disclosure depicted by FIG. 5B, the comparison circuit (565) senses and compares an actual operating point in the RF path with a reference operating point in the impedance network and outputs a signal representing the result of such sensing and comparison. Such signal can be output at the terminal (470) of the sensing circuit (460).
  • With further reference to FIG. 5B, since a plurality of operating points are sensed and compared, the output signal at the terminal (470) can comprise a plurality of signals, each corresponding to a comparison of one sensed operating point. Alternatively, and as within the ability of a person skilled in the art, other circuit implementations can be devised such as to provide the task of sensing and comparing. In one possible exemplary implementation, switches can be used to select and feed one operating point signal and a corresponding reference signal to a same sensing and comparison circuit. In yet another possible implementation, a single mismatch signal can be output at terminal (470) under control of a control signal which can select the corresponding operating point. Such single mismatch signal can be associated to a real time sensing and comparison performed as per the requested control signal, or can be associated to a location in memory wherein the sensing circuit (460) stores measured mismatches.
  • According to an embodiment of the present disclosure, by providing tunable elements in the RF path (450) of FIGS. 4, 5A-B, such tunable elements can be used to tune the RF path under control of one or more signals corresponding to the one or more mismatch signals provided at terminal (470), as depicted in FIG. 6A. As depicted in FIG. 6A, the one or more mismatch signals are provided to a control circuit (680) which in turn can scale (e.g. gain and/or offset) and/or further condition (e.g. A/D, D/A, V-I, I-V, etc. . . . ) the received signals and use to control the tunable elements of the tunable RF path (650). For a given operating point, such control can be performed in a single step wherein a one-time adjustment of one or more tuning elements affecting the given operating point is performed using one or more signals from (470), or multiple steps wherein an adjustment uses several consecutive such single steps, wherein each single step is followed by a subsequent sensing and comparison of the given operating point resulting in an updated set of measured mismatches reflecting changes in the given operating point due to the previous adjustment step, such as for example, per a feedback control scheme.
  • With further reference to the detection of a fault in operation of the combination of the main circuit, tunable RF path and associated output load, according to one embodiment of the present disclosure, the tunable RF path (650) can be tuned, for example during a factory test phase, to determine an ideal matching of the main circuit (150) to the output load (198). Based on such ideal matching, a loading impedance network (Z1, Z2, . . . , Z(n-1), ZF) to the replica circuit (155) is provided and an associated tuned configuration of the RF path can be stored (e.g. memory storage). Such tuned configuration can comprise all controlling/tuning values to the various tunable elements of the tunable RF path such as to enable restoring of the ideal matching condition obtained during the factory test. During a different phase, such as an end-product test phase, where the circuit is operative in an end-product (e.g. cellular phone), the stored tuned configuration can be restored (e.g. recalled) and a mismatch in operating characteristic between an operating point (e.g. 555 a, 555 b, . . . , 555 m) in the RF path and an associated reference operating point in the loading impedance network (Z1, Z2, . . . , Z(n-1), ZF) of the replica circuit (155) can be detected. In such configuration a mismatch larger in amplitude (e.g. absolute value) than a certain factory preset value can be made to indicate a fault in the combination main circuit (150), tunable RF path (650) and output load (198). According to further embodiments, such mismatch can be checked over time to see if anything in the circuit degrades.
  • FIG. 6B is an exemplary representation of the circuital arrangement of FIG. 6A, wherein some internal details of the tunable RF path (650) and the sensing circuit (460) are represented. As represented in the exemplary circuital representation of FIG. 6B, the tunable RF path (650) can comprise one or more tunable elements (Z1eff, Z2eff, . . . , Zneff) which can each be controlled via a control signal provided at terminal (690) of the control circuit (680). In a preferred implementation, the control circuit can adjust, either via a single step or a plurality of sequential steps, a tunable element (Z1eff, Z2eff, . . . , Zneff) of the tunable RF path (650) such as to minimize a difference (e.g. a difference signal) in operating characteristic between a sensed operating point (555 a, 555 b, . . . , 555 m) of the tunable RF path (650) and a corresponding reference operating point of the replica circuit as provided by the loading network (Z1, Z2, . . . , Z(n-1), ZF), and thereby obtaining a desired matched (e.g. essentially matched) operating mode of the main circuit with respect to its load (650, 198).
  • Although not the focus of the teachings according to the present disclosure, the person skilled in the art will know how to devise a variety of tuning methods using the circuital arrangement of FIGS. 6A-6B. In cases where more than two tunable elements are to be tuned, one may choose to tune each tunable element in a sequence, starting from the closest to the main circuit (150), such as (Z1 eff) and ending with the furthest (Zneff), or vice versa. In other embodiments, the tunable RF path (650) may be divided in various stages (e.g. segments), each stage comprising one or more sequential (tunable) elements, and isolating each stage via a switch and a dummy load (e.g. a terminating switch), such as to allow adjusting each stage independently from a next stage (or stages). According to some embodiments of the present disclosure, each dummy load can represent a matched (desired) load of the RF path (450, 650) seen by a previous stage. Such embodiment according to the present disclosure is depicted in FIG. 6D, where a terminating switch (630) inserted between two tunable elements (625, 635) of the tunable RF path (650) can be used to tune a segment (e.g. stage) of the RF path (650) based on a sensed signal at an operating point (555 a) of the RF path. According to this embodiment, the terminating switch can provide an ideal termination (632 a) (e.g. ZL, which can be a resistive or a reactive load) of the RF path at the operating point (555 a) while isolating a segment of the RF path starting from tunable element (635). Therefore, a mismatch detected via a difference signal based on the operating point (555 a) can represent an adjustment to be provided to the tunable element (625) in order to tune the RF path. Although FIG. 6D shows a single terminating switch for simplicity of the drawing, the skilled person readily understands that such terminating switch can be placed at various operating points in the RF path (650), such as, for example, points (555 a, 555 b, . . . , 555 m), with a terminating load value according to the position of the switch within the RF path (650). Although not shown in FIG. 6D, in a case where the RF path is configured to operate according to different modes of operation (e.g. operating modes, see next section), the terminating load (632 a) (e.g. of value ZL) of the terminating switch can be made to be configurable and adapted to a selected mode of operation. More information about a terminating switch and related implementations in an RF circuit can be found, for example, in U.S. patent application Ser. No. ______ entitled “RF Transmit Path Calibration via On-Chip Dummy Load” (Attorney Docket No. PER-064-PAP) filed on even date herewith and incorporated herein by reference in its entirety.
  • According to a further embodiment of the present disclosure, the terminating switch (630) can be used to detect a fault in operation of the combination main circuit (150), tunable RF path (650) and output load (198). Such switch can further pin point a segment of the combination where a fault in operation is occurring, the segment being delimited by the position of the terminating switch within the RF path. For example and with reference to FIG. 6D, the terminating switch (630) can provide an ideal matching condition, by terminating the RF path with load ZL, at operating point (555 a) of the RF path (650), and therefore a mismatch detected with respect to the operating point larger than the factory preset value when the tunable RF path is restored to the factory preset tuned configuration can indicate a fault in the segment of the RF path prior to the operating point (555 a) or in the main circuit (150). Furthermore and according to further embodiments of the present disclosure, by inserting a plurality of terminating switches in the tunable RF path, as indicated in the prior section of the present disclosure, fault detection can be performed progressively such as to allow isolation of a fault within a segment of the RF path defined by two consecutive terminating switches. In a case where a terminating switch is placed between the antenna (198) and the RF path (650), fault detection with respect to the antenna can also be achieved (e.g. FIG. 6E, later described). For example, a reasonable mismatch (e.g. within factory preset value) with respect to operating point (555 p) when the terminating switch is active (e.g. RF path terminated into load ZL) and a mismatch larger than factory preset value when the terminating switch is inactive, can indicate a malfunction in the antenna circuitry (198).
  • According to some embodiment of the present disclosure, the main circuit (150) and the corresponding RF path (450, 650) can be configured to operate in a plurality of operating modes, wherein each mode can be associated with a different operating frequency and/or modulation scheme of a transmitted RF signal via the combination (150), (450, 650) and antenna (198). In such configuration, various tuning elements (Z1eff, Z2eff, . . . , Zneff) of the RF path (450, 650) are used to tune the RF path according to a desired/selected mode of operation. Similarly to the discussion presented above, each mode of operation can be associated with a desired matched load represented by the various elements of the RF path (450, 650) and which can be factory preset using the various tuning elements and a lookup table, or similar, storing configuration control data for each specific mode. These stored configuration data can be used to drive the control circuit (680), or similar, as default values for the tuning of the RF path (450) with respect to the selected mode of operation. In such configuration, further tuning of the RF path (450, 650) for better matching during operation can be obtained via the combination replica circuit (155) and sensing circuit (460) as explained in the previous sections of the present disclosure and as depicted in FIG. 6C.
  • As depicted in FIG. 6C, the various loading elements (Z1, Z2, . . . , Z(n-1), ZF) provided to the replica circuit (155) via coupling to the sensing circuit (460) can be adjustable as to take values equal to (or representing) the factory preset matched values of (Z1eff, Z2eff, . . . , Zneff) for the various operating modes supported by the combination (150, 450, 198). As such, for a given selected mode of operation, the sensing circuit (460) is controlled to select a corresponding loading network configuration which can be used as a reference matching circuit to the replica circuit (155) for the selected mode of operation. This allows to further adjust the tuning of the RF path (650) with respect to its default configuration (e.g. provided by the default tuning values) using the tunable elements (Z1eff, Z2eff, . . . , Zneff) as per the various embodiments presented in the prior sections.
  • FIG. 7 shows an exemplary implementation of the more general embodiments according to the present disclosure depicted in FIGS. 6A-6C. As previously noted ion the prior section of the present disclosure and as readily known to the person skilled in the art, the various elements comprised in the exemplary power amplifier module (150) of FIG. 7 do not necessary need to be as depicted, as many configurations for a power amplifier module are possible, such as a configuration comprising different number of amplifier stages (e.g. 105, 110, 112), such as one (e.g. 112 as per FIG. 3B) or two stages, or a configuration where the final amplifier stage (112) comprises a single RF transistor instead of the two or more stacked transistors depicted in FIG. 7. Configurations with two and more stacked RF transistors are described, for example, in U.S. Pat. No. 7,248,120. According to other exemplary embodiments, such amplifiers used in the amplifier module (150) can be configured for efficiency operation, such as, for example, envelope tracking amplification as described in U.S. patent application Ser. No. 13/829,946. Scalable periphery amplifiers, as described, for example, in the referenced U.S. patent application Ser. No. 13/797,779, may also be used in the amplifier module (150).
  • In the exemplary embodiment according to the present disclosure depicted in FIG. 7, the replica circuit (155) can be resistively loaded, but can also be inductively loaded in order to develop the same bias conditions and voltages as the main circuit (150). Load (777) represents the resistive or inductive load of the replica circuit (155). The replica circuit (155), the voltage detector (780), and the load (777) can be designed using standard techniques such that impedance of the output node (175) is matched to an impedance corresponding to a parallel combination of the second detected signal input terminal of the voltage detector (780) and the load (777). Alternatively, the voltage detector (780) can be designed such as to impact a loading to the node (175) in a reduced way and therefore design of the load (777) can be done with no consideration of the impact of the coupling to the voltage detector (780). According to some embodiments of the present disclosure, a load presented to the node (175) of the replica circuit (155), such as the load (777), can be same as a load presented to the node (140) of the main circuit (150) under the ideal matching condition (e.g. as derived, for example, during production testing of the circuit). Such load can therefore be inductive, capacitive or resistive. By designing the replica circuit (155) to have the same bias conditions (e.g. via a same device characteristics) and voltages as the main circuit (150) and impedance matching the output node (175) to the impedance of the second detected signal input terminal of the voltage detector (780), the replica circuit (155) can serve as a reference for comparison purposes to determine if an impedance mismatch is present at the output node (140) of the main circuit (150).
  • The main circuit (150) and the replica circuit (155) can be designed using techniques known to a person skilled in the art such that when the main circuit input voltage signal VImain and the replica circuit input voltage signal VIreplica are identical, such identical input voltages produce, by way of the main circuit (150) and the replica circuit (155), identical output voltages at output nodes (140, 175) under conditions of perfect impedance matching between the output node (140) and the load (735), latter load being coupled to the output node (140) via the tunable matching network (730). Also, according to the same embodiment, when the main circuit input voltage signal VImain and the replica circuit input voltage signal VIreplica are substantially identical, such identical input voltages produce substantially identical output voltages at output nodes (140, 175) under conditions of substantially matched impedance (e.g. substantially perfect impedance matching) between output node (140) and the load (735), such as, for example, to provide a desired operating characteristic of the combination main circuit (150) and the associated RF path (650). Impedance matching between the output node (140) and the load (735) can be performed by the tunable matching network (730) which couples the output node (140) to the load (735). As used herein, the term “substantially identical output voltages” can refer to output voltages which differ by a sufficiently small amount that circuit operation is not affected. As used herein, the term “substantially perfect impedance matching” or “essentially impedance matched” can refer to a situation where impedance mismatch (if any) is sufficiently small that circuit operation is not affected. According to some embodiments of the present disclosure, the term “substantially perfect impedance matching” or “essentially impedance matched” can refer to an impedance matching which generates a VSWR of not more than 1.5:1.
  • With continued reference to FIG. 7, the voltage detector (780) can calculate a difference between voltages VOmain, and VOreplica, such difference hereafter referred to as “main-replica difference”, in order to determine, for example, an associated VSWR. If there is no difference between voltages measured at the output nodes (140, 175), no impedance mismatch between the output node (140) of the main circuit (150) and the load (735) exists, indicating a VSWR of 1:1. A non-zero main-replica difference can indicate an impedance mismatch between the output node (140) and the load (735) and therefore a VSWR greater than 1:1.
  • As previously mentioned, the two circuits, main circuit (150) and replica circuit (155), can be designed to track each other by using scaled versions of input signals and devices of the circuits. In the case where the two circuits use scaling, output voltages at the output of each circuit can also be scaled and therefore an identical ideal matching condition for the two circuits can have different output voltages at each of the nodes (140) and (175). Such difference does not affect determination of the ideal condition so long as the scaling is known and the two circuits track each other.
  • According to one embodiment of the present disclosure, the main-replica difference drives control circuitry (680) of FIG. 7. In this embodiment, the control circuitry (680) adjusts impedance of the tunable matching network (730) via control signal(s) (695) in a manner so as to minimize the main-replica difference. The control signal(s) (695) can also be referred to as a controlling output and in a case where scaling is used, associated scaling parameters (e.g. offset and gain) describing the tracking relationship between the two circuits (e.g. 150, 155) can be built into the control circuit (680). By way of example, and not of limitation, design can be performed using control systems teachings where a feedback loop comprising the control circuitry (680) and the output matching network (730) accepts the main-replica difference, and treats the main-replica difference, including an offset and gain if necessary, as an error signal to be minimized by appropriate adjustment of the feedback loop. In particular, the feedback loop adjusts the tunable matching network (730) in order to minimize the error signal (main-replica difference).
  • Because the tunable matching network (730) can comprise one or more tunable components, the control circuitry (680) can produce one or more outputs (695), one to control each tunable component (e.g. DTC (digitally tunable capacitor), DTL (digitally tunable inductor)) in the tunable matching network (730). Potential multiplicity of control signal(s) (695) is indicated in FIG. 7 by a slash across the control circuitry output signal line (695) labeled “N”, where N represents an integer greater than or equal to one. The control circuitry (680) can adjust the tunable matching network digitally, because tuning control is not necessarily a linear function. According to some embodiments of the present disclosure, a recursive search algorithm for minimizing the error signal (e.g. main-replica difference) can be implemented in the control circuitry (680) using the various tunable elements of the tunable matching circuit (730). Such search algorithm can look, for example, at an impact on the error signal of a step change in a value of one tunable element of the tunable match circuit (730) while considering a step change in value for each of the other tunable elements of the tunable match circuit. The person skilled in the art will know of various minimization search algorithms which can be used in conjunction with the various teachings of the present disclosure.
  • A tunable matching network, which can be used in the various embodiments of the present disclosure, is described, for example, in U.S. patent application Ser. No. 13/967,866, entitled “Tunable Impedance Matching Network”, filed on Aug. 15, 2013, incorporated by reference herein in its entirety. According to one embodiment, the tunable matching network (730), and/or the various tunable impedance networks of FIGS. 5A-5B and 6A-6B, can comprise one or more tunable components (e.g. resistors, capacitors, and inductors), which can be adjusted in order to perform impedance matching for varying load conditions. The one or more tunable components can comprise digitally tunable capacitors (DTCs) and/or digitally tunable inductors (DTLs). Digitally tunable capacitors are described, for example, in International Application No. PCT/US2009/001358, entitled “Method and Apparatus for use in digitally tuning a capacitor in an integrated circuit device”, filed on Mar. 2, 2009, the disclosure of which is incorporated by reference herein in its entirety. Digitally tunable inductors are described, for example, in to U.S. patent application Ser. No. 13/595,893, entitled “Methods and Apparatuses for Use in Tuning Reactance in a Circuit Device”, filed on Aug. 27, 2012, the disclosure of which is incorporated herein by reference in its entirety.
  • According to the embodiment shown in FIG. 7, the tunable matching network (730) is connected to a load (735). By way of example, and not of limitation, the load (735) could be a duplexer, a diplexer, an antenna or circuitry related to an antenna (e.g. an antenna switch), such as, for example, depicted in FIG. 1. As previously mentioned, at assembly time the antenna may have a particular surrounding environment, leading to a first value of antenna impedance. The main circuit (150) may be matched to the first value of the antenna impedance. If the environment surrounding the antenna changes, antenna impedance may change to a second value as a result of the environmental change. If the antenna is serving as a load (735) and antenna impedance changes, impedance of the load (735) would vary, causing impedance mismatch between the output node (140) of the main circuit (150) and the load (735). The tunable matching network (730) can be adjusted to perform impedance matching, thereby reducing mismatch between the impedance of the load (735) and impedance of the output node (140). Similarly, such matching may be performed at a certain temperature of the final stage amplifier (140) and the tunable match circuit (730) which can affect an output impedance of the final stage amplifier (140) and an input impedance of the tunable match circuit seen by the final stage amplifier, and therefore the matching between the two can drift as a function of an operating temperature. According to a further embodiment of the present disclosure as depicted in FIG. 6E, a terminating switch (630), as described in the prior sections of the present disclosure, can be provided at a point between the RF path (650) and the antenna (198), such as to further enabling fault detection due to a faulty antenna via the replica circuit. In such exemplary configuration, the terminating load (632 b) presented by the terminating switch (630) can have an impedance value (ZL) matching an ideal value of the antenna (198) as determined during design and/or testing/assembly phases of a corresponding system (e.g. cellular phone). By contrasting a mismatch between the sensing point (555 p) and a corresponding reference point generated by the replica circuit (155) in the sensing circuit (460) for a case where terminating load at point (555 p) is (ZL) and a case where the terminating load at point (555 p) is the antenna (198), a fault attributed to the antenna (198) can be detected. As described in the prior related sections of the present disclosure, main circuit to replica circuit mismatch can be determined while setting the tunable RF path (650) to its tuned configuration. The additional terminating switch (630) of FIG. 6E allows to provision of a tuned (e.g. ideal) end load to the RF path (650).
  • Furthermore and as previously noted according to various embodiments of the present disclosure, the main circuit (150) can be used to transmit a radio frequency (RF) signal according to one or more frequency bands and channels and therefore the tunable match circuit (730) can require a different matching according to a corresponding mode of operation (e.g. frequency band, channel). For each such mode of operation, the ideal matching can be determined during a production step of a device within which the circuital arrangement of FIG. 7 is used. In such case where various modes of operation are desired, the load (777) can be configurable (e.g. tunable) to reflect an ideal impedance as determined during the production step to provide an ideal match.
  • The devices according to the present disclosure can also be used, by way of example, and not of limitation, with power amplifiers present in amplitude modulators, such as those found in EDGE type GSM radios.
  • Accordingly, what has been shown are devices and methods for mismatch detection of an operating characteristic using a replica circuit, which in turn can be used to derive, for example, a corresponding VSWR component. While the devices and methods have been described by means of specific embodiments and applications thereof, it is understood that numerous modifications and variations could be made thereto by those skilled in the art without departing from the spirit and scope of the disclosure. It is therefore to be understood that within the scope of the claims, the disclosure may be practiced otherwise than as specifically described herein.
  • A number of embodiments of the present inventive concept have been described. Nevertheless, it will be understood that various modifications may be made without departing from the scope of the inventive teachings.
  • Accordingly, it is to be understood that the inventive concept is not to be limited by the specific illustrated embodiments, but only by the scope of the appended claims. The description may provide examples of similar features as are recited in the claims, but it should not be assumed that such similar features are identical to those in the claims unless such identity is essential to comprehend the scope of the claim. In some instances the intended distinction between claim features and description features is underscored by using slightly different terminology.

Claims (49)

What is claimed is:
1. An arrangement for detecting and controlling impedance mismatch in a radio frequency (RF) circuit, comprising:
a first RF circuit that is configured, during operation of the arrangement, to amplify a first input signal, thus producing a first output signal at an output port of the first RF circuit that is an amplified version of the first input signal;
a first load coupled to the output port of the first RF circuit;
a second RF circuit that is configured, during operation of the arrangement, to amplify a second input signal, thus producing a second output signal that is an amplified version of the second input signal, the second RF circuit being a reduced size replica of the first RF circuit;
a second load connected to an output terminal of the second RF circuit, configured, during operation of the arrangement, to provide a substantially matched impedance at the output terminal of the second RF circuit; and
a detector that is configured, during operation of the arrangement, to compute a difference between the first output signal and the second output signal, thus producing a difference signal, wherein the difference signal is a function of impedance mismatch between the first RF circuit and the first load.
2. The arrangement according to claim 1, further comprising a tunable matching network connected between the output port of the first circuit and the first load.
3. The arrangement of claim 2, further comprising a control circuit that is configured during operation of the arrangement, to accept the difference signal as an input and produce one or more control signals, the control signals being sent to the tunable matching network and being adapted, during operation of the arrangement, to adjust the tunable matching network such as to reduce a magnitude of the difference signal, thus detecting and controlling impedance mismatch between the first RF circuit and the first load.
4. The arrangement according to claim 1, wherein the first input signal and the second input signal are equal.
5. The arrangement according to claim 1, wherein the first RF circuit and the second RF circuit comprise one or more amplifiers.
6. The arrangement according to claim 2, wherein the first RF circuit and the second RF circuit are configured such that, during operation of the arrangement, the first output signal and the second output signal are substantially identical if:
the first input signal and the second input signal are substantially identical, and
the tunable matching network is adjusted such that impedance of the first load is substantially matched to an impedance of the output port of the first RF circuit.
7. The arrangement according to claim 1, wherein the first output signal and the second output signal are one of: a) voltage signals, b) current signals, and c) power signals.
8. The arrangement according to claim 1, wherein the first input signal and the second input signal are one of: a) voltage signals, b) current signals, and c) power signals.
9. The arrangement according to claim 1, wherein the control signals comprise digital signals.
10. The arrangement according to claim 2, wherein the tunable matching network comprises digitally tunable capacitors and/or digitally tunable inductors.
11. The arrangement according to claim 1, wherein the reduced size of the second RF circuit is about 1/100th or less a size of the first RF circuit, such as a current flow and a power consumption of the second RF circuit is about 1/100th or less of a current flow and a power consumption of the first RF circuit.
12. The arrangement according to claim 11, wherein the first RF circuit and the second RF circuit are monolithically integrated on a same integrated circuit.
13. The arrangement according to claim 12, wherein the second load is monolithically integrated on the same integrated circuit.
14. The arrangement according to claim 12 or claim 13 fabricated using a technology comprising one of: a) silicon on sapphire, b) silicon on insulator, and c) bulk-silicon.
15. The arrangement according to claim 1, wherein the second input signal is a scaled version of the first input signal.
16. The arrangement according to claim 15, wherein during operation of the arrangement, the second RF circuit is configured to track the first RF circuit, such as the difference signal remains a function of impedance mismatch between the first RF circuit and the first load.
17. An arrangement, comprising:
a detector having a first input terminal, a second input terminal, and an output terminal;
a first amplifying circuit having an amplified output connected, in operation, to a radio frequency (RF) path comprising one or more RF components, the first circuit adapted to receive, in operation, an (RF) signal input, wherein a first sensing point in the RF path is connected to the first input terminal of the detector; and
a second amplifying circuit having an amplified output connected, in operation, to an impedance network, the second circuit adapted to receive, in operation, a scaled version of the RF signal input, the second circuit being a reduced size replica of the first circuit, wherein a first reference point in the impedance network is connected to the second input terminal of the detector,
wherein the detector is adapted, during operation of the arrangement, to detect a difference signal based on a difference between an operating characteristic of the first amplifying circuit associated to the first sensing point and an operating characteristic of the second amplifying circuit associated to the first reference point.
18. The arrangement according to claim 17, wherein the impedance network comprises impedance components with values in correspondence of desired matching values of the one or more RF components of the RF path with respect to a first load to the RF path.
19. The arrangement of claim 18, further comprising a control circuit connected with the output terminal of the detector, the control circuit adapted to generate a controlling output indicative of the difference signal.
20. The arrangement of claim 19, wherein the one or more RF components comprise a tunable matching network having a first terminal coupled, in operation, with the amplified output of the first circuit, a second terminal connected, in operation, with the controlling output of the control circuit, and a third terminal coupled, in operation, with the first load.
21. The arrangement of claim 20, wherein an input signal associated to the first terminal of the tunable matching network is an analog input signal and an input signal associated to the second terminal of the tunable matching network is a digital input signal.
22. The arrangement according to claim 17, wherein the scaled version of the RF signal is the RF signal.
23. The arrangement according to claim 17, wherein a size of the second amplifying circuit is about 1/100th or less a size of the first amplifying circuit, such as a current flow and a power consumption of the second amplifying circuit is about 1/100th or less of a current flow and a power consumption of the first amplifying circuit.
24. The arrangement according to claim 23, wherein the first amplifying circuit and the second amplifying circuit are monolithically integrated on a same integrated circuit.
25. The arrangement according to claim 24 fabricated using a technology comprising one of: a) silicon on sapphire, b) silicon on insulator, and c) bulk-silicon.
26. The arrangement according to claim 17, wherein the operating characteristic is in correspondence of one of: a) a voltage signal, b) a current signal, and c) a power signal.
27. The arrangement according to claim 20, wherein the tunable matching network is placed between the amplified output of the first circuit and the first sensing point.
28. The arrangement according to claim 27, further comprising a terminating switch between the first sensing point and a next RF component of the one or more RF components, wherein the terminating switch is configured, during operation, to selectively conduct a current flow of the RF path into a terminating load connected to a terminating terminal of the switch.
29. The arrangement according to claim 28, wherein an impedance value of the terminating load is based on a value of an impedance of a matching load seen at the first sensing point of the RF path.
30. The arrangement according to claim 20, wherein an impedance value seen at the first reference point of the impedance network is based on a tuned impedance value seen at the first sensing point of the RF path, wherein the tuned impedance value is in correspondence of the desired matching values of the one or more RF components of the RF path with respect to the first load.
31. The arrangement according to claim 30, wherein the tunable matching network is configured, during operation of the arrangement, to vary an impedance value seen at the first sensing point based on the controlling output of the control circuit.
32. The arrangement according to claim 31, wherein the impedance value seen at the first sensing point is essentially the tuned impedance value when the difference signal is minimized.
33. The arrangement according to claim 30, wherein the tuned impedance value is based on a mode of operation of the first amplifying circuit.
34. The arrangement according to claim 33, wherein the impedance components of the impedance network comprise configurable impedance values, wherein the configurable impedance values are set according to a mode of operation of the first amplifying circuit.
35. The arrangement according to claim 17, further comprising a plurality of first sensing points in the RF path and a plurality of corresponding first reference points in the impedance network, wherein the detector is further adapted, during operation of the arrangement, to detect a difference signal based on a difference between an operating characteristic of the first amplifying circuit associated to a first sensing point of the plurality of first sensing points and an operating characteristic of the second amplifying circuit associated to a corresponding first reference point of the plurality of first reference points.
36. The arrangement according to claim 35, further comprising a plurality of terminating switches configured to selectively terminate the plurality of first sensing points with a corresponding ideal matching load.
37. The arrangement according to claim 36 wherein during operation, the detector is further adapted to detect a fault in operation of the combined first amplifying circuit and RF path based on a detected difference signal.
38. The arrangement according to claim 37, wherein the detector is further adapted to detect a fault in operation in a segment of the RF path delimited by two first sensing points of the plurality of sensing points based on a difference of detected difference signals.
39. The arrangement according to claim 38, wherein the difference is based on a detected difference signal for a case where a terminating switch terminates an associated first sensing point and a case where the terminating switch does not terminate the associated first sensing point.
40. A method for load mismatch detection in a radio frequency (RF) circuital arrangement, the method comprising:
amplifying an RF signal via a first amplifying circuit;
based on the amplifying, matching a first amplified signal to a first load via a tunable matching circuit;
amplifying a scaled version of the RF signal via a second amplifying circuit, the second amplifying circuit being a reduced size version of the first amplifying circuit;
based on the matching, providing a second load to the second amplifying circuit;
based on the providing, measuring a difference in an operating characteristic between the first amplified signal and the second amplified signal, and based on the measuring, detecting a mismatch between the first amplified signal and the first load.
41. The method of claim 40, further comprising:
based on the detecting, tuning the tunable matching circuit, and
based on the tuning, matching the first amplified signal to the first load.
42. The method of claim 41, further comprising:
based on the matching, maintaining a desired voltage standing wave ratio (VSWR).
43. The method of claim 42, wherein the desired VSWR is no more than 1.5:1.
44. The method of claim 40, wherein the operating characteristic comprises one of: a) a voltage signal, b) a current signal, and c) a power signal.
45. The method of claim 40, wherein the providing of the second load is further dependent on a mode of operation of the first amplifying circuit.
46. The method of claim 45, wherein a mode of operation is in correspondence of a frequency band and/or channel of operation.
47. The method of claim 40, wherein the second amplifying circuit is a reduced size version of the first amplifying circuit by a factor of about 100 or more.
48. A method for component fault detection in a radio frequency (RF) circuital arrangement, the method comprising:
during a first phase of operation of the arrangement, performing the following steps i) to v):
i) amplifying an RF signal via a first amplifying circuit;
ii) based on the amplifying, matching a first amplified signal to a first load via a tunable matching circuit;
iii) based on the matching, storing a configuration of the tunable matching circuit;
iv) providing a second amplifying circuit, the second amplifying circuit being a reduced size version of the first amplifying circuit; and
v) based on the matching, providing a second load to the second amplifying circuit;
during a second phase of operation of the arrangement, performing the following steps vi) to x):
vi) restoring the configuration of the tunable matching circuit based on the matching;
vii) amplifying an RF signal via the first amplifying circuit;
viii) amplifying a scaled version of the RF signal via the second amplifying circuit;
ix) measuring a difference signal based on a difference in an operating characteristic between an amplified signal at the first load and an amplified signal at the second load; and
x) based on the measuring, determining a fault in the arrangement.
49. The method according to claim 48, wherein the operating characteristic comprises one of: a) a voltage signal, b) a current signal, and c) a power signal.
US14/272,415 2013-09-30 2014-05-07 Mismatch detection using replica circuit Active 2034-05-31 US9178493B1 (en)

Priority Applications (7)

Application Number Priority Date Filing Date Title
US14/272,415 US9178493B1 (en) 2013-09-30 2014-05-07 Mismatch detection using replica circuit
US14/883,321 US9535110B2 (en) 2013-09-30 2015-10-14 Mismatch detection using replica circuit
US15/341,955 US9864000B2 (en) 2013-09-30 2016-11-02 Mismatch detection using replica circuit
US15/352,477 US20170063314A1 (en) 2013-09-30 2016-11-15 Mismatch Detection using Replica Circuit
US15/829,761 US10184973B2 (en) 2014-05-07 2017-12-01 Mismatch detection using replica circuit
US16/206,828 US10768218B2 (en) 2014-05-07 2018-11-30 Mismatch detection using replica circuit
US17/003,498 US11519956B2 (en) 2014-05-07 2020-08-26 Mismatch detection using replica circuit

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US14/042,312 US9276527B2 (en) 2013-09-30 2013-09-30 Methods and devices for impedance matching in power amplifier circuits
US14/272,415 US9178493B1 (en) 2013-09-30 2014-05-07 Mismatch detection using replica circuit

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US14/883,321 Continuation US9535110B2 (en) 2013-09-30 2015-10-14 Mismatch detection using replica circuit

Publications (2)

Publication Number Publication Date
US9178493B1 US9178493B1 (en) 2015-11-03
US20150326206A1 true US20150326206A1 (en) 2015-11-12

Family

ID=52739540

Family Applications (4)

Application Number Title Priority Date Filing Date
US14/042,312 Active US9276527B2 (en) 2013-03-14 2013-09-30 Methods and devices for impedance matching in power amplifier circuits
US14/272,415 Active 2034-05-31 US9178493B1 (en) 2013-09-30 2014-05-07 Mismatch detection using replica circuit
US14/883,321 Active US9535110B2 (en) 2013-09-30 2015-10-14 Mismatch detection using replica circuit
US15/352,477 Abandoned US20170063314A1 (en) 2013-09-30 2016-11-15 Mismatch Detection using Replica Circuit

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US14/042,312 Active US9276527B2 (en) 2013-03-14 2013-09-30 Methods and devices for impedance matching in power amplifier circuits

Family Applications After (2)

Application Number Title Priority Date Filing Date
US14/883,321 Active US9535110B2 (en) 2013-09-30 2015-10-14 Mismatch detection using replica circuit
US15/352,477 Abandoned US20170063314A1 (en) 2013-09-30 2016-11-15 Mismatch Detection using Replica Circuit

Country Status (1)

Country Link
US (4) US9276527B2 (en)

Cited By (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9385765B2 (en) * 2014-10-31 2016-07-05 Skyworks Solutions, Inc. Diversity receiver front end system with phase-shifting components
US9535110B2 (en) 2013-09-30 2017-01-03 Peregrine Semiconductor Corporation Mismatch detection using replica circuit
US20170146591A1 (en) * 2013-09-30 2017-05-25 Peregrine Semiconductor Corporation Mismatch Detection Using Replica Circuit
US9838056B2 (en) 2015-05-28 2017-12-05 Skyworks Solutions, Inc. Integrous signal combiner
US9893752B2 (en) 2014-10-31 2018-02-13 Skyworks Solutions, Inc. Diversity receiver front end system with variable-gain amplifiers
WO2018084889A1 (en) * 2016-11-02 2018-05-11 Peregrine Semiconductor Corporation Mismatch detection using replica circuit
US10050694B2 (en) 2014-10-31 2018-08-14 Skyworks Solution, Inc. Diversity receiver front end system with post-amplifier filters
US10056874B1 (en) 2017-02-28 2018-08-21 Psemi Corporation Power amplifier self-heating compensation circuit
US10439563B2 (en) 2017-02-28 2019-10-08 Psemi Corporation Positive temperature coefficient bias compensation circuit
US10439562B2 (en) 2017-02-28 2019-10-08 Psemi Corporation Current mirror bias compensation circuit

Families Citing this family (34)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6804502B2 (en) 2001-10-10 2004-10-12 Peregrine Semiconductor Corporation Switch circuit and method of switching radio frequency signals
JP4659826B2 (en) 2004-06-23 2011-03-30 ペレグリン セミコンダクター コーポレーション RF front-end integrated circuit
US7910993B2 (en) 2005-07-11 2011-03-22 Peregrine Semiconductor Corporation Method and apparatus for use in improving linearity of MOSFET's using an accumulated charge sink
USRE48965E1 (en) 2005-07-11 2022-03-08 Psemi Corporation Method and apparatus improving gate oxide reliability by controlling accumulated charge
US20080076371A1 (en) 2005-07-11 2008-03-27 Alexander Dribinsky Circuit and method for controlling charge injection in radio frequency switches
US9653601B2 (en) 2005-07-11 2017-05-16 Peregrine Semiconductor Corporation Method and apparatus for use in improving linearity of MOSFETs using an accumulated charge sink-harmonic wrinkle reduction
JP5417346B2 (en) 2008-02-28 2014-02-12 ペレグリン セミコンダクター コーポレーション Method and apparatus for use in digitally tuning a capacitor in an integrated circuit element
US9294056B2 (en) 2013-03-12 2016-03-22 Peregrine Semiconductor Corporation Scalable periphery tunable matching power amplifier
US9331643B2 (en) 2013-09-30 2016-05-03 Peregrine Semiconductor Corporation Methods and devices for thermal control in power amplifier circuits
US9391566B2 (en) * 2013-11-15 2016-07-12 Peregrine Semiconductor Corporation Methods and devices for testing segmented electronic assemblies
US9407212B2 (en) 2013-11-15 2016-08-02 Peregrine Semiconductor Corporation Devices and methods for improving yield of scalable periphery amplifiers
US9438185B2 (en) 2013-11-15 2016-09-06 Peregrine Semiconductor Corporation Devices and methods for increasing reliability of scalable periphery amplifiers
US9438196B2 (en) 2014-02-14 2016-09-06 Peregrine Semiconductor Corporation Integrated tunable filter architecture
US9673155B2 (en) 2014-02-14 2017-06-06 Peregrine Semiconductor Corporation Integrated tunable filter architecture
WO2017040223A1 (en) 2015-08-28 2017-03-09 Skyworks Solutions, Inc. Tunable notch filter and contour tuning circuit
WO2017040221A1 (en) 2015-08-28 2017-03-09 Skyworks Solutions, Inc Tunable notch filter
US9966982B2 (en) * 2015-09-02 2018-05-08 Skyworks Solutions, Inc. Contour tuning circuit
CN108352853B (en) * 2015-11-04 2020-07-31 株式会社村田制作所 Wave splitting device and design method thereof
US11201595B2 (en) * 2015-11-24 2021-12-14 Skyworks Solutions, Inc. Cascode power amplifier with switchable output matching network
JP2017208729A (en) * 2016-05-19 2017-11-24 株式会社村田製作所 Power amplification module
US20180109228A1 (en) * 2016-10-14 2018-04-19 MACOM Technology Solution Holdings, Inc. Phase shifters for gallium nitride amplifiers and related methods
US10038414B2 (en) 2016-12-07 2018-07-31 Psemi Corporation RF switch with split tunable matching network
US10305433B2 (en) 2017-02-28 2019-05-28 Psemi Corporation Power amplifier self-heating compensation circuit
US20190097671A1 (en) * 2017-09-26 2019-03-28 Apple Inc. Converged transmitter architecture with reduced power consumption
US10236836B1 (en) 2017-12-01 2019-03-19 Psemi Corporation Tuned amplifier matching based on band switch setting
CN108336506B (en) * 2018-01-10 2021-02-23 宇龙计算机通信科技(深圳)有限公司 Antenna system and communication terminal
WO2019177943A1 (en) * 2018-03-14 2019-09-19 Skyworks Solutions, Inc. Electronically tuned rf termination
CN112154604A (en) 2018-05-23 2020-12-29 华为技术有限公司 Antenna controller for an antenna with a linear power amplifier
US10690708B2 (en) 2018-08-28 2020-06-23 Psemi Corporation Differential Phase and amplitude detector
US10587229B1 (en) 2018-12-11 2020-03-10 Psemi Corporation Multi-stage stacked power amplifier feedback circuit for improved performance
DE102019103015B4 (en) 2019-02-07 2021-11-18 Dr. Ing. H.C. F. Porsche Aktiengesellschaft Method and circuit for a high-impedance measuring amplifier that is insensitive to bias currents
KR102194705B1 (en) * 2019-03-19 2020-12-23 삼성전기주식회사 Band selection switch circuit and amplifying device
TWI710223B (en) * 2019-07-15 2020-11-11 立積電子股份有限公司 Radio frequency signal transmission circuit
CN111880074A (en) * 2020-06-29 2020-11-03 Oppo(重庆)智能科技有限公司 PCBA test fixture

Family Cites Families (38)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5973363A (en) 1993-07-12 1999-10-26 Peregrine Semiconductor Corp. CMOS circuitry with shortened P-channel length on ultrathin silicon on insulator
US6137355A (en) 1994-04-17 2000-10-24 Sevic; John F. Dual-mode amplifier with high efficiency and high linearity
US6137367A (en) 1998-03-24 2000-10-24 Amcom Communications, Inc. High power high impedance microwave devices for power applications
US7202734B1 (en) 1999-07-06 2007-04-10 Frederick Herbert Raab Electronically tuned power amplifier
US6377117B2 (en) 1999-07-27 2002-04-23 Conexant Systems, Inc. Method and system for efficiently transmitting energy from an RF device
US6255906B1 (en) 1999-09-30 2001-07-03 Conexant Systems, Inc. Power amplifier operated as an envelope digital to analog converter with digital pre-distortion
JP2001358606A (en) 2000-06-14 2001-12-26 Matsushita Electric Ind Co Ltd Time-division multiplexing type radio equipment
US6297696B1 (en) * 2000-06-15 2001-10-02 International Business Machines Corporation Optimized power amplifier
US6804502B2 (en) 2001-10-10 2004-10-12 Peregrine Semiconductor Corporation Switch circuit and method of switching radio frequency signals
US7170341B2 (en) 2003-08-05 2007-01-30 Motorola, Inc. Low power consumption adaptive power amplifier
US7353020B2 (en) 2003-11-17 2008-04-01 Hitachi Communication Technologies, Ltd. Radio access point testing apparatus and method of testing radio access point
US7248120B2 (en) 2004-06-23 2007-07-24 Peregrine Semiconductor Corporation Stacked transistor method and apparatus
US7161423B2 (en) 2004-06-30 2007-01-09 Silicon Laboratories Inc. Parallel power amplifier and associated methods
US7910993B2 (en) 2005-07-11 2011-03-22 Peregrine Semiconductor Corporation Method and apparatus for use in improving linearity of MOSFET's using an accumulated charge sink
US7532483B2 (en) 2006-06-09 2009-05-12 Peregrine Semiconductor Corporation Mounting integrated circuit dies for high frequency signal isolation
US7894546B2 (en) 2006-08-04 2011-02-22 Axiom Microdevices, Inc. Replica linearized power amplifier
US7893763B2 (en) * 2007-04-18 2011-02-22 Onq Technology, Inc. Apparatus and method for power added efficiency optimization of high amplification applications
US7486135B2 (en) * 2007-05-29 2009-02-03 Telefonaktiebolaget Lm Ericsson (Publ) Configurable, variable gain LNA for multi-band RF receiver
US7911277B2 (en) 2007-10-16 2011-03-22 Black Sand Technologies, Inc. Adaptively tuned RF power amplifier
US20090180403A1 (en) 2008-01-11 2009-07-16 Bogdan Tudosoiu Multi-band and multi-mode radio frequency front-end module architecture
US7795968B1 (en) 2008-01-12 2010-09-14 Peregrine Semiconductor Corporation Power ranging transmit RF power amplifier
JP5417346B2 (en) 2008-02-28 2014-02-12 ペレグリン セミコンダクター コーポレーション Method and apparatus for use in digitally tuning a capacitor in an integrated circuit element
US8112043B2 (en) 2008-04-11 2012-02-07 Infineon Technologies Ag Radio frequency communication devices and methods
US8330547B2 (en) * 2009-06-30 2012-12-11 Qualcomm, Incorporated Gain control linearity in an RF driver amplifier transmitter
US8150343B2 (en) * 2009-09-21 2012-04-03 Broadcom Corporation Dynamic stability, gain, efficiency and impedance control in a linear/non-linear CMOS power amplifier
US8188788B2 (en) 2010-04-23 2012-05-29 Samsung Electro-Mechanics Systems and methods for a discrete resizing of power devices with concurrent power combining structure for radio frequency power amplifier
US8314654B2 (en) * 2010-05-17 2012-11-20 Alcatel Lucent Multi-band high-efficiency Doherty amplifier
US8138829B2 (en) 2010-05-27 2012-03-20 Texas Instruments Incorporated Segmented power amplifier with varying segment activation
US8244194B2 (en) 2010-07-08 2012-08-14 Javelin Semiconductor, Inc. Narrow-band tunable radio frequency (RF) power amplifiers and related methods
TWI492549B (en) * 2012-10-09 2015-07-11 Realtek Semiconductor Corp Multi-modes power amplifier circuit, multi-mode wireless transmitting module and method therefor
US9219445B2 (en) 2012-12-28 2015-12-22 Peregrine Semiconductor Corporation Optimization methods for amplifier with variable supply power
US9602063B2 (en) 2013-03-12 2017-03-21 Peregrine Semiconductor Corporation Variable impedance match and variable harmonic terminations for different modes and frequency bands
US9294056B2 (en) 2013-03-12 2016-03-22 Peregrine Semiconductor Corporation Scalable periphery tunable matching power amplifier
US9595923B2 (en) 2013-03-14 2017-03-14 Peregrine Semiconductor Corporation Systems and methods for optimizing amplifier operations
US9276527B2 (en) 2013-09-30 2016-03-01 Peregrine Semiconductor Corporation Methods and devices for impedance matching in power amplifier circuits
US20150236798A1 (en) 2013-03-14 2015-08-20 Peregrine Semiconductor Corporation Methods for Increasing RF Throughput Via Usage of Tunable Filters
US9647631B2 (en) 2013-08-15 2017-05-09 Peregrine Semiconductor Corporation Tunable impedance matching network
US9331643B2 (en) 2013-09-30 2016-05-03 Peregrine Semiconductor Corporation Methods and devices for thermal control in power amplifier circuits

Cited By (24)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20170146591A1 (en) * 2013-09-30 2017-05-25 Peregrine Semiconductor Corporation Mismatch Detection Using Replica Circuit
US9535110B2 (en) 2013-09-30 2017-01-03 Peregrine Semiconductor Corporation Mismatch detection using replica circuit
US9864000B2 (en) * 2013-09-30 2018-01-09 Peregrine Semiconductor Corporation Mismatch detection using replica circuit
US10184973B2 (en) * 2014-05-07 2019-01-22 Psemi Corporation Mismatch detection using replica circuit
US11519956B2 (en) 2014-05-07 2022-12-06 Psemi Corporation Mismatch detection using replica circuit
US10768218B2 (en) 2014-05-07 2020-09-08 Psemi Corporation Mismatch detection using replica circuit
US10050694B2 (en) 2014-10-31 2018-08-14 Skyworks Solution, Inc. Diversity receiver front end system with post-amplifier filters
US9893752B2 (en) 2014-10-31 2018-02-13 Skyworks Solutions, Inc. Diversity receiver front end system with variable-gain amplifiers
US9571037B2 (en) 2014-10-31 2017-02-14 Skyworks Solutions, Inc. Diversity receiver front end system with impedance matching components
US9385765B2 (en) * 2014-10-31 2016-07-05 Skyworks Solutions, Inc. Diversity receiver front end system with phase-shifting components
US10205490B2 (en) 2014-10-31 2019-02-12 Skyworks Solutions, Inc. Diversity receiver front end system with tunable output matching circuit
US9667324B2 (en) 2014-10-31 2017-05-30 Skyworks Solutions, Inc. Diversity receiver front end system with amplifier phase compensation
US10873384B2 (en) * 2014-10-31 2020-12-22 Skyworks Solutions, Inc. Diversity receiver configurations with wide-band downstream amplifiers
US10009054B2 (en) 2015-05-28 2018-06-26 Skyworks Solutions, Inc. Impedance matching integrous signal combiner
US10447322B2 (en) 2015-05-28 2019-10-15 Skyworks Solutions, Inc. Integrous signal combiner
US11082077B2 (en) 2015-05-28 2021-08-03 Skyworks Solutions, Inc. Integrous signal combiner
US9838056B2 (en) 2015-05-28 2017-12-05 Skyworks Solutions, Inc. Integrous signal combiner
CN109923781A (en) * 2016-11-02 2019-06-21 派赛公司 Use the detection of mismatch of duplicate circuit
WO2018084889A1 (en) * 2016-11-02 2018-05-11 Peregrine Semiconductor Corporation Mismatch detection using replica circuit
US10439562B2 (en) 2017-02-28 2019-10-08 Psemi Corporation Current mirror bias compensation circuit
US10873308B2 (en) 2017-02-28 2020-12-22 Psemi Corporation Power amplifier self-heating compensation circuit
US10439563B2 (en) 2017-02-28 2019-10-08 Psemi Corporation Positive temperature coefficient bias compensation circuit
US10056874B1 (en) 2017-02-28 2018-08-21 Psemi Corporation Power amplifier self-heating compensation circuit
US11451205B2 (en) 2017-02-28 2022-09-20 Psemi Corporation Power amplifier self-heating compensation circuit

Also Published As

Publication number Publication date
US20160116525A1 (en) 2016-04-28
US9535110B2 (en) 2017-01-03
US20150091656A1 (en) 2015-04-02
US9178493B1 (en) 2015-11-03
US9276527B2 (en) 2016-03-01
US20170063314A1 (en) 2017-03-02

Similar Documents

Publication Publication Date Title
US9535110B2 (en) Mismatch detection using replica circuit
US9864000B2 (en) Mismatch detection using replica circuit
US11519956B2 (en) Mismatch detection using replica circuit
US9419565B2 (en) Hot carrier injection compensation
US8666338B2 (en) Multi-mode bypass driver amplifier with tunable load matching
US11923809B2 (en) Ultra compact multi-band transmitter with robust AM-PM distortion self-suppression techniques
US9698740B2 (en) Mode linearization switch circuit
US20140159818A1 (en) Doherty power amplifier with tunable impedance load
US9698739B2 (en) Automatic impedance matching using true power information
US7501897B2 (en) High-power amplifier
Zhang et al. A Millimeter-Wave Three-Way Doherty Power Amplifier for 5G NR OFDM
Van Bezooijen et al. Adaptive RF front-ends for hand-held applications
US10389316B1 (en) Apparatus and methods for power efficient CMOS and BiCMOS transmitters suitable for wireless applications
US10587229B1 (en) Multi-stage stacked power amplifier feedback circuit for improved performance
US8653886B2 (en) Method and arrangement in a mobile communications system
KR20170073459A (en) Power amplifier and wireless communication apparatus
US20180287560A1 (en) Dual operating mode power amplifying apparatus
US10693424B2 (en) Power amplifying apparatus with wideband linearity
Kim et al. Ka-Band Three-Stacked CMOS Power Amplifier With LC Shunt-Feedback to Enhance Gain and Stability
Kang RF reconfigurable predistorter for power amplifiers

Legal Events

Date Code Title Description
AS Assignment

Owner name: PEREGRINE SEMICONDUCTOR CORPORATION, CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:NOBBE, DAN WILLIAM;REEL/FRAME:033364/0468

Effective date: 20140610

STCF Information on status: patent grant

Free format text: PATENTED CASE

AS Assignment

Owner name: PSEMI CORPORATION, CALIFORNIA

Free format text: CHANGE OF NAME;ASSIGNOR:PEREGRINE SEMICONDUCTOR CORPORATION;REEL/FRAME:045749/0391

Effective date: 20171227

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8