US20130214948A1 - Single-ended to differential buffer circuit and method for coupling at least a single-ended input analog signal to a receiving circuit with differential inputs - Google Patents
Single-ended to differential buffer circuit and method for coupling at least a single-ended input analog signal to a receiving circuit with differential inputs Download PDFInfo
- Publication number
- US20130214948A1 US20130214948A1 US13/822,347 US201113822347A US2013214948A1 US 20130214948 A1 US20130214948 A1 US 20130214948A1 US 201113822347 A US201113822347 A US 201113822347A US 2013214948 A1 US2013214948 A1 US 2013214948A1
- Authority
- US
- United States
- Prior art keywords
- input
- output
- ended
- capacitors
- switched
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C27/00—Electric analogue stores, e.g. for storing instantaneous values
- G11C27/02—Sample-and-hold arrangements
- G11C27/024—Sample-and-hold arrangements using a capacitive memory element
- G11C27/026—Sample-and-hold arrangements using a capacitive memory element associated with an amplifier
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M1/00—Analogue/digital conversion; Digital/analogue conversion
- H03M1/12—Analogue/digital converters
- H03M1/124—Sampling or signal conditioning arrangements specially adapted for A/D converters
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F3/00—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
- H03F3/45—Differential amplifiers
- H03F3/45071—Differential amplifiers with semiconductor devices only
- H03F3/45076—Differential amplifiers with semiconductor devices only characterised by the way of implementation of the active amplifying circuit in the differential amplifier
- H03F3/45475—Differential amplifiers with semiconductor devices only characterised by the way of implementation of the active amplifying circuit in the differential amplifier using IC blocks as the active amplifying circuit
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F3/00—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
- H03F3/45—Differential amplifiers
- H03F3/45071—Differential amplifiers with semiconductor devices only
- H03F3/45479—Differential amplifiers with semiconductor devices only characterised by the way of common mode signal rejection
- H03F3/45928—Differential amplifiers with semiconductor devices only characterised by the way of common mode signal rejection using IC blocks as the active amplifying circuit
- H03F3/45968—Differential amplifiers with semiconductor devices only characterised by the way of common mode signal rejection using IC blocks as the active amplifying circuit by offset reduction
- H03F3/45982—Differential amplifiers with semiconductor devices only characterised by the way of common mode signal rejection using IC blocks as the active amplifying circuit by offset reduction by using a feedforward circuit
- H03F3/45986—Differential amplifiers with semiconductor devices only characterised by the way of common mode signal rejection using IC blocks as the active amplifying circuit by offset reduction by using a feedforward circuit using switching means, e.g. sample and hold
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2203/00—Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
- H03F2203/45—Indexing scheme relating to differential amplifiers
- H03F2203/45512—Indexing scheme relating to differential amplifiers the FBC comprising one or more capacitors, not being switched capacitors, and being coupled between the LC and the IC
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2203/00—Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
- H03F2203/45—Indexing scheme relating to differential amplifiers
- H03F2203/45536—Indexing scheme relating to differential amplifiers the FBC comprising a switch and being coupled between the LC and the IC
Definitions
- the present disclosure relates to a buffer circuit, in particular to a single-ended to differential buffer circuit, and to a method for coupling at least a single-ended input analog signal to a receiving circuit with differential inputs.
- U.S. Pat. No. 7,397,287 discloses a sample hold circuit which can convert a single-ended signal into a differential signal intended to be fed to a differential analog to digital converter.
- the above indicated sample and hold circuit which performs the function of an input buffer, comprises a differential operational amplifier, a first set of capacitors provided on an inverting side of the operational amplifier and a second set of capacitors provided on a non-inverting side of the operational amplifier.
- the sample and hold circuit of U.S. Pat. No. 7,397,287 there is the need of keeping the operational amplifier in the ON state during the track-and-hold phase of the input signal.
- the circuit of U.S. Pat. No. 7,397,287 must be replicated for each of said signals, thus requiring a significant increase in the area occupation.
- an object of the present invention is to provide a high input single-ended to differential buffer which is adapted to couple at least a single-ended input analog signal to a receiving circuit with differential inputs and which does not require the differential amplifier to be in power ON state during the sampling of the input signal.
- the single-ended to differential buffer circuit comprises an output section comprising a differential amplifier having a first and a second input, a first and a second output.
- the single-ended to differential buffer circuit comprises an input section comprising a first and a second switched capacitor, each adapted to sample the input analog signal and having a first side and a second side, the first sides of the first and second switched capacitors being controllably connectable/disconnectable to/from said first and second outputs respectively.
- the second sides of the first and second switched capacitors are controllably connectable/disconnectable to/from the first and second inputs of the differential amplifier respectively.
- the second sides of the first and second switched capacitors are controllably connectable/disconnectable to/from said second output and said first output respectively.
- a further object of the present invention is to provide a method for coupling at least a single-ended input analog signal to a receiving circuit with differential inputs, by means of an output section comprising a differential amplifier having a first and second input and a first and second output and by means of an input circuit section, associated to said single ended input analog signal, comprising a first and a second switched capacitor.
- the method comprises a step of sampling said input signal by controllably connecting said capacitors between a first node fed with said input signal and a second node fed with a reference voltage or connected to ground. The sampling step is such to establish an initial charge on said capacitors.
- the method comprises a subsequent step of connecting the first switched capacitor between said first input and said first output and connecting the second switched capacitor between said second input and said second output.
- the method comprises a subsequent step of restoring the initial charge on the switched capacitors by connecting said capacitors between said first output and said second output of the differential amplifier.
- FIG. 1 shows a very simplified schematic view of a mobile terminal
- FIG. 2 shows a schematic diagram of a first embodiment of circuit system comprising a single-ended to differential buffer circuit having an input section and an output section;
- FIG. 3 shows a schematic time diagram representing the operation of switching circuitry comprised in the single-ended to differential buffer circuit of FIG. 2 ;
- FIG. 4 shows a simplified flow chart of method for coupling at least a single-ended input analog signal to a receiving circuit with differential inputs
- FIG. 5 shows a variant embodiment of the input section of FIG. 2 .
- FIG. 1 illustrates a very schematic view of an embodiment of mobile terminal 1 , such as for example a mobile phone, comprising a circuit system 20 .
- the circuit system 20 comprises a single-ended to differential buffer circuit 21 , 22 adapted to couple at least a single-ended analog signal to a receiving circuit 24 with differential inputs.
- the receiving circuit 24 is for example, and without for this reason introducing any limitation, a fully differential general purpose analog to digital converter (GPADC) operating at a prescribed sampling frequency.
- GPS general purpose analog to digital converter
- the at least one single-ended analog signal comprises a plurality of slowly varying single-ended analog signals to be selectively coupled to the above mentioned GDADC 24 .
- the expression slowly varying analog signal has to be interpreted with the meaning that the analog signal has a maximum frequency significantly lower than the operating frequency of the GPADC 24 or in general the operating frequency of the receiving circuit 24 .
- said maximum frequency is lower than 1/10 of the above mentioned operating frequency.
- said maximum frequency is lower than 1/100 of the above mentioned operating frequency.
- the above maximum frequency is 500 Hz.
- the mobile terminal 1 comprises a circuit board 5 comprising a control and processing unit 6 coupled to the circuit system 20 , and more in particular to the GPADC 24 .
- the control and processing unit 6 is adapted to receive from the latter digital samples of the analog input signals and to process said signals for controlling the operation of the mobile terminal 1 .
- the control and processing unit 6 on the basis of the above mentioned digital samples is such to detect the status of an USB interface 7 of the mobile terminal 1 , to monitor the status of charge and the temperature of a battery 2 of the mobile terminal 1 , to monitor the status of an external accessory of the mobile terminal 1 , such for example an earphone or a battery charger removably connectable to a dedicated connection port 3 of the mobile terminal 1 .
- a mobile terminal such for example a mobile phone
- the circuit system 20 and in particular on the single-ended to differential buffer circuit 21 , 22 .
- the single-ended to differential buffer circuit 21 , 22 of the foregoing description can be also employed in systems and and/or devices different from a mobile terminal 1 , for example in products that contrary to mobile terminals don't have or require any remote connectivity, as it can be in general employed whenever there is the need of coupling at least one single-ended analog signal to a differential inputs receiving circuit.
- FIG. 2 shows a first embodiment of circuit system 20 comprising a single-ended to differential buffer circuit 21 , 22 adapted to couple one single-ended input analog signal V in to a receiving circuit 24 with differential inputs, such as the GPADC 24 of the mobile terminal 1 of FIG. 1 .
- the input analog signal is a slowly varying analog signal.
- the particular example of buffer circuit 21 , 22 of FIG. 2 is adapted to couple only one single-ended input analog signal V in to the GPADC 20 , but later in the description a different embodiment of circuit system will be also disclosed comprising a single-ended to differential buffer that is adapted to selectively couple a plurality of single-ended analog input signals to the same receiving circuit 24 .
- the single-ended to differential buffer circuit 21 , 22 comprises an output section 22 comprising a differential amplifier 25 having a first 31 and a second 32 input, a first 41 and a second 42 output.
- the first and second outputs are adapted to be connected to the receiving circuit 24 .
- the differential amplifier 25 is a resettable amplifier, to this end the output section 22 comprises a set, and in particular a couple, of controllable switches F 2 B.
- Such switches F 2 B are such to connect/disconnect the first input 31 to/from the first output 41 and to connect/disconnect the second input 32 to/from the second output 42 .
- the output section 22 further comprises a first and a second feedback capacitors C A1 , C A2 respectively connected between the first input 31 and the first output 41 and between the second input 32 and the second output 42 .
- the single-ended to differential buffer circuit 20 comprises an input section 21 comprising a first C S1 and a second C S2 switched capacitor, each adapted to sample the input analog signal V in .
- the first switched capacitor C S1 is adapted to sample the signal V in and the second capacitor is adapted to sample the same signal as ⁇ V in .
- the input section 21 and the output section 22 have been shown separated by the dotted line 23 .
- Each switched capacitor C S1 , C S2 has a first side p 1 ′,p 2 ′ and a second side p 1 ′′,p 2 ′′.
- the input section comprises a first 51 and second 52 input node for receiving respectively the input analog signal V in and a reference voltage signal or ground. In the particular example shown in FIG. 2 , the second input node 52 is connected to ground.
- the first sides p 1 ′, p 2 ′ of the first and second switched capacitors C S1 , C S2 are controllably connectable/disconnectable to/from the first 41 and second 42 outputs of the differential amplifier 25 respectively.
- a set, and in particular a couple, of dedicated controllable switches F 2 C is provided in the input section 21 .
- the second sides p 1 ′′, p 2 ′′ of the first C S1 and second C S2 switched capacitors are controllably connectable/disconnectable to/from the first 31 and second 32 inputs of the differential amplifier 25 respectively.
- a set, and in particular a couple, of dedicated controllable switches F 2 A is provided in the input section 21 .
- the second sides p 1 ′′, p 2 ′′ of the first and second switched capacitors C S1 , C S2 are controllably connectable/disconnectable to/from the second output 42 and the first output 41 respectively.
- a set, and in particular a couple, of dedicated controllable switches F 3 is provided in the input section 21 . It is important to observe that the sets of switches F 2 C and F 3 when are all in the closed state are such to connect each of the switched capacitors C S1 , C S2 between the first 41 and the second 42 output of the differential amplifier 25 .
- the first side p 1 ′ of the first switched capacitor C S1 is controllably connectable/disconnectable to/from the first input node 51 while the first side p 2 ′ of the second switched capacitor C S2 is controllably connectable/disconnectable to/from the second input node 52 .
- a set, and in particular a couple, of dedicated controllable switches F 1 B and F 1 A is provided in the input section 21 .
- the second side p 1 ′′ of the first switched capacitor C S1 is controllably connectable/disconnectable to/from the second input node 52 while the second side p 2 ′′ of the second switched capacitor C S2 is controllably connectable/disconnectable to/from the first input node 51 .
- a set, and in particular a couple, of dedicated controllable switches F 1 A and F 1 B is provided in the input section 21 .
- the single-ended to differential buffer circuit 21 , 22 is adapted to assume in sequence:
- each of the switched capacitors C S1 , C S2 is connected between the first input node 51 and the second input node 52 and therefore is adapted to be charged with an initial charge (switches F 1 A, F 1 B and F 2 B in the closed state, switches F 2 A, F 2 C and F 3 in the open state);
- a storing operating configuration in which the first switched capacitor C S1 is connected between the first input 31 and the first output 41 and in which the second switched capacitor C S2 is connected between the second input 32 and the second output 42 (switches F 2 A and F 2 C in the closed state, switches F 1 A, F 1 B, F 2 B and F 3 in the open state);
- each of the switched capacitors C S1 , C S2 is connected between the first output 41 and the second output 42 in order to restore on said capacitors C S1 , C S2 the initial charge (switches F 2 C and F 3 in the closed state, and switches F 1 A, F 1 B and F 2 B in the open state).
- T 0 indicates a time interval corresponding to an arbitrary initial condition.
- the switched capacitors C S1 , C S2 sample the input signal V in .
- C S1 samples a voltage V in
- C S2 samples the same voltage but as ⁇ V in .
- the differential amplifier 25 is reset.
- T 0 due to the voltages V in , and ⁇ V in the switched capacitors C S1 , C S2 are charged to a given charge that we will indicate as “initial charge”.
- V cm is the common mode voltage of the differential amplifier 25
- V o + is the voltage of the first output 41
- V o ⁇ is the voltage of the second output 42 .
- FIG. 5 shows a partial view of a variant embodiment of the input section of FIG. 2 , in which the input section 21 of FIG. 2 has been replaced by a plurality of input sections 21 (1) , 21 (2) , . . . , 21 (n) similar to the input section 21 of FIG. 2 , each dedicated to an associated input single-ended analog signal V in (1) , V in (2) , . . . , V in (n) to be selectively coupled, one at time, to a same receiving circuit 24 with differential inputs. It is important to remark that said input sections 21 (1) , 21 (2) , . . .
- an output section 22 comprising a differential amplifier 25 having a first 31 and second 32 input and a first 41 and second 42 output;
- an input circuit section 21 associated to said single ended input analog signal V in , comprising a first C S1 and a second C S2 switched capacitor.
- the method 100 comprises in sequence the steps of:
- T 8 ⁇ sampling 101 the input signal V in by controllably connecting the switched capacitors C S1 , C S2 between a first node 51 fed with the input signal V in and a second node 52 fed with a reference voltage or connected to ground, the sampling step 101 being such to establish an initial charge on the switched capacitors C S1 , C S2 ;
- Vin_Hold ⁇ time periods T 3 and T 4 connecting 102 the first switched capacitor C S1 between the first input 31 and the first output 41 and connecting 102 the second switched capacitor C S2 between the second input 32 and the second output 42 ;
- the sampling 101 , connecting 102 and restoring step 103 can be cyclically performed.
- the sampling step 101 (Vin_Sam) comprises:
- the above mentioned third operation comprises:
- the connecting step 102 (Vin_hold) comprises a first operation of connecting the second sides p 1 ′′,p 2 ′′ of the switched capacitors C S1 , C S2 to the inputs 31 , 32 of the differential amplifier 25 and a second operation of connecting the first sides p 1 ′, p 2 ′ of said capacitors to the outputs 41 , 42 of the differential amplifier 25 .
- the first and second operations of the connecting step 102 are performed in sequence.
- the charge restoring step 103 comprises the operations of:
- the method 100 is provided for selectively coupling a plurality of a single-ended input analog signals V in (1) , V in (2) , . . . , V in (n) to the receiving circuit 24 .
- the input section 21 comprises a plurality of dedicated input sections 21 (1) , 21 (2) , . . . , 21 (n) each associated to a corresponding input signal of said plurality.
- the method 100 further comprises the step (not shown in the diagram of FIG. 4 ), of selectively activating said dedicated input sections 21 (1) , 21 (2) , . . . , 21 (n) in a mutually exclusive way in order to making them cooperate, one at time, with the same, and therefore temporally shared, output section 22 .
- the above described buffer performs a single-ended to differential conversion, has a high input impedance and does not require the differential amplifier to be in the power ON state during the sampling step 101 (Vin_SAM).
- the multi-input embodiment is characterized by a relatively reduced area occupation.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Theoretical Computer Science (AREA)
- Amplifiers (AREA)
- Analogue/Digital Conversion (AREA)
Abstract
Description
- The present disclosure relates to a buffer circuit, in particular to a single-ended to differential buffer circuit, and to a method for coupling at least a single-ended input analog signal to a receiving circuit with differential inputs.
- In many applications there is the need to measure one or, usually, more single ended analog signals having relatively high source impedances. This is for example the case of mobile terminals, where there is the need to measure several operating parameters, such as the charge level of the battery, the temperature of the battery, the status of the connection to an external device, etc. Usually the analog signals that have to be measured are low frequency signals (for example from 0 to 500 Hz). A general purpose ADC (in short GPADC) is often used to convert the above mentioned signals from the analog to the digital domain while measuring them. In the latter case, the above conversion should be performed on the whole input signal dynamic range with the maximum accuracy of the ADC, i.e. with very low offset and gain error and low non-linearity errors (usually indicated with the acronyms INL—Integral Non Linearity—and DNL—Differential Non Linearity).
- U.S. Pat. No. 7,397,287 discloses a sample hold circuit which can convert a single-ended signal into a differential signal intended to be fed to a differential analog to digital converter. The above indicated sample and hold circuit, which performs the function of an input buffer, comprises a differential operational amplifier, a first set of capacitors provided on an inverting side of the operational amplifier and a second set of capacitors provided on a non-inverting side of the operational amplifier. In the sample and hold circuit of U.S. Pat. No. 7,397,287 there is the need of keeping the operational amplifier in the ON state during the track-and-hold phase of the input signal. Moreover, if there is the need of managing more input signals to be provided to the analog to digital converter, the circuit of U.S. Pat. No. 7,397,287 must be replicated for each of said signals, thus requiring a significant increase in the area occupation.
- In view of the above described problems, it is an object of the present invention is to provide a high input single-ended to differential buffer which is adapted to couple at least a single-ended input analog signal to a receiving circuit with differential inputs and which does not require the differential amplifier to be in power ON state during the sampling of the input signal.
- The single-ended to differential buffer circuit comprises an output section comprising a differential amplifier having a first and a second input, a first and a second output. The single-ended to differential buffer circuit comprises an input section comprising a first and a second switched capacitor, each adapted to sample the input analog signal and having a first side and a second side, the first sides of the first and second switched capacitors being controllably connectable/disconnectable to/from said first and second outputs respectively. The second sides of the first and second switched capacitors are controllably connectable/disconnectable to/from the first and second inputs of the differential amplifier respectively. The second sides of the first and second switched capacitors are controllably connectable/disconnectable to/from said second output and said first output respectively.
- According to an embodiment, by providing a plurality of dedicated input sections of the above described kind, each associated to a respective input analog signal, adapted to be selectively connected to a temporally shared output section of the above described kind, it is possible to provide a multi-input single ended to differential buffer circuit which does not require a significant increase in the area occupation, because it does not need a differential amplifier for each of the input analog single-ended signals to be coupled to the receiving circuit.
- A further object of the present invention is to provide a method for coupling at least a single-ended input analog signal to a receiving circuit with differential inputs, by means of an output section comprising a differential amplifier having a first and second input and a first and second output and by means of an input circuit section, associated to said single ended input analog signal, comprising a first and a second switched capacitor. The method comprises a step of sampling said input signal by controllably connecting said capacitors between a first node fed with said input signal and a second node fed with a reference voltage or connected to ground. The sampling step is such to establish an initial charge on said capacitors. The method comprises a subsequent step of connecting the first switched capacitor between said first input and said first output and connecting the second switched capacitor between said second input and said second output. The method comprises a subsequent step of restoring the initial charge on the switched capacitors by connecting said capacitors between said first output and said second output of the differential amplifier.
- According to an embodiment, by providing a plurality of dedicated input sections of the above described kind, each associated to a respective input analog signal, and selectively connecting such input sections to a temporally shared output section of the above described kind, it is possible to provide a method that is adapted to couple a plurality of input single-ended analog signals to a receiving circuit with differential inputs and which can be implemented with a circuit which does not require a significant increase in the area occupation.
- Further features and advantages of the present invention will become more apparent from the following detailed description of exemplary but non-limiting embodiments thereof, as illustrated in the attached figures, in which:
-
FIG. 1 shows a very simplified schematic view of a mobile terminal; -
FIG. 2 shows a schematic diagram of a first embodiment of circuit system comprising a single-ended to differential buffer circuit having an input section and an output section; -
FIG. 3 shows a schematic time diagram representing the operation of switching circuitry comprised in the single-ended to differential buffer circuit ofFIG. 2 ; -
FIG. 4 shows a simplified flow chart of method for coupling at least a single-ended input analog signal to a receiving circuit with differential inputs; -
FIG. 5 shows a variant embodiment of the input section ofFIG. 2 . - In the attached figures identical or similar elements will be indicated with the same reference numbers/symbols.
-
FIG. 1 illustrates a very schematic view of an embodiment ofmobile terminal 1, such as for example a mobile phone, comprising acircuit system 20. Thecircuit system 20 comprises a single-ended todifferential buffer circuit receiving circuit 24 with differential inputs. In the particular example shown, thereceiving circuit 24 is for example, and without for this reason introducing any limitation, a fully differential general purpose analog to digital converter (GPADC) operating at a prescribed sampling frequency. - According to an embodiment, the at least one single-ended analog signal comprises a plurality of slowly varying single-ended analog signals to be selectively coupled to the above mentioned GDADC 24. As far as the present description is concerned, the expression slowly varying analog signal has to be interpreted with the meaning that the analog signal has a maximum frequency significantly lower than the operating frequency of the
GPADC 24 or in general the operating frequency of thereceiving circuit 24. According to an embodiment, said maximum frequency is lower than 1/10 of the above mentioned operating frequency. According to a further embodiment, said maximum frequency is lower than 1/100 of the above mentioned operating frequency. According to a possible embodiment the above maximum frequency is 500 Hz. - According to an embodiment, the
mobile terminal 1 comprises acircuit board 5 comprising a control andprocessing unit 6 coupled to thecircuit system 20, and more in particular to theGPADC 24. The control andprocessing unit 6 is adapted to receive from the latter digital samples of the analog input signals and to process said signals for controlling the operation of themobile terminal 1. According to an exemplary embodiment, the control andprocessing unit 6 on the basis of the above mentioned digital samples is such to detect the status of anUSB interface 7 of themobile terminal 1, to monitor the status of charge and the temperature of abattery 2 of themobile terminal 1, to monitor the status of an external accessory of themobile terminal 1, such for example an earphone or a battery charger removably connectable to adedicated connection port 3 of themobile terminal 1. It is therefore clear that a plurality of input single-ended analog signal have to be selectively fed to theGPADC 24. In general, in typical applications related to mobile terminals there is the need of coupling up to ten or fifteen input single-ended signals to thedifferential GPADC 24. In general, such signals come from sources having relatively high output impedances. - As the general structure and the operation of a mobile terminal, such for example a mobile phone, are well known to a man skilled in the field, for sake of conciseness they will be not further detailed in the present description. On the contrary, the following description will be mainly focused on the
circuit system 20 and in particular on the single-ended todifferential buffer circuit differential buffer circuit mobile terminal 1, for example in products that contrary to mobile terminals don't have or require any remote connectivity, as it can be in general employed whenever there is the need of coupling at least one single-ended analog signal to a differential inputs receiving circuit. -
FIG. 2 shows a first embodiment ofcircuit system 20 comprising a single-ended todifferential buffer circuit receiving circuit 24 with differential inputs, such as theGPADC 24 of themobile terminal 1 ofFIG. 1 . The input analog signal is a slowly varying analog signal. The particular example ofbuffer circuit FIG. 2 is adapted to couple only one single-ended input analog signal Vin to theGPADC 20, but later in the description a different embodiment of circuit system will be also disclosed comprising a single-ended to differential buffer that is adapted to selectively couple a plurality of single-ended analog input signals to thesame receiving circuit 24. - With reference to
FIG. 2 , the single-ended todifferential buffer circuit output section 22 comprising adifferential amplifier 25 having a first 31 and a second 32 input, a first 41 and a second 42 output. The first and second outputs are adapted to be connected to thereceiving circuit 24. According to the embodiment shown, thedifferential amplifier 25 is a resettable amplifier, to this end theoutput section 22 comprises a set, and in particular a couple, of controllable switches F2B. Such switches F2B are such to connect/disconnect thefirst input 31 to/from thefirst output 41 and to connect/disconnect thesecond input 32 to/from thesecond output 42. - According to an actually preferred, but not for this reason limiting, embodiment the
output section 22 further comprises a first and a second feedback capacitors CA1, CA2 respectively connected between thefirst input 31 and thefirst output 41 and between thesecond input 32 and thesecond output 42. - The single-ended to
differential buffer circuit 20, comprises aninput section 21 comprising a first CS1 and a second CS2 switched capacitor, each adapted to sample the input analog signal Vin. In particular, the first switched capacitor CS1 is adapted to sample the signal Vin and the second capacitor is adapted to sample the same signal as −Vin. InFIG. 2 theinput section 21 and theoutput section 22 have been shown separated by thedotted line 23. - Each switched capacitor CS1, CS2 has a first side p1′,p2′ and a second side p1″,p2″. The input section comprises a first 51 and second 52 input node for receiving respectively the input analog signal Vin and a reference voltage signal or ground. In the particular example shown in
FIG. 2 , thesecond input node 52 is connected to ground. - The first sides p1′, p2′ of the first and second switched capacitors CS1, CS2 are controllably connectable/disconnectable to/from the first 41 and second 42 outputs of the
differential amplifier 25 respectively. To this end, a set, and in particular a couple, of dedicated controllable switches F2C is provided in theinput section 21. The second sides p1″, p2″ of the first CS1 and second CS2 switched capacitors are controllably connectable/disconnectable to/from the first 31 and second 32 inputs of thedifferential amplifier 25 respectively. To this end, a set, and in particular a couple, of dedicated controllable switches F2A is provided in theinput section 21. Moreover, the second sides p1″, p2″ of the first and second switched capacitors CS1, CS2 are controllably connectable/disconnectable to/from thesecond output 42 and thefirst output 41 respectively. To this end, a set, and in particular a couple, of dedicated controllable switches F3 is provided in theinput section 21. It is important to observe that the sets of switches F2C and F3 when are all in the closed state are such to connect each of the switched capacitors CS1, CS2 between the first 41 and the second 42 output of thedifferential amplifier 25. - According to the embodiment shown in
FIG. 2 , the first side p1′ of the first switched capacitor CS1 is controllably connectable/disconnectable to/from thefirst input node 51 while the first side p2′ of the second switched capacitor CS2 is controllably connectable/disconnectable to/from thesecond input node 52. To this end, a set, and in particular a couple, of dedicated controllable switches F1B and F1A is provided in theinput section 21. - Moreover, according to the embodiment shown in
FIG. 2 , the second side p1″ of the first switched capacitor CS1 is controllably connectable/disconnectable to/from thesecond input node 52 while the second side p2″ of the second switched capacitor CS2 is controllably connectable/disconnectable to/from thefirst input node 51. To this end, a set, and in particular a couple, of dedicated controllable switches F1A and F1B is provided in theinput section 21. - The single-ended to
differential buffer circuit - a sampling operating configuration in which each of the switched capacitors CS1, CS2 is connected between the
first input node 51 and thesecond input node 52 and therefore is adapted to be charged with an initial charge (switches F1A, F1B and F2B in the closed state, switches F2A, F2C and F3 in the open state); - a storing operating configuration in which the first switched capacitor CS1 is connected between the
first input 31 and thefirst output 41 and in which the second switched capacitor CS2 is connected between thesecond input 32 and the second output 42 (switches F2A and F2C in the closed state, switches F1A, F1B, F2B and F3 in the open state); - a charge restoring configuration in which each of the switched capacitors CS1, CS2 is connected between the
first output 41 and thesecond output 42 in order to restore on said capacitors CS1, CS2 the initial charge (switches F2C and F3 in the closed state, and switches F1A, F1B and F2B in the open state). - With reference to
FIGS. 2 and 3 the operation of the above described single-ended todifferential input buffer - In
FIG. 3 T0 indicates a time interval corresponding to an arbitrary initial condition. During interval T0 the switched capacitors CS1, CS2 sample the input signal Vin. In particular, CS1 samples a voltage Vin and CS2 samples the same voltage but as −Vin. Thedifferential amplifier 25 is reset. During T0 due to the voltages Vin, and −Vin the switched capacitors CS1, CS2 are charged to a given charge that we will indicate as “initial charge”. During T0 switches F1A, F1B and F2B in the closed state while switches F2A, F2C and F3 in the open state. If Vcm is the common mode voltage of thedifferential amplifier 25, the output voltage V0 of theamplifier 25 is Vo=Vo +−Vo −=Vcm−Vcm=0 V, where Vo + is the voltage of thefirst output 41 and Vo − is the voltage of thesecond output 42. - Starting from the above described configuration during interval T0, at the beginning of interval T1 switches F1A become open, and voltages Vin and −Vin remain stored on switched capacitors CS1 and CS2 respectively. In this way, signal dependent charge injection is avoided, at least at first order. The
differential amplifier 25 is reset and the output voltage Vo of theamplifier 25 is Vo=Vo +−Vo −=Vcm−Vcm=0 V. - Starting from the above described configuration during interval T1, at the beginning of interval T2 switches F1B become open. Accordingly the switched capacitors CS1 and CS2 become fully floating. Voltages Vin and −Vin remain stored on switched capacitors CS1 and CS2 respectively. The
differential amplifier 25 is reset and the output voltage Vo of theamplifier 25 is Vo=Vo +−Vo −=Vcm−Vcm=0 V. - Starting from the above described configuration during interval T2, at the beginning of interval T3 switches F2A become closed. Accordingly, the second sides p1″ and p2″ of the switched capacitors CS1 and CS2 are respectively connected to the
first input 31 and thesecond input 32 of thedifferential amplifier 25, such sides becoming therefore charged to Vcm. Thedifferential amplifier 25 is reset and the output voltage Vo of theamplifier 25 is Vo=Vo +−Vo −=Vcm−Vcm=0 V. - Starting from the above described configuration during interval T3, at the beginning of interval T4, switches F2B become open while switches F2C become closed. If all the capacitors CS1, CS2, CA1, CA2 have the same capacitance the output voltage of the
amplifier 25 is Vo=Vin. Without the capacitors CA1 and CA2, which are optional, Vo would be 2*Vin. It is therefore clear that the feedback switches CA1, CA2 perform a required attenuation, for example in the case in which the output voltage Vo might not be within the amplifier's output voltage range. During interval T4 the output voltage Vo can be sampled by thedifferential GPADC 24. - Starting from the above described configuration during interval T4, at the beginning of interval T5 switches F2A become open and switches F3 become closed. Each switched capacitor CS1, CS2 is therefore connected between the first 41 and second 42 outputs of the
differential amplifier 25. This configuration is such to restore on switched capacitors CS1, CS2 their initial charges. - Starting from the above described configuration during interval T5, at the beginning of interval T6 switches F2C and F3 become open, therefore the switched capacitors CS1, CS2 become fully floating with the same initial charge that they had during interval T0 (i.e. the charge determined by Vin on CS1 and −Vin on CS2).
- Starting from the above described configuration during interval T6, at the beginning of interval T7 switches F1A and F2B become closed. The
differential amplifier 25 is reset and the output voltage Vo of theamplifier 25 is Vo=Vo +-−Vo −=Vcm−Vcm=0 V. - Starting from the above described configuration during interval T7, at the beginning of interval T8 switches F1B become closed. The single ended to
differential buffer circuit differential amplifier 25 is reset and the output voltage Vo of theamplifier 25 is Vo=Vo +−Vo −=Vcm−Vcm=0 V. - It is clear from the above description of the operation of the single-ended to
differential buffer circuit differential buffer circuit -
FIG. 5 shows a partial view of a variant embodiment of the input section ofFIG. 2 , in which theinput section 21 ofFIG. 2 has been replaced by a plurality ofinput sections input section 21 ofFIG. 2 , each dedicated to an associated input single-ended analog signal Vin (1), Vin (2), . . . , Vin (n) to be selectively coupled, one at time, to asame receiving circuit 24 with differential inputs. It is important to remark that saidinput sections same output section 22 similar to the one already described with reference toFIG. 2 . In this way, it is advantageously possible to design a multi-input single-ended to differential buffer which, requiring only one shareddifferential amplifier 25, does not require a significant increase in the occupied area compared to the single input embodiment. - With reference to
FIGS. 3 and 4 , it must be observed that the above description of the operation of the single-ended todifferential buffer circuit method 100 for coupling at least a single-ended input analog signal Vin, and in particular a slowly varying signal, to a receivingcircuit 24 with differential inputs, by means of: - an
output section 22 comprising adifferential amplifier 25 having a first 31 and second 32 input and a first 41 and second 42 output; and - an
input circuit section 21, associated to said single ended input analog signal Vin, comprising a first CS1 and a second CS2 switched capacitor. - The
method 100 comprises in sequence the steps of: - Vin_Sam−time periods T0, T1, T2, T7 (the latter as a preliminary period to the actual sampling operation), T8−sampling 101 the input signal Vin by controllably connecting the switched capacitors CS1, CS2 between a
first node 51 fed with the input signal Vin and asecond node 52 fed with a reference voltage or connected to ground, thesampling step 101 being such to establish an initial charge on the switched capacitors CS1, CS2; - Vin_Hold−time periods T3 and T4−connecting 102 the first switched capacitor CS1 between the
first input 31 and thefirst output 41 and connecting 102 the second switched capacitor CS2 between thesecond input 32 and thesecond output 42; - Ch_Rest−time periods T5, T6−restoring 103 the initial charge on switched capacitors CS1, CS2 by connecting said capacitors between the
first output 41 and the second 42 output. - As indicated in
FIG. 4 by thearrow 110, after the restoringstep 103, thesampling 101, connecting 102 and restoringstep 103 can be cyclically performed. - The sampling step 101 (Vin_Sam) comprises:
- a first operation of connecting the switched capacitors CS1, CS2 to the
second node 52; - a second operation of connecting the switched capacitors CS1,CS2 to the
first node 51; - a third operation of disconnecting the first and second switched capacitors CS1, CS2 from
nodes - said first, second and third operations of the
sampling step 101 being performed in sequence. - According to an embodiment, the above mentioned third operation comprises:
- a first sub-operation of disconnecting the switched capacitors CS1, CS2 from the
second node 52; - a second subsequent sub-operation of disconnecting said capacitors CS1, CS2 from the
first node 51. - According to an embodiment, the connecting step 102 (Vin_hold) comprises a first operation of connecting the second sides p1″,p2″ of the switched capacitors CS1, CS2 to the
inputs differential amplifier 25 and a second operation of connecting the first sides p1′, p2′ of said capacitors to theoutputs differential amplifier 25. The first and second operations of the connectingstep 102 are performed in sequence. - According to an embodiment, the charge restoring step 103 (Ch_Rest) comprises the operations of:
- disconnecting the second side p1″ of the first switched capacitor CS1 from the
first input 31 and connecting it to thesecond output 42; - disconnecting the second side p2″ of the second switched capacitor CS2 from the
second input 32 and connecting it to thefirst output 41. - According to a variant embodiment, the
method 100 is provided for selectively coupling a plurality of a single-ended input analog signals Vin (1), Vin (2), . . . , Vin (n) to the receivingcircuit 24. Theinput section 21 comprises a plurality ofdedicated input sections method 100 further comprises the step (not shown in the diagram ofFIG. 4 ), of selectively activating saiddedicated input sections output section 22. - On the basis of the above disclosure, it can be seen how the objects of the present invention are fully reached. In particular, the above described buffer performs a single-ended to differential conversion, has a high input impedance and does not require the differential amplifier to be in the power ON state during the sampling step 101 (Vin_SAM). As already remarked, the multi-input embodiment is characterized by a relatively reduced area occupation.
- Naturally, in order to satisfy contingent and specific requirements, a person skilled in the art may apply to the above-described single-ended to differential buffer many modifications and variations, all of which, however, are included within the scope of protection of the invention as defined by the following claims.
Claims (15)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/822,347 US8947278B2 (en) | 2010-09-30 | 2011-09-08 | Single-ended to differential buffer circuit and method for coupling at least a single-ended input analog signal to a receiving circuit with differential inputs |
Applications Claiming Priority (6)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP10183195A EP2437268B1 (en) | 2010-09-30 | 2010-09-30 | Single-ended to differential buffer circuit and method for coupling at least a single-ended input analog signal to a receiving circuit with differential inputs |
EP10183195.6 | 2010-09-30 | ||
EP10183195 | 2010-09-30 | ||
US40578310P | 2010-10-22 | 2010-10-22 | |
US13/822,347 US8947278B2 (en) | 2010-09-30 | 2011-09-08 | Single-ended to differential buffer circuit and method for coupling at least a single-ended input analog signal to a receiving circuit with differential inputs |
PCT/EP2011/065562 WO2012041681A1 (en) | 2010-09-30 | 2011-09-08 | Single-ended to differential buffer circuit and method for coupling at least a single-ended input analog signal to a receiving circuit with differential inputs |
Publications (2)
Publication Number | Publication Date |
---|---|
US20130214948A1 true US20130214948A1 (en) | 2013-08-22 |
US8947278B2 US8947278B2 (en) | 2015-02-03 |
Family
ID=43726469
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/822,347 Active 2031-09-23 US8947278B2 (en) | 2010-09-30 | 2011-09-08 | Single-ended to differential buffer circuit and method for coupling at least a single-ended input analog signal to a receiving circuit with differential inputs |
Country Status (3)
Country | Link |
---|---|
US (1) | US8947278B2 (en) |
EP (1) | EP2437268B1 (en) |
WO (1) | WO2012041681A1 (en) |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPWO2018047457A1 (en) * | 2016-09-06 | 2019-06-24 | ソニーセミコンダクタソリューションズ株式会社 | Analog-to-digital converter, electronic device, and control method of analog-to-digital converter |
US20230134950A1 (en) * | 2021-11-03 | 2023-05-04 | Realtek Semiconductor Corporation | Single-ended to differential-ended converter circuit, successive-approximation register analog-to-digital converter utilizing same, and method of converting single-ended signal to differential-ended signal |
CN117118440A (en) * | 2023-10-23 | 2023-11-24 | 微龛(广州)半导体有限公司 | Temperature self-adaptive analog-to-digital converter, chip and electronic product |
TWI829190B (en) * | 2022-06-08 | 2024-01-11 | 新唐科技股份有限公司 | Conversion circuit for converting single input to differential input and system circuit using the same |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9300316B2 (en) * | 2014-02-28 | 2016-03-29 | Qualcomm Incorporated | Voltage doubling circuit for an analog to digital converter (ADC) |
CN105763041B (en) * | 2014-12-18 | 2018-10-26 | 瑞昱半导体股份有限公司 | Sample circuit and sampling method |
US11095303B1 (en) * | 2020-06-30 | 2021-08-17 | Dialog Semiconductor B.V. | Single-ended to differential circuit |
CN118381505A (en) * | 2024-06-21 | 2024-07-23 | 成都玖锦科技有限公司 | Reference voltage single slip driving circuit based on switch capacitor |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6169427B1 (en) * | 1998-12-10 | 2001-01-02 | National Semiconductor Corporation | Sample and hold circuit having single-ended input and differential output and method |
US7538618B2 (en) * | 2006-12-05 | 2009-05-26 | Electronics And Telecommunications Research Institute | Wideband active balun circuit based on differential amplifier |
US7843232B2 (en) * | 2009-02-27 | 2010-11-30 | Atmel Corporation | Dual mode, single ended to fully differential converter structure |
US7852252B2 (en) * | 2008-12-31 | 2010-12-14 | Intel Corporation | Single-ended to differential amplification and pipeline analog-to-digital conversion for digitally controlled DC-DC converters |
US8306494B2 (en) * | 2008-08-14 | 2012-11-06 | Broadcom Corporation | Method and system for a single-ended input low noise amplifier with differential output |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CA2027083C (en) | 1990-10-05 | 1996-05-28 | Kuang-Lu Lee | Fully differential sample and hold adder circuit |
US5220286A (en) | 1991-06-28 | 1993-06-15 | International Business Machines Corporation | Single ended to fully differential converters |
US6031399A (en) | 1998-02-13 | 2000-02-29 | National Semiconductor Corporation | Selectively configurable analog signal sampler |
US7113116B2 (en) * | 2005-01-26 | 2006-09-26 | Analog Devices, Inc. | Sample and hold apparatus |
JP4654998B2 (en) | 2005-11-08 | 2011-03-23 | 株式会社デンソー | Sample hold circuit and multiple D / A converter |
WO2008023395A1 (en) | 2006-08-25 | 2008-02-28 | Stmicroelectronics S.R.L. | Buffer device for switched capacity circuit |
JP4900065B2 (en) * | 2006-10-19 | 2012-03-21 | 株式会社デンソー | Multi-channel sample and hold circuit and multi-channel A / D converter |
-
2010
- 2010-09-30 EP EP10183195A patent/EP2437268B1/en active Active
-
2011
- 2011-09-08 WO PCT/EP2011/065562 patent/WO2012041681A1/en active Application Filing
- 2011-09-08 US US13/822,347 patent/US8947278B2/en active Active
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6169427B1 (en) * | 1998-12-10 | 2001-01-02 | National Semiconductor Corporation | Sample and hold circuit having single-ended input and differential output and method |
US7538618B2 (en) * | 2006-12-05 | 2009-05-26 | Electronics And Telecommunications Research Institute | Wideband active balun circuit based on differential amplifier |
US8306494B2 (en) * | 2008-08-14 | 2012-11-06 | Broadcom Corporation | Method and system for a single-ended input low noise amplifier with differential output |
US7852252B2 (en) * | 2008-12-31 | 2010-12-14 | Intel Corporation | Single-ended to differential amplification and pipeline analog-to-digital conversion for digitally controlled DC-DC converters |
US7843232B2 (en) * | 2009-02-27 | 2010-11-30 | Atmel Corporation | Dual mode, single ended to fully differential converter structure |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPWO2018047457A1 (en) * | 2016-09-06 | 2019-06-24 | ソニーセミコンダクタソリューションズ株式会社 | Analog-to-digital converter, electronic device, and control method of analog-to-digital converter |
US20230134950A1 (en) * | 2021-11-03 | 2023-05-04 | Realtek Semiconductor Corporation | Single-ended to differential-ended converter circuit, successive-approximation register analog-to-digital converter utilizing same, and method of converting single-ended signal to differential-ended signal |
TWI829190B (en) * | 2022-06-08 | 2024-01-11 | 新唐科技股份有限公司 | Conversion circuit for converting single input to differential input and system circuit using the same |
CN117118440A (en) * | 2023-10-23 | 2023-11-24 | 微龛(广州)半导体有限公司 | Temperature self-adaptive analog-to-digital converter, chip and electronic product |
Also Published As
Publication number | Publication date |
---|---|
EP2437268B1 (en) | 2013-01-02 |
WO2012041681A1 (en) | 2012-04-05 |
US8947278B2 (en) | 2015-02-03 |
EP2437268A1 (en) | 2012-04-04 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8947278B2 (en) | Single-ended to differential buffer circuit and method for coupling at least a single-ended input analog signal to a receiving circuit with differential inputs | |
CN100471068C (en) | High precision analog to digital converter | |
US10826523B2 (en) | Analog-to-digital converter, measurement arrangement and method for analog-to-digital conversion | |
US9391628B1 (en) | Low noise precision input stage for analog-to-digital converters | |
US8860600B1 (en) | Successive-approximation-register analog-to-digital converter for programmably amplifying amplitude of input signal and method thereof | |
EP2571168B1 (en) | Sample-and-hold circuit and a/d converter | |
US8223059B2 (en) | Switched-capacitor input circuit and analog-to-digital converter including the same | |
US20130050003A1 (en) | Sigma-delta analog to digital converter | |
US20090167362A1 (en) | Comparator | |
US10461769B2 (en) | ΔΣ modulator | |
CN108696279B (en) | Converter for converting voltage signal to time signal | |
CN103023499A (en) | Analog-digital converter and operating method thereof | |
KR101397252B1 (en) | Hybrid analog to digital converter and sensing apparatus using its | |
US8456337B1 (en) | System to interface analog-to-digital converters to inputs with arbitrary common-modes | |
CN111034053A (en) | Analog-to-digital converter | |
EP3432470B1 (en) | A circuit arrangement and a method for operating a circuit arrangement | |
US8836549B2 (en) | Use of logic circuit embedded into comparator for foreground offset cancellation | |
CN110324043B (en) | Pseudo-differential analog-to-digital converter | |
CN108512550B (en) | Differential sampling circuit | |
CN105703775B (en) | A kind of conversion method of integrating analog to digital converter and integral modulus | |
US10044368B2 (en) | Sigma delta analog to digital converter | |
US8008968B2 (en) | Multipath amplifier | |
CN103825596A (en) | Programmable switched capacitor integrator suitable for temperature sensor |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: ST-ERICSSON SA, SWITZERLAND Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:NICOLLINI, GERMANO;MINUTI, ALBERTO;ZAMPROGNO, MARCO;REEL/FRAME:030082/0173 Effective date: 20110207 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: ST-ERICSSON SA, EN LIQUIDATION, SWITZERLAND Free format text: STATUS CHANGE-ENTITY IN LIQUIDATION;ASSIGNOR:ST-ERICSSON SA;REEL/FRAME:037739/0493 Effective date: 20150223 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551) Year of fee payment: 4 |
|
AS | Assignment |
Owner name: OPTIS CIRCUIT TECHNOLOGY, LLC,, TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ST-ERICSSON SA, EN LIQUIDATION;REEL/FRAME:048504/0519 Effective date: 20160831 |
|
AS | Assignment |
Owner name: TELEFONAKTIEBOLAGET L M ERICSSON (PUBL), SWEDEN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:OPTIS CIRCUIT TECHNOLOGY, LLC,;REEL/FRAME:048529/0510 Effective date: 20181130 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |