US20130175704A1 - Discrete power transistor package having solderless dbc to leadframe attach - Google Patents

Discrete power transistor package having solderless dbc to leadframe attach Download PDF

Info

Publication number
US20130175704A1
US20130175704A1 US13/344,567 US201213344567A US2013175704A1 US 20130175704 A1 US20130175704 A1 US 20130175704A1 US 201213344567 A US201213344567 A US 201213344567A US 2013175704 A1 US2013175704 A1 US 2013175704A1
Authority
US
United States
Prior art keywords
integrated circuit
metal layer
die
circuit device
lead
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US13/344,567
Inventor
Gi-young Jeun
Kang Rim Choi
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
IXYS LLC
Original Assignee
IXYS LLC
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by IXYS LLC filed Critical IXYS LLC
Priority to US13/344,567 priority Critical patent/US20130175704A1/en
Assigned to IXYS CORPORATION reassignment IXYS CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CHOI, KANG RIM, JEUN, GI-YOUNG
Priority to EP13150118.1A priority patent/EP2613352A3/en
Priority to EP19173863.2A priority patent/EP3544053B1/en
Priority to EP21195812.9A priority patent/EP3940770A1/en
Publication of US20130175704A1 publication Critical patent/US20130175704A1/en
Priority to US15/452,699 priority patent/US20170178998A1/en
Priority to US16/179,432 priority patent/US10720376B2/en
Priority to US16/896,594 priority patent/US11387162B2/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/34Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
    • H01L23/36Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
    • H01L23/373Cooling facilitated by selection of materials for the device or materials for thermal expansion adaptation, e.g. carbon
    • H01L23/3735Laminates or multilayers, e.g. direct bond copper ceramic substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/34Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
    • H01L23/42Fillings or auxiliary members in containers or encapsulations selected or arranged to facilitate heating or cooling
    • H01L23/433Auxiliary members in containers characterised by their shape, e.g. pistons
    • H01L23/4334Auxiliary members in encapsulations
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49541Geometry of the lead-frame
    • H01L23/49562Geometry of the lead-frame for devices being provided for in H01L29/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/06Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
    • H01L2224/0601Structure
    • H01L2224/0603Bonding areas having different sizes, e.g. different heights or widths
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32245Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48245Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • H01L2224/48247Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • H01L2224/4847Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a wedge bond
    • H01L2224/48472Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a wedge bond the other connecting portion not on the bonding area also being a wedge bond, i.e. wedge-to-wedge
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/491Disposition
    • H01L2224/4911Disposition the connectors being bonded to at least one common bonding area, e.g. daisy chain
    • H01L2224/49111Disposition the connectors being bonded to at least one common bonding area, e.g. daisy chain the connectors connecting two common bonding areas, e.g. Litz or braid wires
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73265Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/02Containers; Seals
    • H01L23/04Containers; Seals characterised by the shape of the container or parts, e.g. caps, walls
    • H01L23/043Containers; Seals characterised by the shape of the container or parts, e.g. caps, walls the container being a hollow construction and having a conductive base as a mounting as well as a lead for the semiconductor body
    • H01L23/045Containers; Seals characterised by the shape of the container or parts, e.g. caps, walls the container being a hollow construction and having a conductive base as a mounting as well as a lead for the semiconductor body the other leads having an insulating passage through the base
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/492Bases or plates or solder therefor
    • H01L23/4924Bases or plates or solder therefor characterised by the materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L24/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L24/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L24/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/73Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/13Discrete devices, e.g. 3 terminal devices
    • H01L2924/1301Thyristor
    • H01L2924/13034Silicon Controlled Rectifier [SCR]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/13Discrete devices, e.g. 3 terminal devices
    • H01L2924/1304Transistor
    • H01L2924/1305Bipolar Junction Transistor [BJT]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation

Definitions

  • the described embodiments relate to packaged discrete power transistor devices.
  • a package known as the TO-247 package is often used to package a power transistor die.
  • a conventional TO-247 package includes three parallel extending metal leads, where the center lead extends from a center metal tab. The leads and the center tab are stamped from the same thick copper sheet.
  • the power transistor die is mounted to a top side of the center tab.
  • the center tab and the die are then overmolded with a plastic encapsulant such that the three leads extend parallel to one another from the amount of plastic encapsulant.
  • a backside surface of the metal tab is, however, left exposed and is not covered with encapsulant. This backside surface of metal forms the backside of the packaged device.
  • the backside of the tab is often electrically coupled to the bottom side of the integrated circuit die.
  • a high voltage may be present on the bottom side of the die and the backside of the package may be fixed to a metal heatsink.
  • insulating pads or washers are sometimes provided between the backside of the package and the heatsink to which the package is attached. These insulating pads or washers are thermally conductive, but prevent the high voltage from the backside of the package from being coupled to the heatsink.
  • a thin insulating member can be provided inside the package between the bottom side of the die and top side of the metal tab.
  • This thin insulating member is thermally conductive, but prevents the high voltage from the bottom side of the die from being coupled to the metal tab that forms the backside of the package.
  • the package can then be connected to the heatsink without an intervening insulating pads or washers.
  • U.S. Pat. No. 6,404,065 discloses a TO-247 outline package whose backside is electrically insulated from the bottom side of the die within the package. Rather than having a metal tab that extends from the center lead of the leadframe, the package involves a Direct-Bonded Copper (“DBC”) substrate. DBC substrates are also sometimes referred to as Direct Copper Bonded (“DCB”) substrates. In one example, the DBC substrate involves a substrate layer of ceramic insulator. This ceramic layer is sandwiched between a first (die-side) layer of copper and a second (back-side) layer of copper. The first die-side layer of copper is soldered to the center lead of the leadframe.
  • DBC Direct-Bonded Copper
  • DCB Direct Copper Bonded
  • the die is also die-attached to this first die-side layer of copper.
  • the second back-side layer of copper forms the backside of the package. Due to the insulating ceramic layer of the DBC substrate, the first and second layers of copper are thermally coupled to one another but the back-side copper layer is insulated from the die-side copper layer and the integrated circuit.
  • This DBC substrate package has been in use for about ten years, and has been quite successful.
  • a packaged power integrated circuit device includes a Direct-Bonded Copper (“DBC”) substrate.
  • DBC Direct-Bonded Copper
  • integrated circuit does not have to involve multiple transistors or multiple electrical components integrated together onto a semiconductor die, but rather the term integrated circuit encompasses a single discrete power transistor realized by itself (without other transistors) on a single semiconductor die using semiconductor processing manufacturing technologies.
  • the DBC substrate of the packaged power integrated circuit device includes an insulative substrate layer and at least one metal layer. Contact pads of a first lead are attached with solderless welds to the metal layer of the DBC substrate. One and only one power semiconductor integrated circuit die is attached to the DBC substrate.
  • a first bond pad on an upper surface of the die is wire bonded to a second lead, and a second bond pad on the upper surface of the die is wire bonded to a third lead.
  • the integrated circuit die, the wire bonds, and the metal layer of the DBC substrate are then covered with an amount of a plastic encapsulant.
  • Lead trimming is then performed to separate the first, second and third leads from the remainder of a leadframe.
  • the result is the packaged power integrated circuit device.
  • the packaged power integrated circuit device may have an outline that conforms to the TO-247 package outline.
  • the DBC substrate further includes a second metal layer.
  • the second metal layer is disposed on the opposite side of the insulative substrate layer from the first metal layer of the DBC substrate. After encapsulation, the second metal layer is exposed and is not covered by the plastic encapsulant. At least a part of the second metal layer forms a part of the backside of the packaged power integrated circuit device. In the final packaged power semiconductor integrated circuit package, the second metal layer is electrically insulated from the first metal layer, and from each of the three leads of the package.
  • the solderless weld between the first metal layer of the DBC substrate and the contact pads of the first lead is an ultrasonic weld.
  • Each contact pad of the first lead is ultrasonically welded to the metal layer of the DBC substrate by clamping the DBC substrate and the contact pad together with not more than about 0.05 Mpa.
  • Each weld is carried out by applying ultrasonic energy with a vibration amplitude of less than or equal to 20 micrometers at an oscillating frequency of approximately 20 kHz for approximately 0.3 seconds.
  • the contact pads of the first lead are nickel plated copper and are at least 0.25 mm thick (for example, 0.30 mm thick).
  • the upper surfaces of the contact pads of the first lead bear a pattern of indentations.
  • Each indentation may have a V-shape such that the indentations together form a waffle-like structure. The operation is repeatable and is carried out without metal layer lift off and without cracking of the insulative substrate layer of the DBC.
  • the solderless weld between the first metal layer of the DBC substrate and the contact pads of the first lead is a laser weld.
  • the welding is carried out by clamping the DBC substrate and the contact pads together with not more than about 0.05 Mpa.
  • Each contact pad is welded to the DBC substrate in numerous places. At each place, the contact pad is heated to its molten state using a pulse of 1064 nm laser energy at approximately 4.5 kW average power.
  • the upper surface of each contact pad of the first lead bears a row of mound-shaped protrusions and associated pits.
  • FIG. 1 is a perspective diagram of a Direct-Bonded Copper (“DBC”) substrate.
  • DBC Direct-Bonded Copper
  • FIG. 2 is a perspective diagram of a leadframe.
  • FIG. 3 is a cross-sectional showing the leadframe of FIG. 2 and the DBC substrate of FIG. 1 at the beginning of a package assembly process.
  • FIG. 4 is a cross-sectional diagram showing the leadframe and the DBC substrate at a subsequent time in the package assembly process.
  • FIG. 5 is a cross-sectional diagram that shows a contact pad and the DBC substrate both immediately before ultrasonic welding and immediately after ultrasonic welding.
  • FIG. 6 is a cross-sectional diagram that shows a copper lift off problem associated with a previous nonpublic and non-commercial attempt to ultrasonically weld a DBC substrate to a leadframe.
  • FIG. 7 is a cross-sectional diagram that shows an alumina cracking problem associated with the previous nonpublic and non-commercial attempt to ultrasonically weld a DBC substrate to a leadframe.
  • FIG. 8 is a table that sets forth parameters of a ultrasonic welding process used to attach DBC substrates to leadframe contact pads in accordance with one novel aspect.
  • FIG. 9 is a perspective view of a finished TO-247 packaged discrete power integrated circuit device, where the DBC substrate within the package is ultrasonically welded to contact pads of the center lead (the plastic encapsulant overmolding is not shown).
  • FIG. 10 is a diagram of the bottom of the device of FIG. 9 showing the DBC substrate and the bent down extension portion of the center lead (the encapsulant, the emitter and base leads, and the associated bond wires are not shown).
  • FIG. 11 is a simplified perspective diagram of a finished TO-247 device, where the DBC substrate is attached to the contact pads of the center lead with a solderless weld in accordance with one novel aspect.
  • the first, second and third leads extend parallel to one another from the amount of encapsulant 34 .
  • FIG. 12 is a flowchart of a method in accordance with one novel aspect.
  • FIG. 13 is a cross-sectional diagram of a second way that a DBC substrate can be connected to contact pads with a solderless weld.
  • FIG. 14 is a perspective view of a finished TO-247 packaged power integrated circuit device, where the DBC substrate is laser welded to the contact pads of the center lead (the plastic encapsulant overmolding is not shown).
  • FIG. 15 is a table that sets forth parameters of the laser welding process used to laser weld the DBC substrate to the contact pads in the structure of FIG. 14 .
  • first object when a first object is referred to as being disposed “over” or “on” a second object, it is to be understood that the first object can be directly on the second object, or an intervening object may be present between the first and second objects.
  • terms such as “front”, “back”, “upper”, “lower”, “top”, “bottom”, “underneath”, “underlying” and “down” are used herein to describe relative orientations between different parts of the structure being described, and it is to be understood that the overall structure being described can actually be oriented in any way in three-dimensional space.
  • FIG. 1 is a perspective diagram of a Direct-Bonded Copper (“DBC”) substrate 1 .
  • DBC substrate 1 involves a substrate layer 2 of an insulative material.
  • Substrate layer 2 is sandwiched between a first (die-side) layer 3 of metal and a second (back-side) layer 4 of metal.
  • the second back-side metal layer 4 is not seen in the perspective view of FIG. 1 because it is located underneath the structure pictured. Arrow 4 indicates that this second back-side metal layer 4 is disposed on the bottom side of the substrate layer 2 in the perspective shown.
  • substrate layer 2 is a layer of an insulative material such as an insulative ceramic.
  • the insulative ceramic is alumina (Al 2 O 3 ) that is 0.630 mm thick.
  • first die-side metal layer 3 is a layer of copper plated and a plating of a thin upper layer of nickel.
  • Metal layer 3 is at least 0.25 mm thick (for example, 0.30 mm thick).
  • the nickel plating (optional) is 10 micrometers thick.
  • Metal layer 3 may be referred to as a die-attach pad.
  • second back-side metal layer 4 is a layer of copper and a plating of a thin upper layer of nickel. Layer 4 is at least 0.25 mm thick (for example, 0.30 mm thick).
  • the nickel plating (optional) is 10 micrometers thick.
  • DBC substrate 1 is made by placing a first sheet of metal on top of the sheet of alumina, and placing a second sheet of metal under the sheet of alumina. The three sheets are then pressed together in a high temperature furnace such that the metal sheets are mechanically pressed and melted down and fixed to the top and bottom surfaces of the alumina. The outer surfaces of the metal layers take on the somewhat irregular non-planar surfaces of the alumina layer. Irregularities of the alumina transfer through the metal layer sheets. After pressing, the metal sheets are patterned and etched using standard lithographic and etching processes. The resulting etched structure is then sectioned into smaller rectangular pieces. FIG. 1 shows one of these rectangular pieces.
  • the outer edges of the first die-side metal layer are set back from the outer edges of substrate layer 2 so that a later-applied encapsulant will better cover the side edges of the die-side metal layer.
  • the width of substrate layer 2 is about 14.2 mm and the length of layer substrate 2 is about 17.0 mm.
  • FIG. 2 is a perspective diagram of a leadframe 5 .
  • Leadframe 5 is stamped from a single sheet of thick copper. The copper of the sheet is nickel plated. In another example, bare copper is used.
  • a center portion of leadframe 5 involves a first lead portion 6 , a second lead portion 7 , and a third lead portion 8 . Extending from the first lead portion 6 is a bent down extension portion 10 that terminates in two opposing finger-like contact pads 11 and 12 . Extending from second lead portion 7 is a bonding extension portion 9 . Extending from third lead portion 8 is a bonding extension portion 13 .
  • FIG. 3 is a cross-sectional diagram showing leadframe 5 and DBC substrate 1 at the beginning of a package assembly process.
  • FIG. 4 is a cross-sectional diagram showing leadframe 5 and DBC substrate 1 at a subsequent time in the package assembly process.
  • the leadframe and the DBC substrate are brought together as illustrated so that each pair of leadframe contact pads makes contact with a corresponding DBC substrate.
  • Each leadframe contact pad is then attached with a solderless weld to a corresponding portion of the first die-side layer of the associated DBC substrate.
  • the solderless weld is an ultrasonic weld.
  • Sinusoidal waveform 44 is a representation of the relative ultrasonic movement that causes the welding to occur.
  • FIG. 5 is a cross-sectional diagram that shows contact pad 12 and the edge of first die-side metal layer 3 in further detail both immediately before ultrasonic welding and immediately after ultrasonic welding.
  • contact pad 12 is pressed down into and past the upper surface 45 of first die-side layer 3 by approximately 0.05 millimeters.
  • an amount of metal 14 may pile up at the side edge 15 of contact pad 12 as pictured in the right portion of FIG. 5 .
  • the weld is a solderless weld.
  • FIG. 8 is a table that sets forth parameters of the ultrasonic welding process used to attach DBC substrates to leadframe contact pads in accordance with one novel aspect.
  • each ultrasonic weld is carried out using 20 kHz ultrasonic vibrations, having a peak-to-peak vibration amplitude of less than or equal to approximately 20 micrometers, for 0.25 seconds, under a welding pressure of not more than 0.05 Mpa.
  • the parameters of FIG. 8 are used in the ultrasonic welding process, little or none of the lift off and cracking illustrated in FIG. 6 and FIG. 7 are seen to occur.
  • a single power integrated circuit die is attached to the die-side metal layer of each DBC substrate.
  • the single power integrated circuit die may, for example, be a power rectifier die, a power regulator die, a silicon controlled rectifier die, a power bipolar transistor integrated circuit die, a power insulated gate bipolar transistor circuit die, or a power field effect transistor integrated circuit die.
  • bond pads on the top surfaces of the integrated circuit dice are wire bonded in conventional fashion to the corresponding wire bond portions of the corresponding leads of the leadframe.
  • each die is overmolded with an amount of plastic encapsulant in conventional fashion.
  • the back-side metal layer of each DBC substrate is, however, left at least partially exposed and is not entirely overmolded.
  • conventional lead trimming is performed to cut individual TO-247 packaged devices from the leadframe. The wirebonding, the overmolding with encapsulant, and the trimming of interconnection portions of the leadframe to make the individual packaged devices are processes known in the art.
  • FIG. 9 is a perspective view of one such finished TO-247 packaged device 22 with its plastic encapsulant overmolding not shown.
  • the upper surfaces of contact pads 11 and 12 have nonplanar waffle-like indentations and contours 23 .
  • the indentations may be of the shape of intersecting rows and columns of V-shaped trenches.
  • These indentations and contours 23 are a result of the force applied by an ultrasonic welding head.
  • teeth or ridges on the bottom of the ultrasonic head cut down into the upper surface of the contact pads, thereby leaving the waffle-like indentations that correspond to the shape of the teeth or ridges.
  • the type of marks left need not be waffle-like indentations rather may be nonplanar structures of another shape depending on the structure of the gripping bottom surface of the ultrasonic head.
  • One and only one power semiconductor integrated circuit die 24 is die-attached to the first die-side metal layer 3 of DBC substrate 1 .
  • integrated circuit 24 is a discrete power bipolar transistor integrated circuit die.
  • the bottom side of die 24 is the collector electrode 25 .
  • Collector electrode 25 is electrically and mechanically connected to the upper surface of the first die-side metal layer 3 , and through this layer of metal and through contact pads 11 and 12 , and bent down extension portion 10 , to the center lead 6 of the TO-247 packaged device 22 .
  • An emitter contact pad 26 on the upper surface of die 24 is electrically coupled via multiple aluminum bond wires 27 - 29 to the lead extension portion 9 of packaged device 22 .
  • a base contact pad 30 on the upper surface of die 24 is electrically coupled via bond wire 31 to lead extension portion 13 of packaged device 22 .
  • the emitter and base leads 7 and 8 are held in place in the positions illustrated in FIG. 9 by the plastic encapsulant.
  • the locations of the ultrasonic welds at the interfaces between the bottom of contact pads 11 and 12 and the top surface of die-side metal layer 3 are roughly identified by arrows 32 and 33 .
  • FIG. 10 is a diagram of the bottom of the device of FIG. 9 , showing the DBC substrate 1 and bent down extension portion 10 of the center lead.
  • the encapsulant, the emitter and base leads, and the associated bond wires, are not shown in the simplified diagram of FIG. 10 .
  • FIG. 11 is a simplified perspective diagram of the finished TO-247 device 22 .
  • the amount of plastic encapsulant 34 is shown.
  • This encapsulant 34 covers the die 24 , the bond wires 27 - 29 and 31 , and the upper die-side metal layer 3 of the DBC substrate 1 .
  • the back-side metal layer 4 of DBC substrate 1 is not covered with encapsulant, but rather is exposed and forms the backside of the packaged device 22 .
  • This back-side metal layer 4 is not shown in FIG. 11 because it is the bottom side of the device pictured in the FIG. 11 .
  • FIG. 12 is a flowchart of a method 100 in accordance with one novel aspect.
  • a first metal layer of a DBC substrate is attached to at least one lead with a solderless weld, thereby forming an assembly (step 101 ).
  • the solderless weld may be an ultrasonic weld.
  • the solderless weld may be a laser weld.
  • a first of the leads is a lead involving contact pads 11 and 12 , bent portion 10 , and lead portion 7 ; a second of the leads is a lead involving portion 9 and lead portion 6 ; and a third of the leads is a lead involving portion 13 and lead portion 8 .
  • step 102 one and only one power semiconductor integrated circuit is attached to the first metal layer of the assembly.
  • the resulting DBC substrate and lead assembly is then incorporated (step 103 ) into a packaged power integrated circuit device.
  • this incorporation involves wire bonding the die to the second and third leads, involves encapsulating the die and DBC/lead assembly, and involves lead trimming to form the resulting packaged power integrated circuit device.
  • the resulting packaged power integrated circuit device conforms to the TO-247 outline and is the package 22 of FIG. 11 .
  • FIG. 13 is a diagram of a second way that DBC substrate 1 can be connected to contact pads 11 and 12 with a solderless weld.
  • laser light source device 35 and laser light 36 are used to laser weld contact pads 11 and 12 to the die-side metal layer 3 of DBC substrate 1 .
  • Laser light 36 provides localized heating to carry out the weld.
  • the term “laser” is used here loosely. Energy from a high energy light source (whether laser light or another type of light) is used to heat small localized portions of contact pads 11 and 12 and thereby to weld the contact pads to the underlying metal layer 3 . In one example, there is no intervening solder disposed between the contact pads 11 and 12 and the underlying metal layer 3 .
  • the weld is a solderless weld.
  • FIG. 14 is a perspective view of a finished packed integrated circuit device 37 without its amount of encapsulant overmolding.
  • the structure 37 of FIG. 14 is similar to the structure of FIG. 9 , except that in the case of the structure 37 of FIG. 14 the contact pads 11 and 12 have been laser welded to DBC substrate 1 .
  • the upper surface of each of contact pads 11 and 12 is has a row of five mound-shaped protrusions and corresponding pits.
  • Reference numeral 38 identifies the right most such mound-shaped protrusion and pit structure on the top surface of contact pad 12 .
  • Each mound and pit structure is formed as a result of application of pulses of laser energy.
  • the pulses of laser energy locally heat part of a contact pad to a molten state and cause it to fuse to a part of the upper surface of die-side metal layer 3 of the DBC substrate.
  • the locations of the laser welds at the interfaces between the bottom of contact pads 11 and 12 and the top surface of die-side metal layer 3 are roughly identified by arrows 39 and 40 .
  • FIG. 15 is a table that sets forth parameters of the laser welding process used to weld the DBC substrate 1 of FIG. 14 to the contact pads 11 and 12 of FIG. 14 to make the packaged device of FIG. 14 .
  • the packaged semiconductor device, the DBC substrate of the packaged semiconductor device, and the leads of the packaged semiconductor device are as described in U.S. Pat. No. 6,404,065.
  • the packaged semiconductor device may conform to a package outline, such as the TO-220 outline, the TO-264 outline, or the SOT-227B outline.
  • a package outline such as the TO-220 outline, the TO-264 outline, or the SOT-227B outline.

Abstract

A packaged power transistor device includes a Direct-Bonded Copper (“DBC”) substrate. Contact pads of a first lead are attached with solderless welds to a metal layer of the DBC substrate. In a first example, the solderless welds are ultrasonic welds. In a second example, the solderless welds are laser welds. A single power transistor realized on a single semiconductor die is attached to the DBC substrate. In one example, a first bond pad of the die is wire bonded to a second lead, and a second bond pad of the die is wire bonded to a third lead. The die, the wire bonds, and the metal layer of the DBC substrate are covered with an amount of plastic encapsulant. Lead trimming is performed to separate the first, second and third leads from the remainder of a leadframe, the result being the packaged power transistor device.

Description

    TECHNICAL FIELD
  • The described embodiments relate to packaged discrete power transistor devices.
  • BACKGROUND INFORMATION
  • A package known as the TO-247 package is often used to package a power transistor die. A conventional TO-247 package includes three parallel extending metal leads, where the center lead extends from a center metal tab. The leads and the center tab are stamped from the same thick copper sheet. The power transistor die is mounted to a top side of the center tab. The center tab and the die are then overmolded with a plastic encapsulant such that the three leads extend parallel to one another from the amount of plastic encapsulant. A backside surface of the metal tab is, however, left exposed and is not covered with encapsulant. This backside surface of metal forms the backside of the packaged device. The backside of the tab is often electrically coupled to the bottom side of the integrated circuit die. In operation, a high voltage may be present on the bottom side of the die and the backside of the package may be fixed to a metal heatsink. For various reasons including safety reasons, it is undesirable that the high voltage from the bottom side of the die be present on the heatsink. Accordingly, insulating pads or washers are sometimes provided between the backside of the package and the heatsink to which the package is attached. These insulating pads or washers are thermally conductive, but prevent the high voltage from the backside of the package from being coupled to the heatsink. Alternatively, a thin insulating member can be provided inside the package between the bottom side of the die and top side of the metal tab. This thin insulating member is thermally conductive, but prevents the high voltage from the bottom side of the die from being coupled to the metal tab that forms the backside of the package. The package can then be connected to the heatsink without an intervening insulating pads or washers. These different structures for providing high voltage isolation are undesirable in certain circumstances of for various reasons.
  • U.S. Pat. No. 6,404,065 discloses a TO-247 outline package whose backside is electrically insulated from the bottom side of the die within the package. Rather than having a metal tab that extends from the center lead of the leadframe, the package involves a Direct-Bonded Copper (“DBC”) substrate. DBC substrates are also sometimes referred to as Direct Copper Bonded (“DCB”) substrates. In one example, the DBC substrate involves a substrate layer of ceramic insulator. This ceramic layer is sandwiched between a first (die-side) layer of copper and a second (back-side) layer of copper. The first die-side layer of copper is soldered to the center lead of the leadframe. The die is also die-attached to this first die-side layer of copper. After overmolding with plastic encapsulant, the second back-side layer of copper forms the backside of the package. Due to the insulating ceramic layer of the DBC substrate, the first and second layers of copper are thermally coupled to one another but the back-side copper layer is insulated from the die-side copper layer and the integrated circuit. This DBC substrate package has been in use for about ten years, and has been quite successful.
  • SUMMARY
  • A packaged power integrated circuit device includes a Direct-Bonded Copper (“DBC”) substrate. The term “integrated circuit”, as it is used here, does not have to involve multiple transistors or multiple electrical components integrated together onto a semiconductor die, but rather the term integrated circuit encompasses a single discrete power transistor realized by itself (without other transistors) on a single semiconductor die using semiconductor processing manufacturing technologies. The DBC substrate of the packaged power integrated circuit device includes an insulative substrate layer and at least one metal layer. Contact pads of a first lead are attached with solderless welds to the metal layer of the DBC substrate. One and only one power semiconductor integrated circuit die is attached to the DBC substrate. In one example, a first bond pad on an upper surface of the die is wire bonded to a second lead, and a second bond pad on the upper surface of the die is wire bonded to a third lead. The integrated circuit die, the wire bonds, and the metal layer of the DBC substrate are then covered with an amount of a plastic encapsulant. Lead trimming is then performed to separate the first, second and third leads from the remainder of a leadframe. The result is the packaged power integrated circuit device. The packaged power integrated circuit device may have an outline that conforms to the TO-247 package outline.
  • In one example, the DBC substrate further includes a second metal layer. The second metal layer is disposed on the opposite side of the insulative substrate layer from the first metal layer of the DBC substrate. After encapsulation, the second metal layer is exposed and is not covered by the plastic encapsulant. At least a part of the second metal layer forms a part of the backside of the packaged power integrated circuit device. In the final packaged power semiconductor integrated circuit package, the second metal layer is electrically insulated from the first metal layer, and from each of the three leads of the package.
  • In a first example, the solderless weld between the first metal layer of the DBC substrate and the contact pads of the first lead is an ultrasonic weld. Each contact pad of the first lead is ultrasonically welded to the metal layer of the DBC substrate by clamping the DBC substrate and the contact pad together with not more than about 0.05 Mpa. Each weld is carried out by applying ultrasonic energy with a vibration amplitude of less than or equal to 20 micrometers at an oscillating frequency of approximately 20 kHz for approximately 0.3 seconds. The contact pads of the first lead are nickel plated copper and are at least 0.25 mm thick (for example, 0.30 mm thick). In one example, after ultrasonic welding, the upper surfaces of the contact pads of the first lead bear a pattern of indentations. Each indentation may have a V-shape such that the indentations together form a waffle-like structure. The operation is repeatable and is carried out without metal layer lift off and without cracking of the insulative substrate layer of the DBC.
  • In a second example, the solderless weld between the first metal layer of the DBC substrate and the contact pads of the first lead is a laser weld. The welding is carried out by clamping the DBC substrate and the contact pads together with not more than about 0.05 Mpa. Each contact pad is welded to the DBC substrate in numerous places. At each place, the contact pad is heated to its molten state using a pulse of 1064 nm laser energy at approximately 4.5 kW average power. In one example, after laser welding, the upper surface of each contact pad of the first lead bears a row of mound-shaped protrusions and associated pits.
  • Further details and embodiments and techniques are described in the detailed description below. This summary does not purport to define the invention. The invention is defined by the claims.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The accompanying drawings, where like numerals indicate like components, illustrate embodiments of the invention.
  • FIG. 1 is a perspective diagram of a Direct-Bonded Copper (“DBC”) substrate.
  • FIG. 2 is a perspective diagram of a leadframe.
  • FIG. 3 is a cross-sectional showing the leadframe of FIG. 2 and the DBC substrate of FIG. 1 at the beginning of a package assembly process.
  • FIG. 4 is a cross-sectional diagram showing the leadframe and the DBC substrate at a subsequent time in the package assembly process.
  • FIG. 5 is a cross-sectional diagram that shows a contact pad and the DBC substrate both immediately before ultrasonic welding and immediately after ultrasonic welding.
  • FIG. 6 is a cross-sectional diagram that shows a copper lift off problem associated with a previous nonpublic and non-commercial attempt to ultrasonically weld a DBC substrate to a leadframe.
  • FIG. 7 is a cross-sectional diagram that shows an alumina cracking problem associated with the previous nonpublic and non-commercial attempt to ultrasonically weld a DBC substrate to a leadframe.
  • FIG. 8 is a table that sets forth parameters of a ultrasonic welding process used to attach DBC substrates to leadframe contact pads in accordance with one novel aspect.
  • FIG. 9 is a perspective view of a finished TO-247 packaged discrete power integrated circuit device, where the DBC substrate within the package is ultrasonically welded to contact pads of the center lead (the plastic encapsulant overmolding is not shown).
  • FIG. 10 is a diagram of the bottom of the device of FIG. 9 showing the DBC substrate and the bent down extension portion of the center lead (the encapsulant, the emitter and base leads, and the associated bond wires are not shown).
  • FIG. 11 is a simplified perspective diagram of a finished TO-247 device, where the DBC substrate is attached to the contact pads of the center lead with a solderless weld in accordance with one novel aspect. The first, second and third leads extend parallel to one another from the amount of encapsulant 34.
  • FIG. 12 is a flowchart of a method in accordance with one novel aspect.
  • FIG. 13 is a cross-sectional diagram of a second way that a DBC substrate can be connected to contact pads with a solderless weld.
  • FIG. 14 is a perspective view of a finished TO-247 packaged power integrated circuit device, where the DBC substrate is laser welded to the contact pads of the center lead (the plastic encapsulant overmolding is not shown).
  • FIG. 15 is a table that sets forth parameters of the laser welding process used to laser weld the DBC substrate to the contact pads in the structure of FIG. 14.
  • DETAILED DESCRIPTION
  • Reference will now be made in detail to background examples and some embodiments of the invention, examples of which are illustrated in the accompanying drawings. In the description and claims below, when a first object is referred to as being disposed “over” or “on” a second object, it is to be understood that the first object can be directly on the second object, or an intervening object may be present between the first and second objects. Similarly, terms such as “front”, “back”, “upper”, “lower”, “top”, “bottom”, “underneath”, “underlying” and “down” are used herein to describe relative orientations between different parts of the structure being described, and it is to be understood that the overall structure being described can actually be oriented in any way in three-dimensional space.
  • FIG. 1 is a perspective diagram of a Direct-Bonded Copper (“DBC”) substrate 1. DBC substrate 1 involves a substrate layer 2 of an insulative material. Substrate layer 2 is sandwiched between a first (die-side) layer 3 of metal and a second (back-side) layer 4 of metal. The second back-side metal layer 4 is not seen in the perspective view of FIG. 1 because it is located underneath the structure pictured. Arrow 4 indicates that this second back-side metal layer 4 is disposed on the bottom side of the substrate layer 2 in the perspective shown.
  • In one example, substrate layer 2 is a layer of an insulative material such as an insulative ceramic. In one example, the insulative ceramic is alumina (Al2O3) that is 0.630 mm thick. In one example, first die-side metal layer 3 is a layer of copper plated and a plating of a thin upper layer of nickel. Metal layer 3 is at least 0.25 mm thick (for example, 0.30 mm thick). The nickel plating (optional) is 10 micrometers thick. Metal layer 3 may be referred to as a die-attach pad. Similarly, second back-side metal layer 4 is a layer of copper and a plating of a thin upper layer of nickel. Layer 4 is at least 0.25 mm thick (for example, 0.30 mm thick). The nickel plating (optional) is 10 micrometers thick.
  • In one example, DBC substrate 1 is made by placing a first sheet of metal on top of the sheet of alumina, and placing a second sheet of metal under the sheet of alumina. The three sheets are then pressed together in a high temperature furnace such that the metal sheets are mechanically pressed and melted down and fixed to the top and bottom surfaces of the alumina. The outer surfaces of the metal layers take on the somewhat irregular non-planar surfaces of the alumina layer. Irregularities of the alumina transfer through the metal layer sheets. After pressing, the metal sheets are patterned and etched using standard lithographic and etching processes. The resulting etched structure is then sectioned into smaller rectangular pieces. FIG. 1 shows one of these rectangular pieces. The outer edges of the first die-side metal layer are set back from the outer edges of substrate layer 2 so that a later-applied encapsulant will better cover the side edges of the die-side metal layer. The width of substrate layer 2 is about 14.2 mm and the length of layer substrate 2 is about 17.0 mm.
  • FIG. 2 is a perspective diagram of a leadframe 5. Leadframe 5 is stamped from a single sheet of thick copper. The copper of the sheet is nickel plated. In another example, bare copper is used. A center portion of leadframe 5 involves a first lead portion 6, a second lead portion 7, and a third lead portion 8. Extending from the first lead portion 6 is a bent down extension portion 10 that terminates in two opposing finger- like contact pads 11 and 12. Extending from second lead portion 7 is a bonding extension portion 9. Extending from third lead portion 8 is a bonding extension portion 13.
  • FIG. 3 is a cross-sectional diagram showing leadframe 5 and DBC substrate 1 at the beginning of a package assembly process.
  • FIG. 4 is a cross-sectional diagram showing leadframe 5 and DBC substrate 1 at a subsequent time in the package assembly process. The leadframe and the DBC substrate are brought together as illustrated so that each pair of leadframe contact pads makes contact with a corresponding DBC substrate. Each leadframe contact pad is then attached with a solderless weld to a corresponding portion of the first die-side layer of the associated DBC substrate. In one example, the solderless weld is an ultrasonic weld. Sinusoidal waveform 44 is a representation of the relative ultrasonic movement that causes the welding to occur.
  • FIG. 5 is a cross-sectional diagram that shows contact pad 12 and the edge of first die-side metal layer 3 in further detail both immediately before ultrasonic welding and immediately after ultrasonic welding. As a result of the ultrasonic welding, contact pad 12 is pressed down into and past the upper surface 45 of first die-side layer 3 by approximately 0.05 millimeters. In one example, there is no solder disposed between the upper surface of first metal layer 3 and contact pad 12. As contact pad 12 is vibrated back and forth relative to DBC substrate 1 during the ultrasonic welding process, an amount of metal 14 may pile up at the side edge 15 of contact pad 12 as pictured in the right portion of FIG. 5. The weld is a solderless weld.
  • Previous nonpublic and non-commercial attempts to ultrasonically weld DBC substrates to leadframes in the TO-247 outline package set forth in U.S. Pat. No. 6,404,065 have been made. These attempts were, however, considered unsuccessful. Copper lift off as illustrated in FIG. 6 occurred. The leadframe 16 was ultrasonically welded to the die-side metal layer 17 but the ultrasonic energy used caused the die-side metal layer 17 to separate in places from the ceramic layer 18 of the DBC substrate. In some cases, the leadframe 19 was ultrasonically welded to the die-side metal layer 20 but the alumina substrate 21 cracked as illustrated in FIG. 7 occurred. Reference numerals 41-43 identify representations of three such cracks.
  • FIG. 8 is a table that sets forth parameters of the ultrasonic welding process used to attach DBC substrates to leadframe contact pads in accordance with one novel aspect. In one example, each ultrasonic weld is carried out using 20 kHz ultrasonic vibrations, having a peak-to-peak vibration amplitude of less than or equal to approximately 20 micrometers, for 0.25 seconds, under a welding pressure of not more than 0.05 Mpa. When the parameters of FIG. 8 are used in the ultrasonic welding process, little or none of the lift off and cracking illustrated in FIG. 6 and FIG. 7 are seen to occur. After ultrasonic welding of DBC substrates to the leadframe, a single power integrated circuit die is attached to the die-side metal layer of each DBC substrate. The single power integrated circuit die may, for example, be a power rectifier die, a power regulator die, a silicon controlled rectifier die, a power bipolar transistor integrated circuit die, a power insulated gate bipolar transistor circuit die, or a power field effect transistor integrated circuit die.
  • Next, bond pads on the top surfaces of the integrated circuit dice are wire bonded in conventional fashion to the corresponding wire bond portions of the corresponding leads of the leadframe. After wire bonding, each die is overmolded with an amount of plastic encapsulant in conventional fashion. The back-side metal layer of each DBC substrate is, however, left at least partially exposed and is not entirely overmolded. After encapsulation, conventional lead trimming is performed to cut individual TO-247 packaged devices from the leadframe. The wirebonding, the overmolding with encapsulant, and the trimming of interconnection portions of the leadframe to make the individual packaged devices are processes known in the art.
  • FIG. 9 is a perspective view of one such finished TO-247 packaged device 22 with its plastic encapsulant overmolding not shown. The upper surfaces of contact pads 11 and 12 have nonplanar waffle-like indentations and contours 23. The indentations may be of the shape of intersecting rows and columns of V-shaped trenches. These indentations and contours 23 are a result of the force applied by an ultrasonic welding head. During the compressive force of the ultrasonic welding process, teeth or ridges on the bottom of the ultrasonic head cut down into the upper surface of the contact pads, thereby leaving the waffle-like indentations that correspond to the shape of the teeth or ridges. The type of marks left need not be waffle-like indentations rather may be nonplanar structures of another shape depending on the structure of the gripping bottom surface of the ultrasonic head.
  • One and only one power semiconductor integrated circuit die 24 is die-attached to the first die-side metal layer 3 of DBC substrate 1. In the illustrated example, integrated circuit 24 is a discrete power bipolar transistor integrated circuit die. The bottom side of die 24 is the collector electrode 25. Collector electrode 25 is electrically and mechanically connected to the upper surface of the first die-side metal layer 3, and through this layer of metal and through contact pads 11 and 12, and bent down extension portion 10, to the center lead 6 of the TO-247 packaged device 22. An emitter contact pad 26 on the upper surface of die 24 is electrically coupled via multiple aluminum bond wires 27-29 to the lead extension portion 9 of packaged device 22. A base contact pad 30 on the upper surface of die 24 is electrically coupled via bond wire 31 to lead extension portion 13 of packaged device 22. The emitter and base leads 7 and 8 are held in place in the positions illustrated in FIG. 9 by the plastic encapsulant. The locations of the ultrasonic welds at the interfaces between the bottom of contact pads 11 and 12 and the top surface of die-side metal layer 3 are roughly identified by arrows 32 and 33.
  • FIG. 10 is a diagram of the bottom of the device of FIG. 9, showing the DBC substrate 1 and bent down extension portion 10 of the center lead. The encapsulant, the emitter and base leads, and the associated bond wires, are not shown in the simplified diagram of FIG. 10.
  • FIG. 11 is a simplified perspective diagram of the finished TO-247 device 22. The amount of plastic encapsulant 34 is shown. This encapsulant 34 covers the die 24, the bond wires 27-29 and 31, and the upper die-side metal layer 3 of the DBC substrate 1. The back-side metal layer 4 of DBC substrate 1 is not covered with encapsulant, but rather is exposed and forms the backside of the packaged device 22. This back-side metal layer 4 is not shown in FIG. 11 because it is the bottom side of the device pictured in the FIG. 11.
  • FIG. 12 is a flowchart of a method 100 in accordance with one novel aspect. A first metal layer of a DBC substrate is attached to at least one lead with a solderless weld, thereby forming an assembly (step 101). The solderless weld may be an ultrasonic weld. The solderless weld may be a laser weld. In one example, a first of the leads is a lead involving contact pads 11 and 12, bent portion 10, and lead portion 7; a second of the leads is a lead involving portion 9 and lead portion 6; and a third of the leads is a lead involving portion 13 and lead portion 8. In another step (step 102), one and only one power semiconductor integrated circuit is attached to the first metal layer of the assembly. The resulting DBC substrate and lead assembly is then incorporated (step 103) into a packaged power integrated circuit device. In one example, this incorporation involves wire bonding the die to the second and third leads, involves encapsulating the die and DBC/lead assembly, and involves lead trimming to form the resulting packaged power integrated circuit device. In one example, the resulting packaged power integrated circuit device conforms to the TO-247 outline and is the package 22 of FIG. 11.
  • FIG. 13 is a diagram of a second way that DBC substrate 1 can be connected to contact pads 11 and 12 with a solderless weld. Rather than being ultrasonically welded, laser light source device 35 and laser light 36 are used to laser weld contact pads 11 and 12 to the die-side metal layer 3 of DBC substrate 1. Laser light 36 provides localized heating to carry out the weld. The term “laser” is used here loosely. Energy from a high energy light source (whether laser light or another type of light) is used to heat small localized portions of contact pads 11 and 12 and thereby to weld the contact pads to the underlying metal layer 3. In one example, there is no intervening solder disposed between the contact pads 11 and 12 and the underlying metal layer 3. The weld is a solderless weld.
  • FIG. 14 is a perspective view of a finished packed integrated circuit device 37 without its amount of encapsulant overmolding. The structure 37 of FIG. 14 is similar to the structure of FIG. 9, except that in the case of the structure 37 of FIG. 14 the contact pads 11 and 12 have been laser welded to DBC substrate 1. The upper surface of each of contact pads 11 and 12 is has a row of five mound-shaped protrusions and corresponding pits. Reference numeral 38 identifies the right most such mound-shaped protrusion and pit structure on the top surface of contact pad 12. Each mound and pit structure is formed as a result of application of pulses of laser energy. The pulses of laser energy locally heat part of a contact pad to a molten state and cause it to fuse to a part of the upper surface of die-side metal layer 3 of the DBC substrate. The locations of the laser welds at the interfaces between the bottom of contact pads 11 and 12 and the top surface of die-side metal layer 3 are roughly identified by arrows 39 and 40.
  • FIG. 15 is a table that sets forth parameters of the laser welding process used to weld the DBC substrate 1 of FIG. 14 to the contact pads 11 and 12 of FIG. 14 to make the packaged device of FIG. 14.
  • In one example, the packaged semiconductor device, the DBC substrate of the packaged semiconductor device, and the leads of the packaged semiconductor device are as described in U.S. Pat. No. 6,404,065. The packaged semiconductor device may conform to a package outline, such as the TO-220 outline, the TO-264 outline, or the SOT-227B outline. For additional information on the packaged semiconductor device, and for additional detail on its constituent parts and how to make them, see: U.S. Pat. No. 6,404,065, U.S. Pat. No. 4,483,810, and U.S. Pat. No. 6,727,585 (the entire subject matter of each of these three patent documents is incorporated herein by reference).
  • Although certain specific embodiments are described above for instructional purposes, the teachings of this patent document have general applicability and are not limited to the specific embodiments described above. Accordingly, various modifications, adaptations, and combinations of various features of the described embodiments can be practiced without departing from the scope of the invention as set forth in the claims.

Claims (18)

What is claimed is:
1. A method comprising:
attaching a first metal layer of a direct-bonded copper (“DBC”) substrate to at least one lead with a solderless weld and thereby forming an assembly, wherein the DBC substrate comprises an insulative layer disposed between the first metal layer and a second metal layer;
attaching one and only one power semiconductor integrated circuit die to the first metal layer of the assembly; and
incorporating the assembly into a packaged power integrated circuit device such that the packaged power integrated circuit device comprises only one semiconductor die.
2. The method of claim 1, wherein the packaged power integrated circuit device conforms to a TO-247 package outline.
3. The method of claim 1, wherein the attaching involves ultrasonically welding the DBC substrate to the at least one lead.
4. The method of claim 3, wherein the welding is carried out by clamping the DBC substrate and the at least one lead together with not more than about 0.05 Mpa, and wherein the welding is carried out using ultrasonic vibrations of an amplitude of less than approximately 20 micrometers.
5. The method of claim 1, wherein the attaching involves laser welding the DBC substrate to the at least one lead.
6. The method of claim 1, wherein the first metal layer has a thickness of at least 0.25 millimeters.
7. A packaged power integrated circuit device comprising:
a direct-bonded copper (“DBC”) substrate comprising an insulative layer disposed between the first metal layer and a second metal layer;
one and only one power semiconductor integrated circuit die attached to the first metal layer;
at least one lead that is mechanically and electrically coupled to the first metal layer with a solderless weld; and
an amount of encapsulant surrounding the one and only one power semiconductor integrated circuit die and at least the first metal layer, and leaving at least a portion of the second metal layer of the DBC substrate exposed to form a back side of the packaged power integrated circuit device, and leaving a portion of the lead exposed, wherein the second metal layer is electrically insulated from the first metal layer.
8. The packaged power integrated circuit device of claim 7, wherein the solderless weld is an ultrasonic weld.
9. The packaged power integrated circuit device of claim 8, wherein the first metal layer has a thickness of at least 0.25 millimeters.
10. The packaged power integrated circuit device of claim 7, wherein the solderless weld is a laser weld.
11. The packaged power integrated circuit device of claim 7, wherein the packaged power integrated circuit device conforms to a TO-247 package outline.
12. The packaged power integrated circuit device of claim 7, wherein the one and only one power semiconductor integrated circuit die is taken from the group consisting of: a power rectifier die, a power regulator die, a silicon controlled rectifier die, a power bipolar transistor integrated circuit die, a power insulated gate bipolar transistor circuit die, a power field effect transistor integrated circuit die.
13. The packaged power integrated circuit device of claim 7, wherein the packaged power integrated circuit device includes three leads, and wherein the back side of the packaged power integrated circuit device is electrically insulated from each of the three leads.
14. The packaged power integrated circuit device of claim 7, wherein there is no solder disposed between the first metal layer of the DBC substrate and the one and only one power semiconductor integrated circuit die.
15. A packaged power integrated circuit device comprising:
a direct-bonded copper (“DBC”) substrate comprising a ceramic layer and a metal layer disposed on the ceramic layer;
one and only one power semiconductor integrated circuit die attached to the first metal layer;
an amount of encapsulant covering the one and only one power semiconductor integrated circuit die and at least the first metal layer;
a first lead that is mechanically connected to the first metal layer with a solderless weld;
a second lead that is wire bonded to the one and only one power semiconductor integrated circuit die; and
a third lead that is wire bonded to the one and only one power semiconductor integrated circuit die, wherein the first, second, and third leads extend parallel to one another from the amount of encapsulant.
16. The packaged power integrated circuit device of claim 15, wherein the first lead has a first contact pad portion and a second contact pad portion, wherein the first contact pad portion has an upper surface that extends in a plane that is substantially parallel to a plane of an upper surface of the metal layer of the DBC substrate, wherein the upper surface of the first contact portion has a pattern of indentations, wherein the second contact pad portion has an upper surface that extends in the plane that is substantially parallel to the plane of the upper surface of the metal layer of the DBC substrate, wherein the upper surface of the second contact portion has a pattern of indentations.
17. The packaged power integrated circuit device of claim 15, wherein the first lead has a first contact pad portion and a second contact pad portion, wherein the first contact pad portion has an upper surface that extends in a plane that is substantially parallel to a plane of an upper surface of the metal layer of the DBC substrate, wherein the upper surface of the first contact portion has a pattern of mound-shaped protrusions, wherein the second contact pad portion has an upper surface that extends in the plane that is substantially parallel to the plane of the upper surface of the metal layer of the DBC substrate, wherein the upper surface of the second contact portion has a pattern of mound-shaped protrusions.
18. The packaged power integrated circuit device of claim 17, wherein the pattern of mound-shaped protrusions on the first contact portion is a row, and wherein the pattern of mound-shaped protrusions on the second contact portion is a row.
US13/344,567 2012-01-05 2012-01-05 Discrete power transistor package having solderless dbc to leadframe attach Abandoned US20130175704A1 (en)

Priority Applications (7)

Application Number Priority Date Filing Date Title
US13/344,567 US20130175704A1 (en) 2012-01-05 2012-01-05 Discrete power transistor package having solderless dbc to leadframe attach
EP13150118.1A EP2613352A3 (en) 2012-01-05 2013-01-03 Discrete power transistor package having solderless dbc to leadframe attach
EP19173863.2A EP3544053B1 (en) 2012-01-05 2013-01-03 Discrete power transistor package having solderless dbc to leadframe attach
EP21195812.9A EP3940770A1 (en) 2012-01-05 2013-01-03 Discrete power transistor package having solderless dbc to leadframe attach
US15/452,699 US20170178998A1 (en) 2012-01-05 2017-03-07 Discrete Power Transistor Package Having Solderless DBC To Leadframe Attach
US16/179,432 US10720376B2 (en) 2012-01-05 2018-11-02 Discrete power transistor package having solderless DBC to leadframe attach
US16/896,594 US11387162B2 (en) 2012-01-05 2020-06-09 Discrete power transistor package having solderless DBC to leadframe attach

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US13/344,567 US20130175704A1 (en) 2012-01-05 2012-01-05 Discrete power transistor package having solderless dbc to leadframe attach

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US15/452,699 Continuation US20170178998A1 (en) 2012-01-05 2017-03-07 Discrete Power Transistor Package Having Solderless DBC To Leadframe Attach

Publications (1)

Publication Number Publication Date
US20130175704A1 true US20130175704A1 (en) 2013-07-11

Family

ID=47471635

Family Applications (4)

Application Number Title Priority Date Filing Date
US13/344,567 Abandoned US20130175704A1 (en) 2012-01-05 2012-01-05 Discrete power transistor package having solderless dbc to leadframe attach
US15/452,699 Abandoned US20170178998A1 (en) 2012-01-05 2017-03-07 Discrete Power Transistor Package Having Solderless DBC To Leadframe Attach
US16/179,432 Active 2032-01-06 US10720376B2 (en) 2012-01-05 2018-11-02 Discrete power transistor package having solderless DBC to leadframe attach
US16/896,594 Active US11387162B2 (en) 2012-01-05 2020-06-09 Discrete power transistor package having solderless DBC to leadframe attach

Family Applications After (3)

Application Number Title Priority Date Filing Date
US15/452,699 Abandoned US20170178998A1 (en) 2012-01-05 2017-03-07 Discrete Power Transistor Package Having Solderless DBC To Leadframe Attach
US16/179,432 Active 2032-01-06 US10720376B2 (en) 2012-01-05 2018-11-02 Discrete power transistor package having solderless DBC to leadframe attach
US16/896,594 Active US11387162B2 (en) 2012-01-05 2020-06-09 Discrete power transistor package having solderless DBC to leadframe attach

Country Status (2)

Country Link
US (4) US20130175704A1 (en)
EP (3) EP2613352A3 (en)

Cited By (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20140264944A1 (en) * 2013-03-14 2014-09-18 Infineon Technologies Austria Ag Semiconductor Package with Top-Side Insulation Layer
US9595950B1 (en) 2016-05-31 2017-03-14 Ixys Corporation High-voltage stacked transistor circuit
US9620443B2 (en) 2015-07-24 2017-04-11 Semiconductor Components Industries, Llc Semiconductor component and method of manufacture
US9653387B2 (en) 2015-07-24 2017-05-16 Semiconductor Components Industries, Llc Semiconductor component and method of manufacture
US9735095B2 (en) 2015-07-24 2017-08-15 Semiconductor Components Industries, Llc Semiconductor component and method of manufacture
US9780019B2 (en) 2015-07-24 2017-10-03 Semiconductor Components Industries, Llc Semiconductor component and method of manufacture
US9818677B2 (en) 2015-07-24 2017-11-14 Semiconductor Components Industries, Llc Semiconductor component having group III nitride semiconductor device mounted on substrate and interconnected to lead frame
US9818674B2 (en) 2015-07-24 2017-11-14 Semiconductor Components Industries, Llc Semiconductor component and method of manufacture
US9905500B2 (en) 2015-07-24 2018-02-27 Semiconductor Components Industries, Llc Semiconductor component and method of manufacture
US10128174B2 (en) 2015-07-24 2018-11-13 Semiconductor Components Industries, Llc Semiconductor component and method of manufacture
US10366964B2 (en) * 2017-10-23 2019-07-30 Mitsubishi Electric Corporation Semiconductor device having switching elements to prevent overcurrent damage
US10388539B2 (en) 2015-07-24 2019-08-20 Semiconductor Components Industries, Llc Semiconductor component and method of manufacture
US20220108939A1 (en) * 2020-10-07 2022-04-07 Stmicroelectronics S.R.L. Blocking element for connecting pins of semiconductor dice
US11362014B2 (en) * 2020-01-02 2022-06-14 Industrial Technology Research Institute Power module
US20220208676A1 (en) * 2020-12-31 2022-06-30 Texas Instruments Incorporated Semiconductor die with blast shielding
US11387162B2 (en) * 2012-01-05 2022-07-12 Littelfuse, Inc. Discrete power transistor package having solderless DBC to leadframe attach
US20220254700A1 (en) * 2021-02-05 2022-08-11 Power Master Semiconductor Co., Ltd. Packaged power semiconductor device

Families Citing this family (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE102013220591A1 (en) 2013-10-11 2015-04-16 Robert Bosch Gmbh Power module with heat sink
JP6948855B2 (en) * 2017-06-30 2021-10-13 日立Astemo株式会社 Power semiconductor device and power conversion device using it
US10607931B2 (en) 2018-07-03 2020-03-31 Texas Instruments Incorporated Semiconductor device with electroplated die attach
US10957635B2 (en) 2019-03-20 2021-03-23 Texas Instruments Incorporated Multi-chip package with high thermal conductivity die attach
US10892209B2 (en) 2019-03-25 2021-01-12 Texas Instruments Incorporated Semiconductor device with metal die attach to substrate with multi-size cavity
US10832991B1 (en) 2019-05-07 2020-11-10 Texas Instruments Incorporated Leadless packaged device with metal die attach
US10832993B1 (en) 2019-05-09 2020-11-10 Texas Instruments Incorporated Packaged multichip device with stacked die having a metal die attach
US20220310409A1 (en) 2021-03-24 2022-09-29 Littelfuse, Inc. Method to connect power terminal to substrate within semiconductor package

Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3051027A (en) * 1959-11-16 1962-08-28 Cavitron Ultrasonics Inc Ultrasonic welding
US6404065B1 (en) * 1998-07-31 2002-06-11 I-Xys Corporation Electrically isolated power semiconductor package
US20040150939A1 (en) * 2002-11-20 2004-08-05 Corporation For National Research Initiatives MEMS-based variable capacitor
US7374466B2 (en) * 2002-08-07 2008-05-20 Yazaki Corporation Method of connecting wire and terminal fitting
US7709947B2 (en) * 2006-06-15 2010-05-04 Kabushiki Kaisha Toyota Jidoshokki Semiconductor device having semiconductor element with back electrode on insulating substrate
US20120006679A1 (en) * 2010-07-09 2012-01-12 Ellis Timothy W Electrochemical anodes having friction stir welded joints and methods of manufacturing such anodes
US20120199989A1 (en) * 2009-09-28 2012-08-09 Abb Technology Ag Circuit arrangement and manufacturing method thereof
US8716864B2 (en) * 2012-06-07 2014-05-06 Ixys Corporation Solderless die attach to a direct bonded aluminum substrate
US8866274B2 (en) * 2012-03-27 2014-10-21 Infineon Technologies Ag Semiconductor packages and methods of formation thereof

Family Cites Families (46)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4631805A (en) * 1981-03-23 1986-12-30 Motorola Inc. Semiconductor device including plateless package fabrication method
US4546374A (en) * 1981-03-23 1985-10-08 Motorola Inc. Semiconductor device including plateless package
DE3204167A1 (en) 1982-02-06 1983-08-11 Brown, Boveri & Cie Ag, 6800 Mannheim METHOD FOR DIRECTLY JOINING METAL PIECES WITH OXIDE CERAMIC SUBSTRATES
US5018002A (en) * 1989-07-03 1991-05-21 General Electric Company High current hermetic package including an internal foil and having a lead extending through the package lid and a packaged semiconductor chip
US5209390A (en) * 1989-07-03 1993-05-11 General Electric Company Hermetic package and packaged semiconductor chip having closely spaced leads extending through the package lid
JP3053298B2 (en) * 1992-08-19 2000-06-19 株式会社東芝 Semiconductor device
US5971251A (en) * 1997-10-27 1999-10-26 Lear Automotive Dearborn, Inc. Method of welding a terminal to a flat flexible cable
US6040626A (en) * 1998-09-25 2000-03-21 International Rectifier Corp. Semiconductor package
JP2001127246A (en) * 1999-10-29 2001-05-11 Fujitsu Ltd Semiconductor device
DE10026743C1 (en) * 2000-05-30 2002-01-03 Eupec Gmbh & Co Kg Substrate for receiving a circuit arrangement
JP2002009190A (en) * 2000-06-16 2002-01-11 Ngk Spark Plug Co Ltd Ceramic board and its manufacturing method
US6727585B2 (en) 2001-05-04 2004-04-27 Ixys Corporation Power device with a plastic molded package and direct bonded substrate
US20060208033A1 (en) * 2005-03-21 2006-09-21 Welter Curtis L Apparatus and method for connecting coated wires
JP2006278913A (en) * 2005-03-30 2006-10-12 Toyota Motor Corp Circuit device and manufacturing method therefor
US7547964B2 (en) * 2005-04-25 2009-06-16 International Rectifier Corporation Device packages having a III-nitride based power semiconductor device
US20070130759A1 (en) * 2005-06-15 2007-06-14 Gem Services, Inc. Semiconductor device package leadframe formed from multiple metal layers
US7511371B2 (en) * 2005-11-01 2009-03-31 Sandisk Corporation Multiple die integrated circuit package
DE102006050653A1 (en) * 2006-10-24 2008-04-30 Carl Zeiss Smt Ag Method for connecting an optical element with a fitting on at least one connecting site used in semiconductor lithography comprises indirectly or directly positioning the element and the fitting during connection using a support element
DE102006056363B4 (en) * 2006-11-29 2010-12-09 Infineon Technologies Ag Semiconductor module with at least two substrates and method for producing a semiconductor module with two substrates
DE102007041136A1 (en) * 2007-08-30 2009-03-05 Osram Opto Semiconductors Gmbh LED housing
KR101505552B1 (en) * 2008-03-31 2015-03-24 페어차일드코리아반도체 주식회사 Complex semiconductor package and method of fabricating the same
US7847375B2 (en) * 2008-08-05 2010-12-07 Infineon Technologies Ag Electronic device and method of manufacturing same
US8455987B1 (en) * 2009-06-16 2013-06-04 Ixys Corporation Electrically isolated power semiconductor package with optimized layout
DE102009045181B4 (en) * 2009-09-30 2020-07-09 Infineon Technologies Ag Power semiconductor module
US20110121326A1 (en) * 2009-11-26 2011-05-26 Dsem Holdings Sdn. Bhd. Submount Having Reflective Cu-Ni-Ag Pads Formed Using Electroless Deposition
IT1404382B1 (en) * 2011-02-24 2013-11-22 St Microelectronics Srl ELECTRONIC DEVICE FOR HIGH POWER APPLICATIONS.
US9041183B2 (en) * 2011-07-19 2015-05-26 Ut-Battelle, Llc Power module packaging with double sided planar interconnection and heat exchangers
US8563364B2 (en) * 2011-09-29 2013-10-22 Infineon Technologies Ag Method for producing a power semiconductor arrangement
US20130175704A1 (en) * 2012-01-05 2013-07-11 Ixys Corporation Discrete power transistor package having solderless dbc to leadframe attach
JP5387715B2 (en) * 2012-04-06 2014-01-15 住友電気工業株式会社 Semiconductor device
JP5991045B2 (en) * 2012-06-28 2016-09-14 住友電気工業株式会社 Semiconductor device
US8586480B1 (en) * 2012-07-31 2013-11-19 Ixys Corporation Power MOSFET having selectively silvered pads for clip and bond wire attach
US8575767B1 (en) * 2012-10-06 2013-11-05 Ixys Corporation Reflow of thermoplastic sheet for passivation of power integrated circuits
US9640460B2 (en) * 2013-02-05 2017-05-02 Panasonic Intellectual Property Management Co., Ltd. Semiconductor device with a heat-dissipating plate
US9967977B1 (en) * 2013-06-18 2018-05-08 Cree Fayetteville, Inc. Step etched metal electrical contacts
JP6413709B2 (en) * 2014-12-02 2018-10-31 富士電機株式会社 Semiconductor device and manufacturing method thereof
KR20170086828A (en) * 2016-01-19 2017-07-27 제엠제코(주) Clip -bonded semiconductor chip package using metal bump and the manufacturing method thereof
WO2017163583A1 (en) * 2016-03-22 2017-09-28 富士電機株式会社 Semiconductor device and method for manufacturing semiconductor device
DE102016112289B4 (en) * 2016-07-05 2020-07-30 Danfoss Silicon Power Gmbh Lead frame and method of making the same
AT519175B1 (en) * 2016-08-03 2019-01-15 Gebauer & Griller Kabelwerke Ges M B H ULTRASONIC WELDING OF A LADDER WITH A CONTACT PART
KR101694657B1 (en) * 2016-08-04 2017-01-09 제엠제코(주) Semiconductor chip package having improved heating structure
US9716057B1 (en) * 2016-08-24 2017-07-25 United Silicon Carbide, Inc. Offset leadframe cascode package
JP7162001B2 (en) * 2016-11-23 2022-10-27 ヒタチ・エナジー・スウィツァーランド・アクチェンゲゼルシャフト Manufacture of power semiconductor modules
DE102017108114A1 (en) * 2017-04-13 2018-10-18 Infineon Technologies Ag Chip module with spatially limited thermally conductive mounting body
US10629520B2 (en) * 2017-05-29 2020-04-21 Rohm Co., Ltd. Semiconductor device and method for manufacturing the same
DE102018206482B4 (en) * 2018-04-26 2024-01-25 Infineon Technologies Ag Semiconductor component with a composite clip made of composite material

Patent Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3051027A (en) * 1959-11-16 1962-08-28 Cavitron Ultrasonics Inc Ultrasonic welding
US6404065B1 (en) * 1998-07-31 2002-06-11 I-Xys Corporation Electrically isolated power semiconductor package
US7374466B2 (en) * 2002-08-07 2008-05-20 Yazaki Corporation Method of connecting wire and terminal fitting
US20040150939A1 (en) * 2002-11-20 2004-08-05 Corporation For National Research Initiatives MEMS-based variable capacitor
US7709947B2 (en) * 2006-06-15 2010-05-04 Kabushiki Kaisha Toyota Jidoshokki Semiconductor device having semiconductor element with back electrode on insulating substrate
US20120199989A1 (en) * 2009-09-28 2012-08-09 Abb Technology Ag Circuit arrangement and manufacturing method thereof
US20120006679A1 (en) * 2010-07-09 2012-01-12 Ellis Timothy W Electrochemical anodes having friction stir welded joints and methods of manufacturing such anodes
US8866274B2 (en) * 2012-03-27 2014-10-21 Infineon Technologies Ag Semiconductor packages and methods of formation thereof
US8716864B2 (en) * 2012-06-07 2014-05-06 Ixys Corporation Solderless die attach to a direct bonded aluminum substrate

Cited By (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11387162B2 (en) * 2012-01-05 2022-07-12 Littelfuse, Inc. Discrete power transistor package having solderless DBC to leadframe attach
US20140264944A1 (en) * 2013-03-14 2014-09-18 Infineon Technologies Austria Ag Semiconductor Package with Top-Side Insulation Layer
US9099391B2 (en) * 2013-03-14 2015-08-04 Infineon Technologies Austria Ag Semiconductor package with top-side insulation layer
US10770381B2 (en) 2015-07-24 2020-09-08 Semiconductor Components Industries, Llc Semiconductor component and method of manufacture
US10163764B2 (en) 2015-07-24 2018-12-25 Semiconductor Components Industries, Llc Semiconductor component and method of manufacture
US9735095B2 (en) 2015-07-24 2017-08-15 Semiconductor Components Industries, Llc Semiconductor component and method of manufacture
US9780019B2 (en) 2015-07-24 2017-10-03 Semiconductor Components Industries, Llc Semiconductor component and method of manufacture
US9818677B2 (en) 2015-07-24 2017-11-14 Semiconductor Components Industries, Llc Semiconductor component having group III nitride semiconductor device mounted on substrate and interconnected to lead frame
US9818674B2 (en) 2015-07-24 2017-11-14 Semiconductor Components Industries, Llc Semiconductor component and method of manufacture
US9905500B2 (en) 2015-07-24 2018-02-27 Semiconductor Components Industries, Llc Semiconductor component and method of manufacture
US10930524B2 (en) 2015-07-24 2021-02-23 Semiconductor Components Industries, Llc Semiconductor component and method of manufacture
US10128174B2 (en) 2015-07-24 2018-11-13 Semiconductor Components Industries, Llc Semiconductor component and method of manufacture
US9653387B2 (en) 2015-07-24 2017-05-16 Semiconductor Components Industries, Llc Semiconductor component and method of manufacture
US9620443B2 (en) 2015-07-24 2017-04-11 Semiconductor Components Industries, Llc Semiconductor component and method of manufacture
US10388539B2 (en) 2015-07-24 2019-08-20 Semiconductor Components Industries, Llc Semiconductor component and method of manufacture
US10014852B2 (en) 2016-05-31 2018-07-03 Ixys, Llc High-voltage stacked transistor circuit
US9595950B1 (en) 2016-05-31 2017-03-14 Ixys Corporation High-voltage stacked transistor circuit
US10366964B2 (en) * 2017-10-23 2019-07-30 Mitsubishi Electric Corporation Semiconductor device having switching elements to prevent overcurrent damage
US11362014B2 (en) * 2020-01-02 2022-06-14 Industrial Technology Research Institute Power module
US20220108939A1 (en) * 2020-10-07 2022-04-07 Stmicroelectronics S.R.L. Blocking element for connecting pins of semiconductor dice
US20220208676A1 (en) * 2020-12-31 2022-06-30 Texas Instruments Incorporated Semiconductor die with blast shielding
US11756882B2 (en) * 2020-12-31 2023-09-12 Texas Instruments Incorporated Semiconductor die with blast shielding
US20220254700A1 (en) * 2021-02-05 2022-08-11 Power Master Semiconductor Co., Ltd. Packaged power semiconductor device

Also Published As

Publication number Publication date
EP3544053A1 (en) 2019-09-25
US20170178998A1 (en) 2017-06-22
US11387162B2 (en) 2022-07-12
EP3544053B1 (en) 2021-09-15
EP2613352A2 (en) 2013-07-10
US10720376B2 (en) 2020-07-21
EP2613352A3 (en) 2015-12-23
US20200303281A1 (en) 2020-09-24
US20190088571A1 (en) 2019-03-21
EP3940770A1 (en) 2022-01-19

Similar Documents

Publication Publication Date Title
US11387162B2 (en) Discrete power transistor package having solderless DBC to leadframe attach
JP4294405B2 (en) Semiconductor device
US8653667B1 (en) Power MOSFET having selectively silvered pads for clip and bond wire attach
US8133759B2 (en) Leadframe
US7659559B2 (en) Semiconductor package having insulated metal substrate and method of fabricating the same
US8823151B2 (en) Semiconductor device
KR102173436B1 (en) Thin profile power semiconductor device package having face-to-face mounted dice and no internal bondwires
JP2008153432A (en) Semiconductor device and its manufacturing method
JP2013539919A (en) Semiconductor module and method of manufacturing semiconductor module
TW201836106A (en) Method of manufacturing semiconductor device
US6199743B1 (en) Apparatuses for forming wire bonds from circuitry on a substrate to a semiconductor chip, and methods of forming semiconductor chip assemblies
JP5553766B2 (en) Semiconductor device and manufacturing method thereof
JP6091443B2 (en) Semiconductor module
US8378468B2 (en) Semiconductor device and method of manufacturing the same
US9799624B1 (en) Wire bonding method and wire bonding structure
JP2009123873A (en) Light-emitting diode sealing structure and method of manufacturing the same
US11631627B2 (en) Method of manufacturing semiconductor having double-sided substrate
US20220045031A1 (en) Semiconductor device and method for fabricating the same
JPH09293905A (en) Semiconductor device and manufacture thereof
US11935818B2 (en) Method of producing electronic components, corresponding electronic component
JPH0637221A (en) Resin sealing type semiconductor device
JPH10178128A (en) Semiconductor device and its manufacturing method
JP2014011396A (en) Packaging structure of semiconductor device and packaging method of semiconductor device
JPH10199913A (en) Wire-bonding method
JP2000200867A (en) Semiconductor package and assembling method thereof

Legal Events

Date Code Title Description
AS Assignment

Owner name: IXYS CORPORATION, CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:JEUN, GI-YOUNG;CHOI, KANG RIM;REEL/FRAME:027488/0960

Effective date: 20111230

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION