US20090267235A1 - Reduced Inductance Interconnect for Enhanced Microwave and Millimeter-Wave Systems - Google Patents

Reduced Inductance Interconnect for Enhanced Microwave and Millimeter-Wave Systems Download PDF

Info

Publication number
US20090267235A1
US20090267235A1 US12/368,492 US36849209A US2009267235A1 US 20090267235 A1 US20090267235 A1 US 20090267235A1 US 36849209 A US36849209 A US 36849209A US 2009267235 A1 US2009267235 A1 US 2009267235A1
Authority
US
United States
Prior art keywords
integrated circuit
pocket
dielectric layer
mils
vertical sidewalls
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US12/368,492
Other versions
US8059057B2 (en
Inventor
James S. Mason
John Michael Bedinger
Raj Rajendran
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Raytheon Co
Original Assignee
Raytheon Co
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Raytheon Co filed Critical Raytheon Co
Priority to US12/368,492 priority Critical patent/US8059057B2/en
Assigned to RAYTHEON COMPANY reassignment RAYTHEON COMPANY ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: BEDINGER, JOHN MICHAEL, MASON, JAMES S., RAJENDRAN, RAJ
Publication of US20090267235A1 publication Critical patent/US20090267235A1/en
Application granted granted Critical
Publication of US8059057B2 publication Critical patent/US8059057B2/en
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/58Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries
    • H01L23/64Impedance arrangements
    • H01L23/66High-frequency adaptations
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2223/00Details relating to semiconductor or other solid state devices covered by the group H01L23/00
    • H01L2223/58Structural electrical arrangements for semiconductor devices not otherwise provided for
    • H01L2223/64Impedance arrangements
    • H01L2223/66High-frequency adaptations
    • H01L2223/6605High-frequency electrical connections
    • H01L2223/6611Wire connections
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/2919Material with a principal constituent of the material being a polymer, e.g. polyester, phenolic based polymer, epoxy
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/4501Shape
    • H01L2224/45012Cross-sectional shape
    • H01L2224/45014Ribbon connectors, e.g. rectangular cross-section
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48101Connecting bonding areas at the same height, e.g. horizontal bond
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73265Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/838Bonding techniques
    • H01L2224/8385Bonding techniques using a polymer adhesive, e.g. an adhesive based on silicone, epoxy, polyimide, polyester
    • H01L2224/83851Bonding techniques using a polymer adhesive, e.g. an adhesive based on silicone, epoxy, polyimide, polyester being an anisotropic conductive adhesive
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/852Applying energy for connecting
    • H01L2224/85201Compression bonding
    • H01L2224/85205Ultrasonic bonding
    • H01L2224/85207Thermosonic bonding
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01004Beryllium [Be]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01013Aluminum [Al]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01014Silicon [Si]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01019Potassium [K]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01028Nickel [Ni]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/161Cap
    • H01L2924/1615Shape
    • H01L2924/16152Cap comprising a cavity for hosting the device, e.g. U-shaped cap
    • H01L2924/1616Cavity shape
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1905Shape
    • H01L2924/19051Impedance matching structure [e.g. balun]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/30107Inductance
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/3011Impedance

Definitions

  • the present invention relates generally to packaging microwave and millimeter wave devices and more particularly to a reduced inductance interconnect for enhancing microwave and millimeter-wave system performance.
  • a radar system typically includes an array of transmit and receive modules/elements, which may be referred to as radiator fins, electrically coupled to an array of associated integrated microwave circuits.
  • each radiator fin is coupled to an associated integrated circuit by a combination of an electrical channel through an interconnect.
  • radar systems typically operate in the X to K band at a frequency on the order of 10 to 35 gigahertz, in some applications it may be desirable to operate a radar system at higher operating frequencies. To operate a radar at high frequencies, however, the radar must include a greater number of radiator fins per square inch. Accordingly, the size of components within the radar system must be decreased.
  • the length of the interconnect coupling each radiator fin to an integrated circuit is a limiting factor in the development of high frequency radar systems as very low inductive interconnections between devices important for high-frequency applications. Since flip chips have short bond connections between the active integrated circuit and the surrounding substrate, flip chip techniques have been used to combat this problem. Flip chips, however have their disadvantages. Microwave flip chip dies require embedded micro-strip or co-planar wave guide transmission lines to interconnect the passive elements on a semiconductor die to achieve the design function. This results in complex fabrication process and/or compromise in performance. Further, the bumps formed on the surface of the integrated circuit to bond the flipped integrated circuit to the substrate are expensive to form and require complex assembly techniques.
  • a system and method for reducing the inductance of an interconnect is provided that substantially eliminates or greatly reduces disadvantages and problems associated with conventional microwave modules.
  • a microwave or millimeter wave module includes a dielectric layer having a pocket formed substantially through the dielectric layer.
  • the dielectric is attached to a metal substrate.
  • the pocket has substantially vertical sidewalls.
  • An integrated circuit is disposed in the pocket. Opposing sides of the integrated circuit are substantially parallel to the sidewalls of the pocket.
  • An interconnect electrically couples the integrated circuit to a bond pad disposed on the outer surface of the dielectric layer. The interconnect has a length that is minimized to result in reduced inductance of the semiconductor device.
  • a technical advantage of one exemplary embodiment of the present invention is that an integrated circuit may be disposed in a pocket. As a result, the top surface of the integrated circuit may be substantially coplanar with the top surface of the dielectric material in which the integrated circuit is embedded. Another technical advantage may be that, the length of the interconnect coupling the integrated circuit to the dielectric substrate may be decreased. As a result, the inductance of the integrated system may be decreased and performance of the circuit may be improved. Another technical advantage may be that the integrated circuit is supported directly on a metal layer such that heat generated by the integrated circuit may be removed from the semiconductor system through the metal layer.
  • Still another technical advantage may be that the channel separation distance between channels in a radar system may be decreased to permit high frequency operation and meet design requirements. As a result, a higher density of channels may be accomplished and the number of radiator fins present in the radar system per square inch may be increased. Accordingly, the operating frequency of the radar system may be increased.
  • a radar system may be operated at a W-band frequency exceeding 95 gigahertz and may be formed to include 32 channels or more in a single monolithic package.
  • FIGS. 1A-1E are cross-sectional diagrams showing the formation of multiple layers on an outer surface of a microwave or millimeter wave substrate in accordance with one embodiment of the present invention.
  • FIG. 2 is a top view of a radar system in accordance with one embodiment of the present invention.
  • FIGS. 1A-1E are cross-sectional views of an example microwave and/or millimeter wave structure (“microwave/millimeter wave structure”) 10 during the formation of multiple layers on an outer surface of a metal layer 14 .
  • Semiconductor microwave/millimeter wave structure 10 may be used as a basis for forming any of a variety of microwave/millimeter wave devices, such as a radar system incorporated into a missile or other aerospace platform or other high frequency communication system.
  • Particular examples and dimensions specified throughout this document are intended for exemplary purposes only, and are not intended to limit the scope of the present disclosure.
  • FIGS. 1A-1E are not intended to be to scale.
  • conventional microwave module fabrication techniques for forming semiconductor based devices typically include the wire bonding of an integrated circuit to other conductive features or devices.
  • the wire bond forms an interconnect.
  • the interconnect may be of a length sufficient to result in larger inductance and reduced performance in high frequency applications. According to various embodiments, however, such defects may be greatly reduced or substantially limited.
  • FIG. 1A is a cross-sectional view of microwave/millimeter wave structure 10 after the formation of multiple layers on a metal layer 14 .
  • Metal layer 14 may comprise any suitable material used in the fabrication of microwave structures.
  • metal layer 14 may include copper, copper molybdenum, alloy 46 , KOVAR, aluminum, or other conductive material.
  • metal layer 14 may be replaced with a ceramic substrate such as alumina, aluminum nitride, beryllium oxide, and silicon. Because metal layer 14 is conductive, metal layer 14 may operate as a heat sink by enhancing heat dissipation from a heat-generating component supported on metal layer 14 to a cooler ambient.
  • the primary purpose of metal layer 14 may be to maintain the temperature of microwave/millimeter wave structure 10 below a maximum allowable temperature specified by the device manufacturers and function as an electrical ground plane.
  • metal layer 14 is described as including a metal material, however, it is recognized that other suitable heat dissipating materials may be used to support the various layers formed to create 10 .
  • metal layer 14 may be replaced with a ceramic layer or printed wiring board with metal plane as the top layer.
  • an adhesion metal layer 16 is formed outwardly from an outer surface 18 of metal layer 14 .
  • adhesion metal layer 16 may include titanium, tungsten, chromium, gold, copper, nickel, or other metallic material or combination of materials that is sputtered on outer surface 18 of 10 .
  • Adhesion metal layer 16 may be of a thickness on the order of 0.05 to 1 micrometers ( ⁇ m). The primary purpose of adhesion metal layer 16 is to adhere any subsequently formed layers to metal layer 14 and to provide a nucleation layer for electroplated film. In an exemplary embodiment, adhesion metal layer 16 may also act as a contact for electroplate material.
  • Adhesion metal layer 16 may comprise an under-die metallurgy (UDM) and may include a stack of metals and/or metal alloys.
  • Example metals that may be used include titanium, tungsten, copper, nickel, vanadium, cobalt, chromium, gold, or suitable combinations of the above.
  • UDM under-die metallurgy
  • Example metals that may be used include titanium, tungsten, copper, nickel, vanadium, cobalt, chromium, gold, or suitable combinations of the above.
  • metal layer 14 may be replaced with a ceramic layer or a printed wiring board with a metal plane as the top layer. All such modifications and substitutions are within the scope and spirit of the present invention.
  • FIG. 1B is a cross-sectional view of microwave/millimeter wave structure after the formation of a dielectric layer 20 on the outer surface 22 of adhesion metal layer 16 .
  • Dielectric layer 20 may comprise one or more layers of silicon dioxide, silicon nitride, gallium arsenide, alumina, aluminum nitride, polyimide, various polymers such as teflon, thermo plastics such as liquid crystal polymer, or combinations thereof.
  • dielectric layer 20 may comprise other types of dielectrics (such as high-k dielectrics). Depending on the materials used to form dielectric layer 20 and the fabrication processes employed, dielectric layer 20 may be formed using any of a variety of processes.
  • dielectric layer 20 may be formed by growing an oxide or nitrided oxide layer.
  • dielectric layer 20 may be formed by spin coating and curing a layer of dielectric liquid.
  • a dielectric film may be attached using an autoclave or other appropriate equipment. The dielectric film may be subjected to varied temperatures, a pressure sequence, and/or vapor deposition.
  • the thickness of dielectric layer 20 is related to the frequency range at which semiconductor microwave/millimeter wave structure 10 will ultimately operate. The higher the frequency at which the structure 10 is operated, the thinner dielectric layer 20 may be. For example, where semiconductor microwave/millimeter wave structure 10 is operated at a frequency in excess of 10 gigahertz, dielectric layer 20 may be of a thickness on the order of approximately 1 to 10 mils depending on the value of dielectric constant. As another example, where semiconductor microwave/millimeter wave structure 10 is operating at a frequency on the order of 30-35 gigahertz, dielectric layer 20 may be of a thickness on the order of approximately 2 to 4 mils. As still another example, where semiconductor microwave/millimeter wave structure 10 is operating at a frequency exceeding 95 gigahertz, dielectric layer 20 may be of a thickness on the order of 1 to 2 mils.
  • FIG. 1C is a cross-sectional view of semiconductor microwave/millimeter wave structure 10 after the formation of a pocket 24 in the outer surface 23 of dielectric layer 20 .
  • pocket 24 is formed to expose at least a portion of outer surface 22 of metal adhesion layer 16 .
  • Pocket 24 may include an ablated pocket with substantially vertical sidewalls. Accordingly, pocket 24 may be formed using laser ablation, which is a mask-less direct write process. The laser ablation process used to form pocket 24 may eliminate the need for traditional photolithography steps such as resist coat, expose, develop, etch, and strip resist.
  • pocket 24 may be formed using an etch process that may include a dry etch, a plasma etch, a plasma assisted etch, or a wet etch.
  • the etch may be selectable to the material comprising dielectric layer 20 , such that a portion of dielectric layer 20 is removed by the etch process.
  • pocket 24 is formed in the surface of dielectric layer 20 to house an integrated circuit.
  • the dimensions of pocket 24 relate to the dimensions of the integrated circuit to be disposed in pocket 24 .
  • pocket 24 may have a width on the order of approximately 5 to 102 mils, and in some example embodiments to a width of approximately 100 mils.
  • pocket 24 may be formed to a depth on the order of approximately 2 to 10 mils, and in some example embodiments to a depth of approximately 6 mils.
  • pocket 24 is typically larger than the integrated circuit housed within pocket 24 , it is generally desirable that the gap between the integrated circuit and the sidewalls of pocket 24 is minimized.
  • a further object of the present invention is to embed the integrated circuit within pocket 24 such that the outer surface of the integrated circuit is substantially co-planar with an outer surface 23 of dielectric layer 20 . As will be described in more detail below with regard to FIG. 1E , such a configuration reduces the length of an interconnect, or interconnection, formed to couple the integrated circuit to an associated bond pad. As a result, the intrinsic inductance of the interconnect is minimized.
  • this length can be shortened by precisely locating pocket 24 , precisely forming the dimensions of pocket 24 , precisely controlling the vertical slope of the walls of pocket 24 , and/or by precisely controlling the size of the integrated circuit.
  • the slope of the walls of pocket 24 do not exceed 0.8 mils/mil, and in one particular embodiment the slope is approximately 0.3 mils/mil.
  • the laser micro-machining process may include using a frequency tripled Yttrium Aluminum Gallium (YAG) laser at a frequency of 350 nanometers.
  • YAG Yttrium Aluminum Gallium
  • Laser micromachining enables the single-step fabrication of a high-aspect ratio pocket 24 .
  • the sidewalls of pocket 24 may be substantially vertical rather than sloped and may be substantially parallel with the sides of the integrated circuit.
  • the size of pocket 24 may more precisely correspond with the size of the integrated circuit to be embedded in pocket 24 . As a result, the amount of space between the embedded integrated circuit and the sidewalls of pocket 24 may be reduced and bond pads may be more closely located proximate the integrated circuit.
  • laser micro-machining processes may result in a space of approximately 1 to 2 mils between each side of the integrated circuit and the corresponding sidewall of pocket 24 .
  • laser micromachining allows pocket 24 to have a diameter/height ratio as low as approximately 0.5 through a dielectric as thick as approximately 4 mils, wherein the diameter of the pocket corresponds with the width and the height of the pocket corresponds with the length of the pocket in layer 20 .
  • the thickness of the dielectric in which pocket 24 is formed is determined by the Radio Frequency/microwave design for loss transmission.
  • the diameter of the pocket is determined by the semi-conductor die size.
  • FIG. 1D is a cross-sectional view of semiconductor microwave/millimeter wave structure after the formation of an epoxy layer 32 within pocket 24 .
  • Epoxy layer 32 may be dispensed in pocket 24 .
  • epoxy layer 32 is comprised of a conductive epoxy such as ablebond 8360, ablebond 8390, and ablebond 8340, or another semiconductive adhesive.
  • the purpose of epoxy layer 32 is to adhere an integrated circuit to outer surface 22 of adhesion metal layer 16 , such that the integrated circuit is substantially embedded in pocket 24 .
  • epoxy layer 32 coats exposed surface 22 .
  • the substantially vertical sidewalls of pocket 24 are left substantially uncoated.
  • the amount of epoxy may be carefully controlled so that a minimum amount is used. The minimum amount may result in a thin epoxy filet formed around the bottom perimeter of the integrated circuit.
  • FIG. 1E is a cross-sectional view of 10 after an integrated circuit 34 is placed in pocket 24 and an interconnect 36 is formed.
  • Integrated circuit 34 includes a single piece of semiconductor wafer which has not yet been packaged.
  • integrated circuit 34 includes an integrated circuit operable to perform radar signal processing functions.
  • integrated circuit 34 may include an integrated circuit with the appropriate circuitry for causing the transmission and reception of electromagnetic radiation by radar components and for processing such signals associated with electromagnetic radiation.
  • bond pads 38 may be positioned on dielectric layer 20 .
  • Bond pads 38 may include a layer of gold or other conductive material positioned proximate pocket 24 such that interconnect 36 may be formed to couple integrated circuit 34 to bond pad 38 .
  • bond pads 38 may have lateral dimensions on the order of 2 to 10 mils and may be positioned a distance of approximately 0 to 4 mils from one of the sidewalls of pocket 24 , and in a particular embodiment, about one mil from one of the sidewalls of pocket 24 . Smaller sized bonds pads 38 are used to minimize capacitance effects, which can diminish the effectiveness of a high frequency device.
  • interconnect 36 includes a bond wire made with ribbon of a diameter on the order of 1 to 3 mils.
  • Interconnect 36 may be thermosonically bonded with a force of 15 gm force to 90 gm force. A minimum amount of ultrasonic energy, however, should be applied to achieve reliable bonds.
  • interconnect 36 may operate as a micro-strip interconnect. To reduce inductance, it may be desirable to minimize the length of interconnect 36 . Accordingly, bond pads 38 may be positioned as close to pocket 24 as possible.
  • interconnect 36 may include a bond wire of a length of less than 15 mils. In more particular embodiments, this length may be from 3 to 15 mils and may, for example, have a length of approximately 3 or 4 mils.
  • each interconnect 36 is less than the width of pocket 24 .
  • a void (not explicitly shown) is present beneath each interconnect 36 .
  • the air-filled dielectric voids result in the improved performance of interconnects 36 . It is for this reason that a minimum amount of epoxy may be desired when forming epoxy layer 32 . Where too much epoxy material is used and epoxy layer 32 creeps up on to the sidewall surfaces of pocket 24 , the capacitance between ground layer 14 and interconnect 36 may increase. Where semiconductor microwave/millimeter wave structure 10 is implemented in a radar application, an ineffective or failing interconnect 36 may cause the failure of the radar system.
  • FIG. 2 is a top view of a radar, communication or other microwave and/or millimeter wave system 100 incorporating structure 10 in accordance with one embodiment of the present invention.
  • Radar system 100 includes a plurality of embedded integrated circuits 34 , a plurality of transmission lines, or transmission lines/launch structures, 102 , and a plurality of radiators 104 .
  • radar system 100 operates at a high-frequency ranges exceeding 10 gigahertz.
  • radar system 100 may operate in the Ka-band between 30 and 35 gigahertz.
  • radar system 100 may operate in the W band at frequencies exceeding 95 gigahertz.
  • radar system 100 may operate at any of a variety of frequencies within a range on the order of 1 to 200 gigahertz.
  • radar or communication system 100 may include solid state circuitry for transmitting and receiving electromagnetic radiation for the detection of objects, aircraft, spacecraft, ships, or ground-based targets.
  • the plurality of radiators 104 in radar system 100 include both transmit and receive elements positioned in a phased array. Each radiator is coupled to an associated integrated circuit 34 by transmission line/launch structure 102 .
  • Transmission line/launch structures 102 are formed on the dielectric layer 20 by conventional photo-lithographic processes. Each transmission line/launch structure 102 may then be electrically coupled to an integrated circuit 34 through dielectric layer 20 using an interconnect 36 configured as described above with regard to FIG. 1E . It is noted that in the embodiment of FIG. 2 , transmission line/launch structure 102 is electronically coupled to radiator 104 even though a dielectric layer 20 is disposed between the two (not explicitly shown).
  • the number and relative size of radiator 104 included in a particular radar system is related to the wavelength frequency at which the radar system is operated.
  • a radar system operating in the X-band frequency may have approximately 2.6 radiator fins 104 per square inch.
  • a radar system operating in the K-band frequency may have approximately 32 radiator fins 104 per square inch, and a radar system operating in the W-band frequency may have approximately 250 radiator fins 104 per square inch. Accordingly, it can be understood that as the operating frequency of the radar system is increased, it becomes necessary to increase the number of and decrease the size of radiator fins 104 and other components of radar system 100 . As a result, the channel separation distance 106 between each transmission line/launch structures 102 has been a factor limiting the operating frequency of conventional radar systems.
  • radar system 100 may be formed by embedding integrated circuits 34 in pockets 24 and the length of interconnect 36 can be minimized, however, radar system 100 may be operated at higher operating frequencies than conventional radar systems.
  • pocket 24 which includes a laser ablated pocket formed in the surface of dielectric layer 20 using conventional etch techniques and laser micromachining processes, bond pad 38 may be positioned closer to integrated circuit 34 than in conventional radar systems.
  • interconnect 36 may be shorter, and the distance between each integrated circuit 34 may be decreased to facilitate higher frequency operation.
  • the channel separation distance 106 may be on the order of 0.03 to 1.0 inches.
  • the distance between each integrated circuit 34 is decreased, the distance between each radiator 104 may also be decreased.
  • channel separation distance 106 may also be decreased, and higher operating frequencies may be achieved.
  • radar system 100 may be operated at a frequency exceeding 96 gigahertz.

Abstract

According to one embodiment of the present invention, a microwave or millimeter wave module includes a dielectric layer having a pocket formed substantially through the dielectric layer. The dielectric is attached to a metal substrate. The pocket has substantially vertical sidewalls. An integrated circuit is disposed in the pocket. Opposing sides of the integrated circuit are substantially parallel to the sidewalls of the pocket. An interconnect electrically couples the integrated circuit to a bond pad disposed on the outer surface of the dielectric layer. The interconnect has a length that is minimized to result in reduced inductance of the semiconductor device.

Description

    RELATED APPLICATIONS
  • This application is a divisional of application Ser. No. 11/145,889 filed Jun. 6, 2005, entitled Reduced Inductance Interconnect for Enhanced Microwave and Millimeter-Wave Systems.
  • FIELD OF INVENTION
  • The present invention relates generally to packaging microwave and millimeter wave devices and more particularly to a reduced inductance interconnect for enhancing microwave and millimeter-wave system performance.
  • BACKGROUND OF THE INVENTION
  • A radar system typically includes an array of transmit and receive modules/elements, which may be referred to as radiator fins, electrically coupled to an array of associated integrated microwave circuits. Typically, each radiator fin is coupled to an associated integrated circuit by a combination of an electrical channel through an interconnect. Although radar systems typically operate in the X to K band at a frequency on the order of 10 to 35 gigahertz, in some applications it may be desirable to operate a radar system at higher operating frequencies. To operate a radar at high frequencies, however, the radar must include a greater number of radiator fins per square inch. Accordingly, the size of components within the radar system must be decreased.
  • The length of the interconnect coupling each radiator fin to an integrated circuit, however, is a limiting factor in the development of high frequency radar systems as very low inductive interconnections between devices important for high-frequency applications. Since flip chips have short bond connections between the active integrated circuit and the surrounding substrate, flip chip techniques have been used to combat this problem. Flip chips, however have their disadvantages. Microwave flip chip dies require embedded micro-strip or co-planar wave guide transmission lines to interconnect the passive elements on a semiconductor die to achieve the design function. This results in complex fabrication process and/or compromise in performance. Further, the bumps formed on the surface of the integrated circuit to bond the flipped integrated circuit to the substrate are expensive to form and require complex assembly techniques. Additionally, because coolant flow used to dissipate heat from an integrated circuit is removed from the semiconductor surface in a flip chip design, radar systems incorporating flip chips have thermal failure problems resulting from the inefficiency and inability of the active device to dissipate heat. Complex cooling systems, incorporating thermal bars within the semiconductor die, are needed for flip-chip packages. High operating temperatures result in reduced performance of the flip chip and the substrate supporting the flip chip.
  • SUMMARY OF THE INVENTION
  • In accordance with the present invention, a system and method for reducing the inductance of an interconnect is provided that substantially eliminates or greatly reduces disadvantages and problems associated with conventional microwave modules.
  • According to one embodiment of the present invention, a microwave or millimeter wave module includes a dielectric layer having a pocket formed substantially through the dielectric layer. The dielectric is attached to a metal substrate. The pocket has substantially vertical sidewalls. An integrated circuit is disposed in the pocket. Opposing sides of the integrated circuit are substantially parallel to the sidewalls of the pocket. An interconnect electrically couples the integrated circuit to a bond pad disposed on the outer surface of the dielectric layer. The interconnect has a length that is minimized to result in reduced inductance of the semiconductor device.
  • Certain examples of the invention may provide one or more technical advantages. A technical advantage of one exemplary embodiment of the present invention is that an integrated circuit may be disposed in a pocket. As a result, the top surface of the integrated circuit may be substantially coplanar with the top surface of the dielectric material in which the integrated circuit is embedded. Another technical advantage may be that, the length of the interconnect coupling the integrated circuit to the dielectric substrate may be decreased. As a result, the inductance of the integrated system may be decreased and performance of the circuit may be improved. Another technical advantage may be that the integrated circuit is supported directly on a metal layer such that heat generated by the integrated circuit may be removed from the semiconductor system through the metal layer.
  • Still another technical advantage may be that the channel separation distance between channels in a radar system may be decreased to permit high frequency operation and meet design requirements. As a result, a higher density of channels may be accomplished and the number of radiator fins present in the radar system per square inch may be increased. Accordingly, the operating frequency of the radar system may be increased. For example, in particular embodiments, a radar system may be operated at a W-band frequency exceeding 95 gigahertz and may be formed to include 32 channels or more in a single monolithic package.
  • Other technical advantages may be readily apparent to one skilled in the art from the figures, descriptions and claims included herein. None, some, or all of the examples may provide technical advantages.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • For a more complete understanding of the present invention and its features and advantages, reference is now made to the following description, taken in conjunction with the accompanying drawings, in which like reference numerals refer to like elements, and wherein:
  • FIGS. 1A-1E are cross-sectional diagrams showing the formation of multiple layers on an outer surface of a microwave or millimeter wave substrate in accordance with one embodiment of the present invention; and
  • FIG. 2 is a top view of a radar system in accordance with one embodiment of the present invention.
  • DETAILED DESCRIPTION OF THE INVENTION
  • In order to form a radar system or other microwave or millimeter wave system, various conductive and nonconductive layers are typically formed on a suitable thermal substrate or other non-thermal substrate. FIGS. 1A-1E are cross-sectional views of an example microwave and/or millimeter wave structure (“microwave/millimeter wave structure”) 10 during the formation of multiple layers on an outer surface of a metal layer 14. Semiconductor microwave/millimeter wave structure 10 may be used as a basis for forming any of a variety of microwave/millimeter wave devices, such as a radar system incorporated into a missile or other aerospace platform or other high frequency communication system. Particular examples and dimensions specified throughout this document are intended for exemplary purposes only, and are not intended to limit the scope of the present disclosure. Moreover, the illustrations in FIGS. 1A-1E are not intended to be to scale. As will be discussed in more detail below, conventional microwave module fabrication techniques for forming semiconductor based devices typically include the wire bonding of an integrated circuit to other conductive features or devices. The wire bond forms an interconnect. Where the integrated circuit is supported on a top surface of a circuit board substrate, the interconnect may be of a length sufficient to result in larger inductance and reduced performance in high frequency applications. According to various embodiments, however, such defects may be greatly reduced or substantially limited.
  • FIG. 1A is a cross-sectional view of microwave/millimeter wave structure 10 after the formation of multiple layers on a metal layer 14. Metal layer 14 may comprise any suitable material used in the fabrication of microwave structures. For example, in particular embodiments, metal layer 14 may include copper, copper molybdenum, alloy 46, KOVAR, aluminum, or other conductive material. In other embodiments, metal layer 14 may be replaced with a ceramic substrate such as alumina, aluminum nitride, beryllium oxide, and silicon. Because metal layer 14 is conductive, metal layer 14 may operate as a heat sink by enhancing heat dissipation from a heat-generating component supported on metal layer 14 to a cooler ambient. Thus, in various embodiments, the primary purpose of metal layer 14 may be to maintain the temperature of microwave/millimeter wave structure 10 below a maximum allowable temperature specified by the device manufacturers and function as an electrical ground plane. Although metal layer 14 is described as including a metal material, however, it is recognized that other suitable heat dissipating materials may be used to support the various layers formed to create 10. For example, in particular embodiments, metal layer 14 may be replaced with a ceramic layer or printed wiring board with metal plane as the top layer.
  • In the illustrated embodiment, an adhesion metal layer 16 is formed outwardly from an outer surface 18 of metal layer 14. In particular embodiments, adhesion metal layer 16 may include titanium, tungsten, chromium, gold, copper, nickel, or other metallic material or combination of materials that is sputtered on outer surface 18 of 10. Adhesion metal layer 16 may be of a thickness on the order of 0.05 to 1 micrometers (μm). The primary purpose of adhesion metal layer 16 is to adhere any subsequently formed layers to metal layer 14 and to provide a nucleation layer for electroplated film. In an exemplary embodiment, adhesion metal layer 16 may also act as a contact for electroplate material. Adhesion metal layer 16 may comprise an under-die metallurgy (UDM) and may include a stack of metals and/or metal alloys. Example metals that may be used include titanium, tungsten, copper, nickel, vanadium, cobalt, chromium, gold, or suitable combinations of the above. Thus, many modifications and substitutions may be made to the formation of metal layer 14. For example, metal layer 14 may be replaced with a ceramic layer or a printed wiring board with a metal plane as the top layer. All such modifications and substitutions are within the scope and spirit of the present invention.
  • FIG. 1B is a cross-sectional view of microwave/millimeter wave structure after the formation of a dielectric layer 20 on the outer surface 22 of adhesion metal layer 16. Dielectric layer 20 may comprise one or more layers of silicon dioxide, silicon nitride, gallium arsenide, alumina, aluminum nitride, polyimide, various polymers such as teflon, thermo plastics such as liquid crystal polymer, or combinations thereof. In other embodiments, dielectric layer 20 may comprise other types of dielectrics (such as high-k dielectrics). Depending on the materials used to form dielectric layer 20 and the fabrication processes employed, dielectric layer 20 may be formed using any of a variety of processes. For example, in one exemplary embodiment dielectric layer 20 may be formed by growing an oxide or nitrided oxide layer. Conversely, where dielectric layer 20 comprises polymers, dielectric layer 20 may be formed by spin coating and curing a layer of dielectric liquid. Alternatively, a dielectric film may be attached using an autoclave or other appropriate equipment. The dielectric film may be subjected to varied temperatures, a pressure sequence, and/or vapor deposition.
  • The thickness of dielectric layer 20 is related to the frequency range at which semiconductor microwave/millimeter wave structure 10 will ultimately operate. The higher the frequency at which the structure 10 is operated, the thinner dielectric layer 20 may be. For example, where semiconductor microwave/millimeter wave structure 10 is operated at a frequency in excess of 10 gigahertz, dielectric layer 20 may be of a thickness on the order of approximately 1 to 10 mils depending on the value of dielectric constant. As another example, where semiconductor microwave/millimeter wave structure 10 is operating at a frequency on the order of 30-35 gigahertz, dielectric layer 20 may be of a thickness on the order of approximately 2 to 4 mils. As still another example, where semiconductor microwave/millimeter wave structure 10 is operating at a frequency exceeding 95 gigahertz, dielectric layer 20 may be of a thickness on the order of 1 to 2 mils.
  • Following the formation of dielectric layer 20, a pocket may be formed in at least a portion of the surface of layer 20. FIG. 1C is a cross-sectional view of semiconductor microwave/millimeter wave structure 10 after the formation of a pocket 24 in the outer surface 23 of dielectric layer 20. In the illustrated exemplary embodiment, pocket 24 is formed to expose at least a portion of outer surface 22 of metal adhesion layer 16. Pocket 24 may include an ablated pocket with substantially vertical sidewalls. Accordingly, pocket 24 may be formed using laser ablation, which is a mask-less direct write process. The laser ablation process used to form pocket 24 may eliminate the need for traditional photolithography steps such as resist coat, expose, develop, etch, and strip resist. In other embodiments, pocket 24 may be formed using an etch process that may include a dry etch, a plasma etch, a plasma assisted etch, or a wet etch. The etch may be selectable to the material comprising dielectric layer 20, such that a portion of dielectric layer 20 is removed by the etch process.
  • As will be described in more detail below, pocket 24 is formed in the surface of dielectric layer 20 to house an integrated circuit. Thus, the dimensions of pocket 24 relate to the dimensions of the integrated circuit to be disposed in pocket 24. For example, where the integrated circuit has a width on the order of 3 to 100 mils, pocket 24 may have a width on the order of approximately 5 to 102 mils, and in some example embodiments to a width of approximately 100 mils. Similarly, where the integrated circuit has a depth on the order of 1 to 9 mils, pocket 24 may be formed to a depth on the order of approximately 2 to 10 mils, and in some example embodiments to a depth of approximately 6 mils. Although pocket 24 is typically larger than the integrated circuit housed within pocket 24, it is generally desirable that the gap between the integrated circuit and the sidewalls of pocket 24 is minimized. A further object of the present invention is to embed the integrated circuit within pocket 24 such that the outer surface of the integrated circuit is substantially co-planar with an outer surface 23 of dielectric layer 20. As will be described in more detail below with regard to FIG. 1E, such a configuration reduces the length of an interconnect, or interconnection, formed to couple the integrated circuit to an associated bond pad. As a result, the intrinsic inductance of the interconnect is minimized. The teachings of the invention recognize that this length can be shortened by precisely locating pocket 24, precisely forming the dimensions of pocket 24, precisely controlling the vertical slope of the walls of pocket 24, and/or by precisely controlling the size of the integrated circuit. According to one embodiment, the slope of the walls of pocket 24 do not exceed 0.8 mils/mil, and in one particular embodiment the slope is approximately 0.3 mils/mil.
  • Following the formation of pocket 24, laser micro-machining processes together with cleaning processes may be used to achieve the desired sidewall topology of pocket 24. The laser micro-machining process may include using a frequency tripled Yttrium Aluminum Gallium (YAG) laser at a frequency of 350 nanometers. Laser micromachining enables the single-step fabrication of a high-aspect ratio pocket 24. Specifically, the sidewalls of pocket 24 may be substantially vertical rather than sloped and may be substantially parallel with the sides of the integrated circuit. Furthermore, the size of pocket 24 may more precisely correspond with the size of the integrated circuit to be embedded in pocket 24. As a result, the amount of space between the embedded integrated circuit and the sidewalls of pocket 24 may be reduced and bond pads may be more closely located proximate the integrated circuit. Accordingly, whereas conventional techniques resulted in a minimum space of approximately 20 mils between the integrated circuit and a bond pad disposed on the surface of dielectric layer 20, laser micro-machining processes may result in a space of approximately 1 to 2 mils between each side of the integrated circuit and the corresponding sidewall of pocket 24. As a further advantage, laser micromachining allows pocket 24 to have a diameter/height ratio as low as approximately 0.5 through a dielectric as thick as approximately 4 mils, wherein the diameter of the pocket corresponds with the width and the height of the pocket corresponds with the length of the pocket in layer 20. The thickness of the dielectric in which pocket 24 is formed is determined by the Radio Frequency/microwave design for loss transmission. The diameter of the pocket is determined by the semi-conductor die size.
  • After the formation of pocket 24, an epoxy may be applied to a portion of the exposed surface 22 within pocket 24. FIG. 1D is a cross-sectional view of semiconductor microwave/millimeter wave structure after the formation of an epoxy layer 32 within pocket 24. Epoxy layer 32 may be dispensed in pocket 24. In particular embodiments, epoxy layer 32 is comprised of a conductive epoxy such as ablebond 8360, ablebond 8390, and ablebond 8340, or another semiconductive adhesive. As will be described in more detail below, the purpose of epoxy layer 32 is to adhere an integrated circuit to outer surface 22 of adhesion metal layer 16, such that the integrated circuit is substantially embedded in pocket 24.
  • In the illustrated embodiment, epoxy layer 32 coats exposed surface 22. The substantially vertical sidewalls of pocket 24, however, are left substantially uncoated. To prevent the coating of the sidewalls of pocket 24, the amount of epoxy may be carefully controlled so that a minimum amount is used. The minimum amount may result in a thin epoxy filet formed around the bottom perimeter of the integrated circuit. The advantages to such a configuration will be more readily understood in the context of FIG. 1E, which is a cross-sectional view of 10 after an integrated circuit 34 is placed in pocket 24 and an interconnect 36 is formed. Integrated circuit 34 includes a single piece of semiconductor wafer which has not yet been packaged. In specific embodiments, integrated circuit 34 includes an integrated circuit operable to perform radar signal processing functions. In particular embodiments, for example, integrated circuit 34 may include an integrated circuit with the appropriate circuitry for causing the transmission and reception of electromagnetic radiation by radar components and for processing such signals associated with electromagnetic radiation.
  • For interconnection of integrated circuit 34, one or more bond pads 38 may be positioned on dielectric layer 20. Bond pads 38 may include a layer of gold or other conductive material positioned proximate pocket 24 such that interconnect 36 may be formed to couple integrated circuit 34 to bond pad 38. In particular embodiments, bond pads 38 may have lateral dimensions on the order of 2 to 10 mils and may be positioned a distance of approximately 0 to 4 mils from one of the sidewalls of pocket 24, and in a particular embodiment, about one mil from one of the sidewalls of pocket 24. Smaller sized bonds pads 38 are used to minimize capacitance effects, which can diminish the effectiveness of a high frequency device.
  • Bond pads 38 are connected to integrated circuit 34 using interconnect 36. In particular embodiments, interconnect 36 includes a bond wire made with ribbon of a diameter on the order of 1 to 3 mils. Interconnect 36 may be thermosonically bonded with a force of 15 gm force to 90 gm force. A minimum amount of ultrasonic energy, however, should be applied to achieve reliable bonds. In particular embodiments, interconnect 36 may operate as a micro-strip interconnect. To reduce inductance, it may be desirable to minimize the length of interconnect 36. Accordingly, bond pads 38 may be positioned as close to pocket 24 as possible. As a result, interconnect 36 may include a bond wire of a length of less than 15 mils. In more particular embodiments, this length may be from 3 to 15 mils and may, for example, have a length of approximately 3 or 4 mils.
  • Because the width of integrated circuit 34 is less than the width of pocket 24, a void (not explicitly shown) is present beneath each interconnect 36. The air-filled dielectric voids result in the improved performance of interconnects 36. It is for this reason that a minimum amount of epoxy may be desired when forming epoxy layer 32. Where too much epoxy material is used and epoxy layer 32 creeps up on to the sidewall surfaces of pocket 24, the capacitance between ground layer 14 and interconnect 36 may increase. Where semiconductor microwave/millimeter wave structure 10 is implemented in a radar application, an ineffective or failing interconnect 36 may cause the failure of the radar system.
  • FIG. 2 is a top view of a radar, communication or other microwave and/or millimeter wave system 100 incorporating structure 10 in accordance with one embodiment of the present invention. Radar system 100 includes a plurality of embedded integrated circuits 34, a plurality of transmission lines, or transmission lines/launch structures, 102, and a plurality of radiators 104. In particular embodiments, radar system 100 operates at a high-frequency ranges exceeding 10 gigahertz. Thus, radar system 100 may operate in the Ka-band between 30 and 35 gigahertz. Alternatively or additionally, radar system 100 may operate in the W band at frequencies exceeding 95 gigahertz. Accordingly, it is contemplated that radar system 100 may operate at any of a variety of frequencies within a range on the order of 1 to 200 gigahertz. In various embodiments radar or communication system 100 may include solid state circuitry for transmitting and receiving electromagnetic radiation for the detection of objects, aircraft, spacecraft, ships, or ground-based targets.
  • The plurality of radiators 104 in radar system 100 include both transmit and receive elements positioned in a phased array. Each radiator is coupled to an associated integrated circuit 34 by transmission line/launch structure 102. Transmission line/launch structures 102 are formed on the dielectric layer 20 by conventional photo-lithographic processes. Each transmission line/launch structure 102 may then be electrically coupled to an integrated circuit 34 through dielectric layer 20 using an interconnect 36 configured as described above with regard to FIG. 1E. It is noted that in the embodiment of FIG. 2, transmission line/launch structure 102 is electronically coupled to radiator 104 even though a dielectric layer 20 is disposed between the two (not explicitly shown).
  • The number and relative size of radiator 104 included in a particular radar system is related to the wavelength frequency at which the radar system is operated. For example, a radar system operating in the X-band frequency may have approximately 2.6 radiator fins 104 per square inch. By comparison, a radar system operating in the K-band frequency may have approximately 32 radiator fins 104 per square inch, and a radar system operating in the W-band frequency may have approximately 250 radiator fins 104 per square inch. Accordingly, it can be understood that as the operating frequency of the radar system is increased, it becomes necessary to increase the number of and decrease the size of radiator fins 104 and other components of radar system 100. As a result, the channel separation distance 106 between each transmission line/launch structures 102 has been a factor limiting the operating frequency of conventional radar systems.
  • Because radar system 100 may be formed by embedding integrated circuits 34 in pockets 24 and the length of interconnect 36 can be minimized, however, radar system 100 may be operated at higher operating frequencies than conventional radar systems. For example, and as described above with regard to FIGS. 1A-1E, pocket 24, which includes a laser ablated pocket formed in the surface of dielectric layer 20 using conventional etch techniques and laser micromachining processes, bond pad 38 may be positioned closer to integrated circuit 34 than in conventional radar systems. As a result, interconnect 36 may be shorter, and the distance between each integrated circuit 34 may be decreased to facilitate higher frequency operation. In particular embodiments, for example, the channel separation distance 106 may be on the order of 0.03 to 1.0 inches. Where the distance between each integrated circuit 34 is decreased, the distance between each radiator 104 may also be decreased. As a direct correlation, channel separation distance 106 may also be decreased, and higher operating frequencies may be achieved. For example, in an exemplary embodiment, radar system 100 may be operated at a frequency exceeding 96 gigahertz.
  • Although the present invention has been described in detail, it should be understood that various changes, alterations, substitutions, and modifications can be made to the teachings disclosed herein without departing from the spirit and scope of the present invention which is solely defined by the appended claims.

Claims (18)

1. A structure comprising:
a dielectric layer having a pocket with substantially vertical sidewalls formed through the dielectric layer;
at least one trace formed on a first side of the dielectric layer, at least one trace coupled to a bond pad adjacent one of the substantially vertical sidewalls;
a ground plane attached to the dielectric layer on a second side of the dielectric layer that is opposite the first side of the dielectric layer;
an integrated circuit disposed in the pocket, the integrated circuit having opposing sides substantially parallel to the vertical sidewalls;
an interconnection between the integrated circuit and the bond pad; and
wherein the length of the interconnection is less than 15 mils.
2. The structure of claim 1, wherein:
the ground plane is operable to provide structural support and radiator capability; and
a thickness of the dielectric is selected to:
achieve co-planarity based on device a thickness of the integrated circuit;
obtain a controlled microwave impedance;
minimize via inductance and microwave loss in the dielectric for higher frequency operation; and
obtain precise control of pocket dimensions and sidewall characteristics.
3. The structure of claim 1, wherein:
the vertical sidewalls of the pocket are formed using laser micro-machining;
the pocket is formed to a depth on the order of one mil greater than a height of the integrated circuit; and
wherein the length of the interconnection is between 3 and 15 mils.
4. The structure of claim 1, wherein the vertical sidewalls of the pocket are formed using laser micro-machining.
5. The structure of claim 1, wherein the pocket is formed to a depth on the order of one mil greater than a height of the integrated circuit.
6. The structure of claim 1, wherein a distance between at least one of the opposing sides of the integrated circuit and a corresponding one of the substantially vertical sidewalls is less than one mil.
7. The structure of claim 1, wherein the length of the interconnection is between 3 and 15 mils.
8. The structure of claim 1, wherein the length of the interconnection is approximately 3 mils.
9. The structure of claim 1, wherein the bond pad is positioned a distance of approximately 0 to 1 mils from the one of the substantially vertical sidewalls of the pocket.
10. The structure of claim 1, wherein the integrated circuit operates to perform radar, communication and other microwave and millimeter wave functions.
11. The structure of claim 1, further comprising:
the array of radiators comprises a plurality of transmit and receive channels;
the system is a system selected from the group consisting of a radar system, a communication system, a microwave system, and a millimeter wave system;
the dielectric layer is a thin dielectric layer having a thickness that is less than ten mils;
the integrated circuit is selected from the group consisting of a microwave circuit, a millimeter wave circuit, and a discrete semiconductor component;
the substantially vertical sidewalls are precisely dimensioned vertical sidewalls;
the ground plane is a metal thermal and electrical ground plane;
the integrated circuit has a surface substantially coplaner to the at least one channel; and;
the interconnection has a length resulting in a high frequency, low loss transition for the system.
12. The structure of claim 11, wherein the array of transmit and receive channels are:
formed to achieve low cost and the positional and dimensional precision needed for high frequency operation;
are closely spaced and fabricated as a single unit to minimize RF transitions, meet stringent spatial requirements and low transmission loss; and
formed on a machined structural metal base to contact heat generating semi-conductors to efficiently dissipate heat.
13. The structure of claim 11, wherein the array of radiator operate to transmit and receive electromagnetic radiation of a frequency exceeding 90 gigahertz.
14. The structure of claim 11, wherein the array of radiator operate to transmit and receive electromagnetic radiation of a frequency on the order of 1 to 200 gigahertz.
15. The structure of claim 1, wherein a top surface of the integrated circuit is coplanar with a top surface of the dielectric layer.
16. The structure of claim 1, wherein the bond pad is positioned a distance of approximately 0 to 1 mils from one of the vertical sidewalls of the pocket.
17. The structure of claim 1, wherein the integrated circuit is directly supported on the ground plane attached to the dielectric layer, the ground plane operable to transfer heat generated by the integrated circuit to an underlying metal layer and act as a cold plate, allowing spreading of heat and efficient extraction of heat.
18. The structure of claim 1, further comprising:
a plurality of integrated circuits, each integrated circuit disposed in an associated pocket;
a plurality of traces formed on the first side of the dielectric layer;
a plurality of bond pads disposed on the metal substrate, each of the plurality of bond pads associated with a selected one of the plurality of traces; and
a plurality of interconnections, each of the plurality of interconnections electrically coupling a selected one of the integrated circuits to a selected one of the bond pads, each of the interconnections having a length of less than 15 mils that is selected to result in reduced inductance of the semiconductor device.
US12/368,492 2005-06-06 2009-02-10 Reduced inductance interconnect for enhanced microwave and millimeter-wave systems Active 2025-07-15 US8059057B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US12/368,492 US8059057B2 (en) 2005-06-06 2009-02-10 Reduced inductance interconnect for enhanced microwave and millimeter-wave systems

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US11/145,889 US7528792B2 (en) 2005-06-06 2005-06-06 Reduced inductance interconnect for enhanced microwave and millimeter-wave systems
US12/368,492 US8059057B2 (en) 2005-06-06 2009-02-10 Reduced inductance interconnect for enhanced microwave and millimeter-wave systems

Related Parent Applications (2)

Application Number Title Priority Date Filing Date
US11/145,889 Continuation US7528792B2 (en) 2005-06-06 2005-06-06 Reduced inductance interconnect for enhanced microwave and millimeter-wave systems
US11/145,889 Division US7528792B2 (en) 2005-06-06 2005-06-06 Reduced inductance interconnect for enhanced microwave and millimeter-wave systems

Publications (2)

Publication Number Publication Date
US20090267235A1 true US20090267235A1 (en) 2009-10-29
US8059057B2 US8059057B2 (en) 2011-11-15

Family

ID=37065002

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/145,889 Active 2026-04-05 US7528792B2 (en) 2005-06-06 2005-06-06 Reduced inductance interconnect for enhanced microwave and millimeter-wave systems
US12/368,492 Active 2025-07-15 US8059057B2 (en) 2005-06-06 2009-02-10 Reduced inductance interconnect for enhanced microwave and millimeter-wave systems

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US11/145,889 Active 2026-04-05 US7528792B2 (en) 2005-06-06 2005-06-06 Reduced inductance interconnect for enhanced microwave and millimeter-wave systems

Country Status (6)

Country Link
US (2) US7528792B2 (en)
EP (1) EP1894241B1 (en)
JP (1) JP4628469B2 (en)
KR (1) KR20080018248A (en)
CN (1) CN101189718B (en)
WO (1) WO2006132803A2 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8963313B2 (en) 2011-12-22 2015-02-24 Raytheon Company Heterogeneous chip integration with low loss interconnection through adaptive patterning

Families Citing this family (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7528792B2 (en) * 2005-06-06 2009-05-05 Raytheon Company Reduced inductance interconnect for enhanced microwave and millimeter-wave systems
KR100866248B1 (en) * 2006-12-23 2008-10-30 동부일렉트로닉스 주식회사 Method for manufacturing CMOS Image sensor
US9013365B2 (en) * 2012-03-02 2015-04-21 Harris Corporation Interconnect feed devices for electrical components, and processes for manufacturing same
DE102013222963B4 (en) * 2012-11-12 2022-07-21 Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung e.V. radar antenna
CN104102757B (en) * 2013-04-15 2017-04-05 赛恩倍吉科技顾问(深圳)有限公司 Via Design system
KR102235612B1 (en) 2015-01-29 2021-04-02 삼성전자주식회사 Semiconductor device having work-function metal and method of forming the same
DE102017118349B4 (en) 2016-08-12 2023-09-07 Analog Devices, Inc. OPTICAL EMITTER ASSEMBLIES
US10341581B2 (en) * 2017-02-14 2019-07-02 Carestream Health, Inc. Radiographic detector with heat sink
CN112886234B (en) * 2021-01-19 2022-12-09 南通大学 Microwave millimeter wave coplanar common-caliber antenna based on embedded structure

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4771294A (en) * 1986-09-10 1988-09-13 Harris Corporation Modular interface for monolithic millimeter wave antenna array
US6057593A (en) * 1996-10-10 2000-05-02 Samsung Electronics Co., Ltd. Hybrid high-power microwave-frequency integrated circuit
US6246377B1 (en) * 1998-11-02 2001-06-12 Fantasma Networks, Inc. Antenna comprising two separate wideband notch regions on one coplanar substrate
US20030012006A1 (en) * 2001-07-11 2003-01-16 Silverman Lawrence H. Pocket mounted chip having microstrip line
US20030117331A1 (en) * 2001-12-21 2003-06-26 Schamberger Mark Allen Slot antenna having independent antenna elements and associated circuitry
US7528792B2 (en) * 2005-06-06 2009-05-05 Raytheon Company Reduced inductance interconnect for enhanced microwave and millimeter-wave systems

Family Cites Families (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4479100A (en) * 1982-05-27 1984-10-23 Raytheon Company Impedance matching network comprising selectable capacitance pads and selectable inductance strips or pads
JPS60133992A (en) * 1983-12-21 1985-07-17 Canon Inc Piercing device for printed circuit board
JPH0783071B2 (en) * 1984-12-17 1995-09-06 日本電信電話株式会社 Microwave integrated circuit
US6271579B1 (en) * 1993-10-08 2001-08-07 Stratedge Corporation High-frequency passband microelectronics package
US5602421A (en) 1995-01-31 1997-02-11 Hughes Aircraft Company Microwave monolithic integrated circuit package with improved RF ports
GB2298957A (en) 1995-03-16 1996-09-18 Oxley Dev Co Ltd Microstrip microwave package
JP2001044235A (en) * 1999-08-02 2001-02-16 Hitachi Kokusai Electric Inc Communication device
US6646521B1 (en) 2000-09-15 2003-11-11 Hei, Inc. Connection for conducting high frequency signal between a circuit and a discrete electric component
JP2002290150A (en) * 2001-03-26 2002-10-04 Shigeo Kawasaki Antenna device
ATE379958T1 (en) 2001-07-26 2007-12-15 Siemens Spa Italiana CIRCUIT BOARD AND CORRESPONDING PRODUCTION PROCESS FOR INSTALLING MICROWAVE CHIPS UP TO 80 GHZ
JP2003060116A (en) * 2001-08-20 2003-02-28 Tdk Corp High-frequency circuit board

Patent Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4771294A (en) * 1986-09-10 1988-09-13 Harris Corporation Modular interface for monolithic millimeter wave antenna array
US6057593A (en) * 1996-10-10 2000-05-02 Samsung Electronics Co., Ltd. Hybrid high-power microwave-frequency integrated circuit
US6246377B1 (en) * 1998-11-02 2001-06-12 Fantasma Networks, Inc. Antenna comprising two separate wideband notch regions on one coplanar substrate
US20030012006A1 (en) * 2001-07-11 2003-01-16 Silverman Lawrence H. Pocket mounted chip having microstrip line
US6545227B2 (en) * 2001-07-11 2003-04-08 Mce/Kdi Corporation Pocket mounted chip having microstrip line
US20030117331A1 (en) * 2001-12-21 2003-06-26 Schamberger Mark Allen Slot antenna having independent antenna elements and associated circuitry
US7528792B2 (en) * 2005-06-06 2009-05-05 Raytheon Company Reduced inductance interconnect for enhanced microwave and millimeter-wave systems

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8963313B2 (en) 2011-12-22 2015-02-24 Raytheon Company Heterogeneous chip integration with low loss interconnection through adaptive patterning
TWI502718B (en) * 2011-12-22 2015-10-01 雷神公司 Heterogeneous chip integration with low loss interconnection through adaptive patterning

Also Published As

Publication number Publication date
KR20080018248A (en) 2008-02-27
EP1894241A2 (en) 2008-03-05
US8059057B2 (en) 2011-11-15
CN101189718A (en) 2008-05-28
US7528792B2 (en) 2009-05-05
JP2008543248A (en) 2008-11-27
CN101189718B (en) 2011-07-06
JP4628469B2 (en) 2011-02-09
WO2006132803A3 (en) 2007-03-01
WO2006132803A2 (en) 2006-12-14
EP1894241B1 (en) 2017-10-18
US20090085823A1 (en) 2009-04-02

Similar Documents

Publication Publication Date Title
US8059057B2 (en) Reduced inductance interconnect for enhanced microwave and millimeter-wave systems
US9214404B1 (en) Apparatus for mounting microelectronic chips
JP4996384B2 (en) Si-based package with integrated passive components for millimeter wave applications
EP0703614B1 (en) Flip-clip with heat-conducting layer
US5347086A (en) Coaxial die and substrate bumps
US10910705B2 (en) Antenna in package device having substrate stack
US6426686B1 (en) Microwave circuit packages having a reduced number of vias in the substrate
US9496197B1 (en) Near junction cooling for GaN devices
CN112838011B (en) Heat dissipation chip and manufacturing method thereof
CN111952194B (en) Liquid cooling and heat dissipation process for radio frequency chip
CN111968944A (en) Ultrathin stacking process for radio frequency module
CN111968943B (en) Ultra-thin stacking method for radio frequency modules
EP0661746A1 (en) Microwave integrated circuit and their fabrication
US11251102B2 (en) Semiconductor module including heat dissipation layer
Göttel et al. Ultra wideband D-band antenna integrated in a LTCC based QFN package using a flip-chip interconnect
US6933603B2 (en) Multi-substrate layer semiconductor packages and method for making same
Dufour et al. Microwave multi-chip module utilizing aluminum silicon carbide with in-situ cast components and high density interconnect technology
CN111128909A (en) Radio frequency system micro packaging structure and preparation method thereof
US20240088083A1 (en) Semiconductor device with antenna
US11837521B2 (en) Wire bonded air heat sink
Wooldridge High density interconnect (HDI) packaging for microwave and millimeter wave circuits
Choudhury et al. A solder-free interconnect approach for integrating millimeter wave high-power devices with planar circuitry
Lu CVD diamond electronic packaging applications
CN112582273A (en) Antenna package, antenna packaging system and method for manufacturing antenna package
Wei et al. Advanced interconnecting techniques of integrated T/R modules

Legal Events

Date Code Title Description
AS Assignment

Owner name: RAYTHEON COMPANY, MASSACHUSETTS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:MASON, JAMES S.;BEDINGER, JOHN MICHAEL;RAJENDRAN, RAJ;REEL/FRAME:022233/0358

Effective date: 20050603

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 12