US20090194760A1 - Memory element and display device - Google Patents
Memory element and display device Download PDFInfo
- Publication number
- US20090194760A1 US20090194760A1 US12/320,307 US32030709A US2009194760A1 US 20090194760 A1 US20090194760 A1 US 20090194760A1 US 32030709 A US32030709 A US 32030709A US 2009194760 A1 US2009194760 A1 US 2009194760A1
- Authority
- US
- United States
- Prior art keywords
- thin film
- resistance change
- conductive layer
- change element
- film transistor
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B63/00—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/136—Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
- G02F1/1362—Active matrix addressed cells
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/34—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
- G09G3/36—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
- G09G3/3611—Control of matrices with row and column drivers
- G09G3/3648—Control of matrices with row and column drivers using an active matrix
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1214—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B63/00—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
- H10B63/30—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices comprising selection components having three or more electrodes, e.g. transistors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B63/00—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
- H10B63/80—Arrangements comprising multiple bistable or multi-stable switching components of the same type on a plane parallel to the substrate, e.g. cross-point arrays
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2300/00—Aspects of the constitution of display devices
- G09G2300/08—Active matrix structure, i.e. with use of active elements, inclusive of non-linear two terminal elements, in the pixels together with light emitting or modulating elements
- G09G2300/088—Active matrix structure, i.e. with use of active elements, inclusive of non-linear two terminal elements, in the pixels together with light emitting or modulating elements using a non-linear two-terminal element
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2330/00—Aspects of power supply; Aspects of display protection and defect management
- G09G2330/02—Details of power systems and of start or stop of display operation
- G09G2330/021—Power management, e.g. power saving
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/20—Multistable switching devices, e.g. memristors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/20—Multistable switching devices, e.g. memristors
- H10N70/24—Multistable switching devices, e.g. memristors based on migration or redistribution of ionic species, e.g. anions, vacancies
- H10N70/245—Multistable switching devices, e.g. memristors based on migration or redistribution of ionic species, e.g. anions, vacancies the species being metal cations, e.g. programmable metallization cells
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/821—Device geometry
- H10N70/826—Device geometry adapted for essentially vertical current flow, e.g. sandwich or pillar type devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/841—Electrodes
- H10N70/8416—Electrodes adapted for supplying ionic species
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/881—Switching materials
- H10N70/883—Oxides or nitrides
- H10N70/8833—Binary metal oxides, e.g. TaOx
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/881—Switching materials
- H10N70/883—Oxides or nitrides
- H10N70/8836—Complex metal oxides, e.g. perovskites, spinels
Definitions
- the present invention contains subject matter related to Japanese Patent Application JP 2008-310441 filed in the Japan Patent Office on Dec. 5, 2008 and Japanese Patent Application JP 2008-022900 filed in the Japan Patent Office on Feb. 1, 2008, the entire contents of which being incorporated herein by reference.
- the present invention relates to a memory element, and more particularly to a memory element which is suitable for driving a pixel in an active matrix type liquid crystal display device.
- the present invention relates to an active matrix type liquid crystal display device in which such memory elements are formed in each of pixels.
- An active matrix type liquid crystal display device includes gate lines wired in rows, data lines wired in columns, and pixels disposed in portions in which both the gate lines and the data lines intersect with each other, respectively.
- An electro-optic element typified by a liquid crystal cell, and an active element such as a thin film transistor for driving the electro-optic element are formed in each of the pixels.
- a gate of the thin film transistor is connected to corresponding one of the gate lines, a source thereof is connected to corresponding one of the data lines, and a drain thereof is connected to corresponding one of the electro-optic elements.
- the gate lines are scanned in a line-sequential manner, and a video signal (data) is supplied to the data lines wired in columns in correspondence to the scanning operation, thereby displaying an image corresponding to the video signal in a pixel array.
- the gate lines are scanned in the line-sequential manner every one field, and the video signal is supplied to the data lines in correspondence to the scanning operation.
- the data lines In the case of display of a moving image, since a picture is switched over to another one every one field, it is necessary for the data lines to repeat charge and discharge of the video signal every one field.
- the most part of power consumption is consumed for the charge and discharge of the data lines.
- the search of the technique is emerging such that when there is no change in input video signal as in the case or the like of a still image, the data held with the memory function within each of the pixels is continued to be displayed in the form of the still image in order to reduce the number of times of the charge and discharge of the data lines, thereby promoting the low power consumption.
- a system such that in order to incorporate the memory function in each of the pixels of the liquid crystal display panel, SRAM memory elements are formed in the respective pixels integrally with one another.
- Japanese Patent Laid-Open No. Hei 11-52416 describes an example of using a ferroelectric substance as a system for realizing the memory function incorporated in each of the pixel.
- a ferroelectric substance as a system for realizing the memory function incorporated in each of the pixel.
- the opening area is squeezed because it is unnecessary to form any of circuit elements such as a transistor in each of the pixels.
- the practical level is not reached because a suitable material for the ferroelectric substance having the memory function is poor.
- it is said that it is difficult to ensure the reliability of the memory function because the ferroelectric characteristics and the insulating property are easy to change when data is rewritten repeatedly.
- micro-miniature memory element which is capable of being incorporated in a pixel. It is also desirable to provide an active matrix type display device having such a micro-miniature memory element incorporated therein.
- a memory element including a parallel combination of a thin film transistor and a resistance change element;
- the thin film transistor including: a semiconductor thin film in which a channel region, and an input terminal and an output terminal located on both sides of the channel region, respectively, are formed, and a gate electrode overlapping the channel region through an insulating film to become a control terminal; and the resistance change element including one conductive layer connected to the input terminal side of the thin film transistor, the other conductive layer connected to the output terminal side of the thin film transistor, and at least one oxide film layer disposed between the one conductive layer and the other conductive layer; in which when the thin film transistor is in an OFF state in accordance with a voltage applied to the control terminal of the thin film transistor, the resistance change element changes between a low resistance state and a high resistance state in accordance with a voltage applied thereto from the input terminal of the thin film transistor, thereby writing corresponding binary data to the resistance change element.
- a display device including: gate lines wired in rows, data lines wired in columns, and pixels disposed in portions in which the gate lines and the data lines intersect with each other, respectively; each of the pixels including a memory element and an electro-optic element; the memory element serving to store therein data supplied thereto from the corresponding one of the data lines, and to read out data in accordance with a signal supplied thereto from the corresponding one of the gate lines; the electro-optic element exhibiting a luminance corresponding to the data stored in the memory element; the memory element including a parallel combination of a thin film transistor and a resistance change element; the thin film transistor including: a semiconductor thin film in which a channel region, and an input terminal and an output terminal located on both sides of the channel region, respectively, are formed, and a gate electrode overlapping the channel region through an insulating film to become a control terminal; and the resistance change element including one conductive layer connected to the input terminal side of the thin film transistor, the other conductive layer connected to
- the memory element is composed of the thin film transistor (TFT) and the resistance change element (ReRAM).
- TFT thin film transistor
- ReRAM resistance change element
- the circuit scale is very simplified and miniaturized as compared with the existing SRAM (Static Random Access Memory).
- SRAM Static Random Access Memory
- a plurality of memory elements thus miniaturized is readily incorporated in the pixel, and thus the memory having a multiple bit configuration can be built in the pixel with a small area. Therefore, it is possible to realize the active matrix type display device which is capable of performing multiple gradation display with the practical pixel size.
- the multiple bit memory can be built in the pixel, it is possible to reduce the power consumption which is necessary for the charge and discharge for the data lines and which occupies the most part of the power consumption in the liquid crystal display panel except for a backlight. As a result, it is possible to realize the liquid crystal display panel of the active matrix type liquid crystal display device which is capable of being driven with the low power consumption. Incorporating such a liquid crystal panel in a monitor of a mobile device results in that the reduction of the battery volume as well as the prolonging of intervals of charging of a battery can be carried out. As a result, it is possible to further miniaturize the mobile device.
- FIGS. 1A and 1B are respectively a schematic circuit diagram showing a configuration of a memory element and a display device according to a first embodiment of the present invention, and a diagram showing a truth table;
- FIGS. 2A , 2 B and 2 C are respectively a schematic view of a resistance change element in a low resistance state, a schematic view of the resistance charge element in a high resistance state, and a graph showing electrical characteristics of the resistance change element, the resistance change element being incorporated in the memory element according to the first embodiment of the present invention;
- FIGS. 3A to 3H are respectively schematic cross sectional views showing respective processes in a method of manufacturing the memory element according to the first embodiment of the present invention
- FIGS. 4A to 4I are respectively schematic cross sectional views showing respective processes in a method of manufacturing the memory element according to a second embodiment of the present invention.
- FIG. 5 is a graph showing a relationship between the number of pixels, and power consumption
- FIG. 6 is a perspective view of a television set as an example of application which includes the liquid crystal display device of the embodiments of the present invention.
- FIGS. 7A and 7B are respectively a perspective view of a digital still camera as another example of application, when viewed from a front side, which includes the liquid crystal display device of the embodiments of the present invention, and a perspective view of the digital still camera as another example of application, when viewed from a back side, which includes the liquid crystal display device of the embodiments of the present invention;
- FIG. 8 is a perspective view showing a notebook-size personal computer as still another example of application which includes the liquid crystal display device of the embodiments of the present invention.
- FIGS. 9A and 9B are respectively a front view of mobile terminal equipment as yet another example of application, in an open state, which includes the liquid crystal display device of the embodiments of the present invention, and a front view of the mobile terminal equipment as the yet another example of application, in a close state, which includes the liquid crystal display device of the embodiments of the present invention;
- FIG. 10 is a perspective view showing a video camera, as a further example of application, which includes the liquid crystal display device of the embodiments of the present invention.
- FIG. 11A is a schematic view showing another structure of the resistance change element incorporated in the memory element
- FIG. 11B is a schematic view showing still another structure of the resistance change element incorporated in the memory element
- FIG. 11C is a schematic cross sectional view showing a structure of the memory element according to a third embodiment of the present invention.
- FIGS. 1A and 1B are respectively a schematic diagram showing a configuration of a memory element and a display device according to a first embodiment of the present invention, and a diagram showing a truth table.
- This schematic diagram is a schematic circuit diagram showing a portion for one pixel of an active matrix type liquid crystal display device.
- a pixel 10 includes a memory element 1 .
- the memory element 1 is composed of a parallel combination of a thin film transistor TFT and a resistance change element ReRAM.
- the TFT includes a semiconductor thin film in which a channel region, and an input terminal and an output terminal (a source and a drain) located on both sides of the channel region, respectively, are formed, and a gate electrode overlapping the channel region through an insulating film to become a control terminal.
- the resistance change element ReRAM is composed of one conductive layer connected to the input terminal side of the TFT, the other conductive layer connected to the output terminal side of the TFT, and at least one oxide layer disposed between the one conductive layer and the other conductive layer.
- the resistance change element ReRAM changes between a low resistance state LRS and a high resistance state HRS in accordance with a voltage applied from the input terminal of the TFT, thereby writing corresponding binary data to the resistance change element ReRAM.
- a plurality of stages ( 1 ) to ( 6 ) of the parallel combinations of the TFTs and the resistance change elements ReRAMs are connected in series with one another. Also, the voltages applied to the control terminals of the TFTs of the stages, respectively, are controlled, thereby reading out the binary data written to the resistance change elements ReRAMs in the respective stages.
- the active matrix type liquid crystal display device includes gate lines GATEs wired in rows, data lines SIGs wired in columns, and pixels 10 disposed in portions in which the gate lines GATEs and the data lines SIGs intersect with each other, respectively.
- FIG. 1A shows merely one pixel 10 .
- the pixel 10 includes the memory element 1 and an electro-optic element.
- the electro-optic element is a liquid crystal cell LC.
- the liquid crystal cell LC is composed of a pixel electrode, a counter electrode, and a liquid crystal layer held between the pixel electrode and the counter electrode.
- the counter electrode is connected to a counter potential VCOM common to all the pixels, while the pixel electrode is connected to the memory element 1 .
- the memory element 1 stores therein data supplied thereto from corresponding one of the data lines SIGs, and reads out therefrom the data in accordance with a signal supplied thereto from the corresponding one of the gate lines GATEs.
- the liquid crystal cell LC as the electro-optic element exhibits a luminance corresponding to the data stored in the memory element 1 .
- the memory element 1 is composed of the parallel combination of the TFT and the resistance change element ReRAM.
- the TFT includes the semiconductor thin film in which the channel region, and the input terminal and the output terminal (the source and the drain) located on the both sides of the channel region, respectively, are formed, and the gate electrode overlapping the channel region through the insulating film to become the control terminal.
- the resistance change element ReRAM is composed of the one conductive layer connected to the input terminal side of the TFT, the other conductive layer connected to the output terminal side of the TFT, and at least one oxide layer disposed between the one conductive layer and the other conductive layer.
- the resistance change element ReRAM changes between the low resistance state LRS and the high resistance state HRS in accordance with the data supplied from the corresponding one of the data lines SIGs to the input terminal of the TFT, thereby storing therein the data concerned.
- the pixel 10 includes a plurality of memory elements ( 1 ) to ( 6 ) connected in series between the data line SIG and the liquid crystal cell LC.
- the plurality of memory elements ( 1 ) to ( 6 ) are controlled in a time division manner through a plurality of gate lines GATE 1 to GATE 6 wired so as to correspond to the plurality of memory elements ( 1 ) to ( 6 ), respectively, thereby writing multiple bit data corresponding to the multiple gradations to the memory element 1 .
- the liquid crystal cell LC is driven in the time division manner in correspondence to the multiple bit data written to the memory element 1 , thereby controlling the luminance of the liquid crystal cell LC with the multiple gradations.
- the operation of the pixel 10 is roughly classified into an operation for writing the multiple bit data to the memory elements ( 1 ) to ( 6 ), and an operation for reading out the multiple bit data from the memory elements ( 1 ) to ( 6 ).
- the pixel 10 is provided with a switch SW.
- This switch SW is also composed of a thin film transistor TFT.
- One current terminal of the switch SW is connected to the serial combination of the memory element 1 , while a predetermined reference potential Vref is applied to the other current terminal of the switch SW.
- a control line Reset for write is connected to a control terminal (gate electrode) of the switch SW.
- the pixel 10 uses a 6-bit memory in which six memory elements ( 1 ) to ( 6 ) are connected. Specifically, the six resistance change elements ReRAMs are connected in parallel with the six TFTs, respectively. Each of the resistance change elements ReRAMs is switched between the high resistance state HRS and the low resistance state LRS, thereby storing therein corresponding one of the bit data. Firstly, after all the resistance change elements ReRAMs, for example, are initialized to the high resistance state HRS, the bit data is written to the first memory element ( 1 ).
- the gate line GATE 1 of the memory element ( 1 ) is set at a low level Lo to turn OFF the corresponding one of the TFTs, while all other memory elements ( 2 ) to ( 6 ) are set at a high level Hi to turn ON the corresponding ones of the TFTs.
- the control line Reset for write is also set at the high level Hi to turn ON the switch SW.
- the bit data is supplied from the corresponding one of the data lines SIGs to the input terminal side of the resistance change element ReRAM of the first memory element ( 1 ), and the predetermined reference potential Vref is applied to the output terminal of the resistance change element ReRAM of the first memory element ( 1 ) through the TFTs of the memory elements ( 2 ) to ( 6 ), and the switch SW each set at the ON state.
- the bit data applied from the corresponding one of the data lines SIGs is set at a higher level than that of the predetermined reference potential Vref (in other words, when the signal voltage having the positive polarity is applied)
- the resistance change element ReRAM changes from the high resistance state HRS over to the low resistance state LRS.
- the bit data “ 1 ” is written to the memory element ( 1 ).
- the resistance change element ReRAM of the memory element ( 1 ) holds the high resistance state HRS as it is. That is to say, when the signal voltage having the negative polarity is applied, the bit data “ 0 ” is written to the memory element ( 1 ).
- the TFT of the memory element ( 2 ) is turned OFF, while the TFTs of the remaining memory elements, i.e., the memory element ( 1 ), and the memory elements ( 3 ) to ( 6 ), and the switch SW are all turned ON.
- the signal voltage (the bit data “ 1 ”) having the positive polarity with respect to the reference potential Vref is applied from the corresponding one of the data lines SIGs, the resistance change element ReRAM of the memory element ( 2 ) is set at the low resistance state LRS, thereby writing the bit data “ 1 ” to the memory element ( 2 ).
- the resistance change element ReRAM of the memory element ( 2 ) holds the high resistance state HRS as it is, thereby writing the bit data “ 0 ” to the memory element ( 2 ).
- the corresponding ones of the gate lines GATEs, and the control line Reset are successively controlled in the time division manner for the memory elements ( 3 ) to ( 6 ) so as to follow the write operation for the memory element ( 2 ), thereby writing the corresponding bit data to the memory elements ( 3 ) to ( 6 ) in order.
- the TFT of the memory element as an object to which the bit data is intended to be written is turned OFF, while the TFTs of the remaining memory elements are each turned ON, thereby making it possible to write the bit data to the memory element as the object.
- the pixel 10 includes the six memory elements ( 1 ) to ( 6 ) connected in series between the corresponding one of the data lines SIGs, and the liquid crystal cell LC.
- the memory elements ( 1 ) to ( 6 ) are controlled in the time division manner through a plurality of gate lines GATE 1 to GATE 6 corresponding to the memory elements ( 1 ) to ( 6 ), respectively, thereby reading out the multiple bit data from the memory elements ( 1 ) to ( 6 ).
- the liquid crystal cell LC is driven, thereby controlling the luminance of the liquid crystal cell LC with the multiple gradations.
- a time desired to read out the bit data from the first memory element ( 1 ) is set as one unit
- a time desired to read out the bit data from the second memory element ( 2 ) is set as being double the read time in the first memory element ( 1 ).
- a time desired to read out the bit data from the third memory element ( 3 ) is set as being quadruple the read time in the first memory element ( 1 ). In such a manner, the read time is successively redoubled, and thus a time desired to read out the bit data from the final memory element ( 6 ) is set as being 32-fold the read time in the first memory element ( 1 ).
- the radiation state and the non-radiation state are separately set in the liquid crystal cell LC merely for a time exhibited by the multiple bit data in correspondence to the multiple bit data written to the memory elements ( 1 ) to ( 6 ).
- the liquid crystal cell LC is driven in the time division manner in correspondence to the multiple bit data written to the memory elements ( 1 ) to ( 6 ) of each of the pixels 10 , thereby making it possible to control the luminance of the liquid crystal cell LC with the multiple gradations.
- a transverse column represents the level of the gate line GATE
- a longitudinal column represents the state of the resistance change element ReRAM.
- conduction/non-conduction of the memory element 1 depends on the state of the resistance change element ReRAM. That is to say, when the resistance change element ReRAM is held in the high resistance state HRS, both the TFT and the resistance change element ReRAM connected in parallel with each other are held in the high resistance state (high impedance). As a result, the memory element 1 is held in the OFF state as a whole. Conversely, when the resistance change element ReRAM is held in the low resistance state LRS, the drive current is caused to flow through the resistance change element ReRAM held in the low impedance state even when the TFT is held in the OFF state. As a result, the memory element 1 is held in the ON state as a whole.
- the gate potential of the corresponding TFT is set at the low level Lo, which results in that the bit data in the state of being written to the memory element 1 is read out in the form of the drive current for the liquid crystal cell LC.
- the gate line GATE 1 needs to be set at the low level Lo, while the remaining gate lines GATE 2 to GATE 6 need to be each set at the high level Hi.
- OFF and ON of a current path between the liquid crystal cell LC and the data line SIG can be switched over to each other depending on the OFF and ON states of the memory element ( 1 ).
- FIGS. 2A and 2B are respectively schematic views showing a concrete structural example of the resistance change element ReRAM.
- FIG. 2A shows the low resistance state LRS of the resistance change element ReRAM
- FIG. 2B shows the high resistance state HRS of the resistance change element ReRAM.
- the resistance change element ReRAM is composed of a pair of conductive layers, and at least one oxide layer disposed between the conductive layers paired with each other.
- each of the paired conductive layers is made of a metal Pt (platinum), and two layers of metallic oxide films made of PCMO and YBCO, respectively, are formed between the paired conductive layers. That is to say, in this structural example, the oxide layers are made of the metallic oxides, respectively.
- the resistance change element ReRAM When the voltage having the positive polarity of, for example, +18 V is applied to the upper Pt layer with the voltage at the lower Pt layer as a reference, the resistance change element ReRAM is set in the low resistance state LRS. Conversely, when the voltage having the negative polarity is applied to the upper Pt layer with the voltage at the lower Pt layer as the reference, the resistance change element ReRAM is switched from the low resistance state LRS over to the high resistance state HRS.
- FIG. 2C is a graph showing the electrical characteristics of the resistance change element ReRAM.
- an axis of abscissa represents the number of times of the applied pulses
- an axis of ordinate represents the electrical resistance.
- the electrical characteristics shown in FIG. 2C are obtained as the results of measuring the electrical resistance developed across the pair of Pt layers when the pulse having an amplitude of 18 V is applied across the pair of Pt layers while the polarity of the pulse is periodically changed.
- the state of the resistance change element ReRAM is switched between the low resistance state and the high resistance state in accordance with the polarity of the applied pulse. Moreover, the low resistance state or the high resistance state is maintained as it is even when the applied voltage is released.
- the resistance change element ReRAM when the resistance change element ReRAM is set in the low resistance state LRS by applying thereto the pulse having the positive polarity, the resistance change element ReRAM then maintains the low resistance state LRS as it is even after the applied pulse is released therefrom. After that, when the pulse having the negative polarity is applied, the state of the resistance change element ReRAM is first switched from the low resistance state LRS over to the high resistance state HRS. After that, even when the applied pulse is released therefrom, the resistance change element ReRAM holds the high resistance state HRS as it is.
- the layer structure of the resistance change element ReRAM is by no means limited to the structural example shown in FIGS. 2A and 2B . That is to say, a layer structure composed of Pt/TiO/Pt, Pt/NiO/Pt, Pt/NiO/TiO/Pt, W/GdO/CuTe/W, Ag/PCMO/Pt, TiN/CuO/Cu, or the like is given as the layer structure of a thin film lamination type resistance change element.
- FIGS. 3A to 3H are cross sectional views showing respective manufacturing processes in the method of manufacturing the memory element 1 .
- each of manufacturing processes for the TFT is shown on a left-hand side
- each of manufacturing processes for the resistance change element ReRAM is shown on a right-hand side.
- the TFT and the resistance change element ReRAM are simultaneously formed on a insulating substrate 101 integrally with each other by utilizing the thin film processes. It is noted that in the first embodiment, the TFT has a bottom-gate structure.
- a metallic film 102 is deposited on the insulating substrate 101 made of a glass or the like to have a thickness of 90 nm by, for example, utilizing a sputtering method.
- the metallic film 102 is then patterned into a predetermined shape to become the gate electrode of the TFT.
- the metallic film 102 is ensured so as to become wirings for connection.
- An insulating film 103 is deposited so as to cover the metallic film 102 thus patterned.
- the insulating film 103 becomes the gate insulating film on the TFT side.
- the insulating film 103 has a two-layer structure, for example, having a silicon nitride film with 50 nm thickness, and a silicon oxide film with 50 nm thickness, and is deposited in the manner described above by utilizing a CVD method. Moreover, a semiconductor thin film 104 made of amorphous silicon is deposited over the insulating film 103 to have a thickness of 50 nm by utilizing a plasma CVD method. The gate insulating film 103 and the semiconductor thin film 104 are continuously deposited by utilizing the plasma CVD method.
- a laser beam is radiated from an exima laser to the amorphous silion thin film 104 , which results in that an upper portion of the amorphous silion thin film 104 turns into the polysilicon thin film 105 .
- an impurity is implanted into the polysilicon thin film 105 at a predetermined concentration, thereby forming a source region S and a drain region D in the polysilicon thin film 105 .
- the impurity implantation is selectively carried out, so that no impurity is implanted into a portion of the polysilicon film 105 located just above the gate electrode, and thus this portion becomes a channel region CH.
- a low impurity concentrated region (Lightly Doped Drain: LDD) is formed between the channel region CH and the source region S.
- the LDD is also formed between the channel region CH and the drain region D.
- the impurities thus implanted are activated by using an RTA device.
- the polysilicon film 105 is patterned into an island shape to be an element region of the TFT.
- the polysilicon thin film 105 is completely removed on the resistance change element ReRAM side because it is unnecessary to form the polysilion thin film 105 on the resistance change element ReRAM side.
- An interlayer insulating film 106 is completely deposited so as to cover the TFT having the bottom structure thus formed.
- the two-layer insulating film 106 having a silicon oxide film with 300 nm thickness, and a silicon nitride film with 300 nm thickness is deposited in the manner described above by, for example, utilizing the plasma CVD method.
- an annealing treatment is carried out at about 400° C.
- the insulating substrate 101 is completely covered with a photo resist 110 .
- the photo resist 110 is then patterned by utilizing a photolithography technique. Dry etching is carried out for the insulating film 103 and the interlayer insulating film 106 through the photo resist 110 thus patterned, thereby forming an opening on the resistance change element ReRAM side.
- the metal (Pt), the metallic oxides (YBCO and PCMO), and a metal are successively evaporated with the photo resist 110 being left, thereby forming the resistance change element ReRAM 107 having a multilayer thin film structure within the opening.
- the lowest conductor film of the resistance change element ReRAM 107 contacts the metallic wiring 102 .
- the resistance change element ReRAM 107 for example, has the four-layer structure composed of Pt/PCMO/YBCO/Pt.
- the used photo resist 110 is removed.
- the lamination layer having the metals and the metallic oxides is lifted off from the insulating substrate 101 , so that the resistance change element ReRAM 107 is left merely within the contact opened in the interlayer insulating film 106 .
- the dry etching is carried out for the insulating film 103 and the interlayer insulating film 106 again by using another photo resist as a mask, thereby forming contact holes.
- the contact hole communicated with the source region S, and the contact hole communicated with the drain region D are formed in the interlayer insulating film 106 on the TFT side.
- the additional contact hole communicated with the metallic wiring 102 is formed in the insulating film 106 and the interlayer insulating film 103 on the resistance change element ReRAM side.
- a three-layer metallic film becoming metallic wirings is formed on the interlayer insulating film 106 .
- This three-layer metallic film has a lamination structure, for example, having a titanium lower layer with 50 nm thickness, an aluminum middle layer with 500 nm thickness, and a titanium upper layer with 50 nm thickness.
- This three-layer metallic film is patterned into a predetermined shape to become wirings 108 .
- the wiring 108 connected to the source region S, and the wiring 108 contacting the drain region D are formed on the TFT side.
- the metallic wiring 108 contacting the upper conductive layer, and the metallic wiring 108 connected to the lower conductive layer through the metallic wiring 102 are formed on the resistance change element ReRAM side.
- the upper conductive layer of the resistance change element ReRAM 107 is connected to the wiring 108 on the side of the source S of the TFT through the metallic wiring 108 .
- the lower conductive layer of the resistance change element ReRAM 107 is connected to the metallic wiring 108 on the side of the drain D of the TFT through the metallic wirings 102 and 108 .
- the TFT and the resistance change element ReRAM 107 are connected in parallel with each other.
- the TFT and the resistance change element ReRAM are connected to each other through the wiring 102 in the same layer as that of the gate electrode.
- the metallic layer becoming the gate electrode is partially utilized as the wiring, thereby electrically connecting the TFT and the resistance change element ReRAM to each other on the same insulating substrate 101 .
- an organic planarizing film is deposited so as to cover the TFT and the resistance change element ReRAM 107 .
- a contact which is communicated with the drain region D of the TFT is opened in the organic planarizing film.
- a transparent conductive film made of an ITO is deposited on the organic planarizing film, and is then patterned into a predetermined shape to be made a pixel electrode.
- the pixel electrode is connected to the side of the drain D of the TFT through the contact opened through the organic planarizing film.
- FIGS. 4A to 4I A method of manufacturing a liquid crystal display device according to a second embodiment of the present invention will be described in detail hereinafter with reference to FIGS. 4A to 4I .
- the memory element is formed on the side of a peripheral circuit for driving the pixel as well as on the pixel side.
- a process for forming a pixel portion is shown on the left-hand side
- a process for forming a peripheral circuit portion is shown on the right-hand side.
- the pixel portion and the peripheral circuit portion are simultaneously formed on an insulating substrate by utilizing the semiconductor processes.
- the TFT having a top-gate stricture is formed.
- a buffer layer 202 and an amorphous silicon layer 203 are continuously deposited on an insulating substrate 201 by utilizing a plasma CVD method.
- the amorphous silicon layer 203 for example, has a thickness of 50 nm.
- a laser beam is radiated from an exima laser to the amorphous silicon layer 203 , so that the amorphous silicon layer 203 turns into a polysilicon film 203 .
- the polysilicon film 203 is covered with a gate insulating film 204 .
- the gate insulating film 204 for example, is formed from a silicon oxide or a silicon nitride film.
- a conductive film 205 is deposited on the gate insulating film 204 .
- the conductive film 205 is made of a high-melting-point metallic material or a conductive polysilicon film.
- the conductive film 205 is patterned into a predetermined shape to be processed into gate electrodes 205 .
- the gate electrodes 205 are formed in both a pixel region and a peripheral circuit region, respectively.
- the left-hand side of the insulating substrate 201 corresponds to a region in which a pixel is intended to be formed, and the right-hand side thereof corresponds to a region in which the peripheral circuit is intended to be formed.
- a boundary line is drawn at a central portion of the insulating substrate 201 .
- an impurity is selectively implanted into the polysilicon film 203 through the insulating film 204 by using the gate electrodes 205 as a mask.
- a source region S and a drain region D are formed in the polysilicon film 203 on each of both the element region side and the peripheral circuit region side.
- a channel region CH having no impurity implanted thereinto is formed just under the gate electrode 205 on each of the both sides.
- an LDD region obtained through impurity implantation made at a low concentration is provided between the channel region CH and the source region S on each of the both sides.
- the LDD region is also provided between the channel region CH and the drain region D on each of the both sides.
- the TFTs each having the top-gate structure are formed on both the element region side and the peripheral circuit region side of the insulating substrate 201 integrally with each other, respectively.
- the polysilicon film 203 is patterned into island shape so as to correspond to the element regions of the TFTs.
- the interlayer insulating film 206 is composed of a lamination layer having a silicon oxide film with 300 nm thickness, and a silicon nitride film with 300 nm thickness.
- the interlayer insulating film 206 is deposited by utilizing the plasma CVD method. Subsequently, an annealing treatment is carried out at about 400° C., thereby hydrogenating the polysilicon film 203 .
- a photo resist 210 is applied to the interlayer insulating film 206 and is then patterned into a predetermined shape by utilizing the photolithography technique.
- the dry etching is carried out for the interlayer insulating film 206 with the photo resist 210 thus patterned as a mask, thereby opening contact holes in the interlayer insulating film 206 .
- the contact holes are communicated with the drain regions D of the TFTs, respectively.
- metallic films and metallic oxide films are continuously deposited into a lamination layer with the photo resist 210 being left, thereby forming resistance change elements ReRAMs 207 in the contact holes, respectively.
- each of the resistance change elements ReRAMs 207 formed in the process shown in FIG. 2G has the lamination structure composed of Pt/TiO/Pt, Pt/NiO/Pt, Pt/NiO/TiO/Pt, W/GdO/CuTe/W, Ag/PCMO/Pt, TiN/CuO/Cu, or the like.
- a photo resist 210 ′ is newly applied.
- the photo resist 210 ′ is then patterned by utilizing the photolithography technique.
- the dry etching is carried out for the interlayer insulating film 206 and the gate insulating film 204 again with the photo resist 210 ′ thus patterned as a mask, thereby opening contact holes which are communicated with the source regions S of the TFTs, respectively, in the interlayer insulating film 206 and the gate insulating film 204 .
- a metallic film 208 is laminated on the interlayer insulating film 206 .
- the metallic film 208 for example, has a lamination structure having a titanium lower layer with 50 nm thickness, an aluminum middle layer with 500 nm thickness, and a titanium upper layer with 50 nm thickness.
- the metallic film 208 is patterned into a predetermined shape to be made metallic wirings 208 .
- the upper conductive layers of the resistance change elements ReRAMs 207 are connected to the source regions S of the TFTs through the metallic wirings 208 , respectively.
- the lower conductive layers of the resistance change elements ReRAMs 207 are directly connected to the drain regions D of the TFTs, respectively.
- the TFTs and the resistance change elements ReRAMs 207 are connected to each other through the wirings (that is, the drain regions D) in the same layer as that of the semiconductor thin film 203 in which the channel regions CH are formed.
- the memory element composed of the parallel combination of the TFT and the resistance change element ReRAM is formed in the pixel region on the insulating substrate 201 , and the memory element composed of the parallel combination of the TFT and the resistance change element ReRAM is also formed in the peripheral circuit region on the same insulating substrate 201 .
- the peripheral circuit includes a drive circuit for driving a gate line and a data line formed on the pixel side.
- the drive circuit includes the memory element composed of the parallel combination of the TFT and resistance change element ReRAM described above as the circuit elements.
- the memory element for example, is used for holding the gradation data in the inside of the drive circuit.
- FIG. 5 is a graph showing the effect of the embodiments of the present invention.
- an axis of abscissa represents the number of pixels
- an axis of ordinate represents power consumption.
- the power consumption is about 20 mW.
- the pixel memory of the embodiments of the present invention is incorporated in the liquid crystal display panel, the power consumption is reduced to 0.1 mW or less. As a result, the large power consumption saving can be attained, and thus the active matrix type liquid crystal display device of the embodiments of the present invention is suitable for application of a liquid crystal display device of mobile terminal equipment, or the like.
- FIG. 6 is a perspective view showing a television set to which the embodiments of the present invention is applied.
- the television set according to this example of application includes an image display screen portion 11 composed of a front panel 12 , a filter glass 13 , and the like. Also, the television set is manufactured by using the display device according to the embodiments of the present invention as the image display screen portion 11 .
- FIGS. 7A and 7B are respectively perspective views showing a digital camera to which the embodiments of the present invention are applied.
- FIG. 7A is a perspective view when the digital camera is viewed from a front side
- FIG. 7B is a perspective view when the digital camera is viewed from a back side.
- the digital camera according to this example of application includes an image capturing lens, a light emitting portion 15 for flash, a display portion 16 , a control switch, a menu switch, a shutter button 19 , and the like.
- the digital camera is manufactured by using the display device according to the embodiments of the present invention as the display portion 16 .
- FIG. 8 is a perspective view showing a notebook-size personal computer to which the embodiments of the present invention are applied.
- the notebook-size personal computer according to this example of application includes a main body 20 and a main body cover.
- the main body 20 includes a keyboard 21 which is operated when characters or the like are inputted.
- the main body cover includes a display portion 22 for displaying thereon an image.
- the notebook-size personal computer is manufactured by using the display device according to the embodiments of the present invention as the display portion 22 .
- FIGS. 9A and 9B are respectively views each showing mobile terminal equipment to which the embodiments of the present invention are applied.
- FIG. 9A is a front view in an open state of the mobile terminal equipment
- FIG. 9B is a front view in a close state of the mobile terminal equipment.
- the mobile terminal equipment according to this example of application includes an upper chassis 23 , a lower chassis 24 , a connection portion (a hinge portion in this case) 25 , a display portion 26 , a sub-display portion 27 , a picture light 28 , a camera 29 , and the like.
- the mobile terminal equipment is manufactured by using the display device according to the embodiments of the present invention as the display portion 26 or the sub-display portion 27 .
- the multiple bit memory can be built in the pixel, it is possible to reduce the power consumption, desired for the charge and discharge of the data lines, occupying the most part of the power consumption in the display panel except for the backlight. Therefore, it is possible to realize the liquid crystal display panel, of the active matrix type liquid crystal display device panel, which can be driven with the low power consumption. Incorporating such a liquid crystal display panel in a monitor of the mobile terminal equipment results in that the battery volume can be reduced as well as the intervals of the charging of the buttery can be prolonged. As a result, the mobile terminal equipment can be further miniaturized.
- FIG. 10 is a perspective view showing a video camera to which the embodiments of the present invention are applied.
- the video camera according to this example of application includes a main body portion 30 , a lens 34 which captures an image of a subject and which is provided on a side surface directed forward, a start/stop switch 35 which is manipulated when an image of a subject is captured, a monitor 36 , and the like.
- the video camera is manufactured by using the display device according to the embodiments of the present invention as the monitor 36 .
- FIG. 11A is a schematic cross sectional view showing another structural example of the resistance change element ReRAM.
- the resistance change element ReRAM is composed of a pair of conductive layers, and at least one oxide film layer disposed between the paired conductive layers.
- the upper conductive layer has a four-layer structure composed of Ti/Al/Ti/CuTe. Of the four layers, the three layers of Ti/Al/Ti are formed from a composite metallic film which is in heavy usage as the wiring layer in the normal thin film semiconductor device or the like. Also, a CuTe alloy layer as the fourth layer serves as a functional layer of the resistance change element ReRAM.
- the lower conductive layer is made of a metal (Mo: molybdenum). Molybdenum Mo as the high-melting-point metal, for example, is in heavy usage as the gate electrode and the gate wiring in the normal thin film transistor manufacturing processes. It is noted that the upper electrode and the lower electrode shown in FIG. 11A are merely illustrative, and thus in the actual structure, the vertical relationship is by no means limited to the structural example shown in FIG. 11A .
- the middle oxide layer sandwiched between the upper and lower conductive layers is made of GdO x .
- This metallic oxide GdO x is an unfamiliar material in the normal thin film semiconductor processes.
- the resistance change element ReRAM is set in the low resistance state LRS. That is to say, Cu atoms contained in the conductive fourth layer made of CuTe move to the oxide film layer made of GdO x in accordance with the set voltage E to form fine current path (filament).
- the electrical resistance of the oxide film layer made of GdO x decreases, so that the resistance change element ReRAM is set in the low resistance state LRS.
- the Cu atoms which have moved to the oxide film layer made of GdO x return back to the conductive fourth layer CuTe, so that the fine current path (filament) disappears.
- the application of the reset voltage having the negative polarity resets the resistance change element ReRAM, so that the resistance change element ReRAM is set in the high resistance state HRS.
- the application of the reset voltage results in that the metal Mo atoms diffuse into the oxide film layer made of GdO x to reduce the electrical resistance of the oxide film layer made of GdO x .
- the migration of the metal Mo progresses by repetitively carrying out the set/reset operation.
- the oxide film layer made of GdO x is poor in consistency with any other material in the normal thin film semiconductor processes, and has a difficulty in the processing property as well.
- FIG. 11B is a schematic cross sectional view showing still another structural example of the resistance change element ReRAM.
- the still another structural example of the resistance change element ReRAM is basically similar to another structural example of the resistance change element ReRAM shown in FIG. 11A
- the still another structural example is different in materials of the middle oxide film layer and the lower conductive layer from another structural example.
- the middle oxide film layer is made of SiO x instead of being made of GdO x .
- SiO x is generally used as the material for the gate insulating film or passivation film of the thin film transistor TFT.
- the lower conductive layer is made of silicon Si (doped Si) which is doped with an impurity at a high concentration to be given a conductive property instead of being made of the high-melting-point metal Mo.
- the doped Si is generally used as the material for the source/drain electrode or wiring of the thin film transistor TFT.
- the oxide film layer is made of SiO x
- the lower conductive layer is made of doped Si, thereby lengthening the life of the resistance change element ReRAM.
- the migration of the metal from the lower conductive layer to the middle oxide film layer hardly occurs. If Si atoms diffuse into the oxide film layer made of SiO x , the electrical resistance of the oxide film layer is hardly reduced. As a result, the life of the resistance change element ReRAM can be made longer than that of the resistance change element ReRAM in another structural example shown in FIG. 11A .
- FIG. 11C is a schematic cross sectional showing a structure of a memory element according to a third embodiment of the present invention.
- the memory element of the third embodiment is basically similar to the memory element of the second embodiment shown in FIG. 4I except for the structure of the resistance change element ReRAM 207 .
- the resistance change element ReRAM 207 adopts the structure shown in FIG. 11B . That is to say, the resistance change element ReRAM has a lamination layer structure which is obtained by laminating the upper conductive layer formed from the metallic film 208 having the three-layer structure of Ti/Al/Ti on an alloy layer of CuTe.
- the metallic film 208 having the three-layer structure of Ti/Al/Ti is used as the wiring of the TFT 205 , and is in heavy usage in the TFT process.
- the lower conductive layer is formed from the polysilicon film 203 .
- the polysilicon film 203 is doped with an impurity at a high concentration to be given the conductive property.
- the lower conductive layer corresponds to an extension portion of the polysilicon film 203 composing each of the drain regions D of the TFTS. In such a manner, the drain electrode of the TFT is shared with the electrode layer of the resistance change element ReRAM 207 , thereby making it possible to increase the integration density of the memory elements.
- the middle oxide film layer is made of SiO x .
- SiO x for example, is formed by thermally oxidizing the surface of the polysilicon film 203 .
- SiO x is formed on the polysilicon film 203 by utilizing a plasma enhanced chemical vapor deposition (PECVD) method or a sputtering method. These deposition methods are generally used in the TFT process. As apparent from the above description, all the materials except for CuTe are generally used in the normal TFT process, and thus are suitable for forming the memory elements each composed of the combination of the TFT and the resistance change element ReRAM integrally with one another.
- PECVD plasma enhanced chemical vapor deposition
Abstract
Description
- The present invention contains subject matter related to Japanese Patent Application JP 2008-310441 filed in the Japan Patent Office on Dec. 5, 2008 and Japanese Patent Application JP 2008-022900 filed in the Japan Patent Office on Feb. 1, 2008, the entire contents of which being incorporated herein by reference.
- 1. Field of the Invention
- The present invention relates to a memory element, and more particularly to a memory element which is suitable for driving a pixel in an active matrix type liquid crystal display device. In addition, the present invention relates to an active matrix type liquid crystal display device in which such memory elements are formed in each of pixels.
- 2. Description of the Related Art
- An active matrix type liquid crystal display device includes gate lines wired in rows, data lines wired in columns, and pixels disposed in portions in which both the gate lines and the data lines intersect with each other, respectively. An electro-optic element typified by a liquid crystal cell, and an active element such as a thin film transistor for driving the electro-optic element are formed in each of the pixels. A gate of the thin film transistor is connected to corresponding one of the gate lines, a source thereof is connected to corresponding one of the data lines, and a drain thereof is connected to corresponding one of the electro-optic elements. In the active matrix type liquid crystal display device, the gate lines are scanned in a line-sequential manner, and a video signal (data) is supplied to the data lines wired in columns in correspondence to the scanning operation, thereby displaying an image corresponding to the video signal in a pixel array.
- In the active matrix type liquid crystal display device, the gate lines are scanned in the line-sequential manner every one field, and the video signal is supplied to the data lines in correspondence to the scanning operation. In the case of display of a moving image, since a picture is switched over to another one every one field, it is necessary for the data lines to repeat charge and discharge of the video signal every one field. When a liquid crystal display panel of the active matrix type liquid crystal display device is driven, the most part of power consumption is consumed for the charge and discharge of the data lines.
- The lowering of a rewrite frequency (field frequency) of an image is effective in suppression of the power consumption consumed for the charge and discharge of the data lines. However, it is well known that when the field frequency is lowered to 30 to 60 Hz or less, a flicker occurs in a screen, thereby deteriorating the display characteristics. In order to cope with this problem, heretofore, a system for giving each of the pixels a memory function, thereby reducing the number of times of the charge and discharge is proposed as the means for saving the power consumption without lowering the field frequency. This technique, for example, is described in Japanese Patent Laid-Open No. Hei 11-52416, a non-patent
literary document 1 of M. Senda et al.: “Ultra low power polysilicon AMLCD with full integration” SID2002, p. 790, a non-patentliterary document 2 of S. Q. Liu, N. J. Wu, and A. Ignatieva: “Space Vacuum Epitaxy Center and Texas Center for Superconductivity,” University of Houston, Houston, Tex. 77204-5507, “Electric-pulse-induced reversible resistance change effect in magnetoresistive films,” APPLIED PHYSICS LETTERS, VOLUME 76, NUMBER 19, 8 May 2000, and a non-patentliterary document 3 of Akihito SAWA, Takeshi FUJII, Masashi KAWASAKI and Yoshinori TOKURA: “Colossal Electro-Resistance Memory Effect at Metal/La2CuO4 Interfaces,” Japanese Journal of Applied Physics, Vol. 44, No. 40, 2005, pp. L1241 to L1243. - The search of the technique is emerging such that when there is no change in input video signal as in the case or the like of a still image, the data held with the memory function within each of the pixels is continued to be displayed in the form of the still image in order to reduce the number of times of the charge and discharge of the data lines, thereby promoting the low power consumption.
- For example, a system is provided such that in order to incorporate the memory function in each of the pixels of the liquid crystal display panel, SRAM memory elements are formed in the respective pixels integrally with one another. However, the SRAM memory element uses at least six transistors per 1 bit. Therefore, when 64-gradation display is carried out with six dots per one pixel, an effective opening area of each of the pixels is squeezed all the more because thirty-six (=6×6) transistors need to be formed integrally with one another per one pixel. In this case, it may be impossible to obtain a bright picture because the area of the pixel openings adapted to transmit a light, from a backlight, desired for the display is reduced. As a result, when an existing memory element is tried to be directly incorporated in each of the pixels, it becomes difficult to promote the multiple bits, and thus there occurs a restriction to the high-definition and multiple gradation display. This becomes a problem to be solved.
- Japanese Patent Laid-Open No. Hei 11-52416 describes an example of using a ferroelectric substance as a system for realizing the memory function incorporated in each of the pixel. In this case, there is no possibility that the opening area is squeezed because it is unnecessary to form any of circuit elements such as a transistor in each of the pixels. However, the practical level is not reached because a suitable material for the ferroelectric substance having the memory function is poor. Thus, it is said that it is difficult to ensure the reliability of the memory function because the ferroelectric characteristics and the insulating property are easy to change when data is rewritten repeatedly.
- In the light of the problems peculiar to the existing technique described above, it is therefore desirable to provide a micro-miniature memory element which is capable of being incorporated in a pixel. It is also desirable to provide an active matrix type display device having such a micro-miniature memory element incorporated therein. In order to attain the desire described above, according to an embodiment of the present invention, there is provided a memory element, including a parallel combination of a thin film transistor and a resistance change element; the thin film transistor including: a semiconductor thin film in which a channel region, and an input terminal and an output terminal located on both sides of the channel region, respectively, are formed, and a gate electrode overlapping the channel region through an insulating film to become a control terminal; and the resistance change element including one conductive layer connected to the input terminal side of the thin film transistor, the other conductive layer connected to the output terminal side of the thin film transistor, and at least one oxide film layer disposed between the one conductive layer and the other conductive layer; in which when the thin film transistor is in an OFF state in accordance with a voltage applied to the control terminal of the thin film transistor, the resistance change element changes between a low resistance state and a high resistance state in accordance with a voltage applied thereto from the input terminal of the thin film transistor, thereby writing corresponding binary data to the resistance change element.
- According to another embodiment of the present invention, there is provided a display device, including: gate lines wired in rows, data lines wired in columns, and pixels disposed in portions in which the gate lines and the data lines intersect with each other, respectively; each of the pixels including a memory element and an electro-optic element; the memory element serving to store therein data supplied thereto from the corresponding one of the data lines, and to read out data in accordance with a signal supplied thereto from the corresponding one of the gate lines; the electro-optic element exhibiting a luminance corresponding to the data stored in the memory element; the memory element including a parallel combination of a thin film transistor and a resistance change element; the thin film transistor including: a semiconductor thin film in which a channel region, and an input terminal and an output terminal located on both sides of the channel region, respectively, are formed, and a gate electrode overlapping the channel region through an insulating film to become a control terminal; and the resistance change element including one conductive layer connected to the input terminal side of the thin film transistor, the other conductive layer connected to the output terminal side of the thin film transistor, and at least one oxide film layer disposed between the one conductive layer and the other conductive layer; in which when the thin film transistor is in an OFF state in accordance with a voltage applied from the corresponding one of the gate lines to the control terminal of the thin film transistor, the resistance change element changes between a low resistance state and a high resistance state in accordance with data supplied from the corresponding one of the data lines to the input terminal of the thin film transistor, thereby writing the data to the resistance change element.
- According to the embodiments of the present invention, the memory element is composed of the thin film transistor (TFT) and the resistance change element (ReRAM). The circuit scale is very simplified and miniaturized as compared with the existing SRAM (Static Random Access Memory). A plurality of memory elements thus miniaturized is readily incorporated in the pixel, and thus the memory having a multiple bit configuration can be built in the pixel with a small area. Therefore, it is possible to realize the active matrix type display device which is capable of performing multiple gradation display with the practical pixel size.
- Since the multiple bit memory can be built in the pixel, it is possible to reduce the power consumption which is necessary for the charge and discharge for the data lines and which occupies the most part of the power consumption in the liquid crystal display panel except for a backlight. As a result, it is possible to realize the liquid crystal display panel of the active matrix type liquid crystal display device which is capable of being driven with the low power consumption. Incorporating such a liquid crystal panel in a monitor of a mobile device results in that the reduction of the battery volume as well as the prolonging of intervals of charging of a battery can be carried out. As a result, it is possible to further miniaturize the mobile device.
-
FIGS. 1A and 1B are respectively a schematic circuit diagram showing a configuration of a memory element and a display device according to a first embodiment of the present invention, and a diagram showing a truth table; -
FIGS. 2A , 2B and 2C are respectively a schematic view of a resistance change element in a low resistance state, a schematic view of the resistance charge element in a high resistance state, and a graph showing electrical characteristics of the resistance change element, the resistance change element being incorporated in the memory element according to the first embodiment of the present invention; -
FIGS. 3A to 3H are respectively schematic cross sectional views showing respective processes in a method of manufacturing the memory element according to the first embodiment of the present invention; -
FIGS. 4A to 4I are respectively schematic cross sectional views showing respective processes in a method of manufacturing the memory element according to a second embodiment of the present invention; -
FIG. 5 is a graph showing a relationship between the number of pixels, and power consumption; -
FIG. 6 is a perspective view of a television set as an example of application which includes the liquid crystal display device of the embodiments of the present invention; -
FIGS. 7A and 7B are respectively a perspective view of a digital still camera as another example of application, when viewed from a front side, which includes the liquid crystal display device of the embodiments of the present invention, and a perspective view of the digital still camera as another example of application, when viewed from a back side, which includes the liquid crystal display device of the embodiments of the present invention; -
FIG. 8 is a perspective view showing a notebook-size personal computer as still another example of application which includes the liquid crystal display device of the embodiments of the present invention; -
FIGS. 9A and 9B are respectively a front view of mobile terminal equipment as yet another example of application, in an open state, which includes the liquid crystal display device of the embodiments of the present invention, and a front view of the mobile terminal equipment as the yet another example of application, in a close state, which includes the liquid crystal display device of the embodiments of the present invention; -
FIG. 10 is a perspective view showing a video camera, as a further example of application, which includes the liquid crystal display device of the embodiments of the present invention; and -
FIG. 11A is a schematic view showing another structure of the resistance change element incorporated in the memory element,FIG. 11B is a schematic view showing still another structure of the resistance change element incorporated in the memory element, andFIG. 11C is a schematic cross sectional view showing a structure of the memory element according to a third embodiment of the present invention. - Preferred embodiments of the present invention will be described in detail hereinafter with reference to the accompanying drawings. Note that, the description will be given below in the order of a first embodiment, a second embodiment, examples of application, and a third embodiment.
-
FIGS. 1A and 1B are respectively a schematic diagram showing a configuration of a memory element and a display device according to a first embodiment of the present invention, and a diagram showing a truth table. This schematic diagram is a schematic circuit diagram showing a portion for one pixel of an active matrix type liquid crystal display device. Apixel 10 includes amemory element 1. - As shown in
FIG. 1A , thememory element 1 is composed of a parallel combination of a thin film transistor TFT and a resistance change element ReRAM. The TFT includes a semiconductor thin film in which a channel region, and an input terminal and an output terminal (a source and a drain) located on both sides of the channel region, respectively, are formed, and a gate electrode overlapping the channel region through an insulating film to become a control terminal. The resistance change element ReRAM is composed of one conductive layer connected to the input terminal side of the TFT, the other conductive layer connected to the output terminal side of the TFT, and at least one oxide layer disposed between the one conductive layer and the other conductive layer. When the TFT is in an OFF state in accordance with a voltage applied to the control terminal (gate electrode) thereof, the resistance change element ReRAM changes between a low resistance state LRS and a high resistance state HRS in accordance with a voltage applied from the input terminal of the TFT, thereby writing corresponding binary data to the resistance change element ReRAM. In the case shown in theFIG. 1A , a plurality of stages (1) to (6) of the parallel combinations of the TFTs and the resistance change elements ReRAMs are connected in series with one another. Also, the voltages applied to the control terminals of the TFTs of the stages, respectively, are controlled, thereby reading out the binary data written to the resistance change elements ReRAMs in the respective stages. - Subsequently, a configuration of the active matrix type liquid crystal display device will be described. The active matrix type liquid crystal display device includes gate lines GATEs wired in rows, data lines SIGs wired in columns, and
pixels 10 disposed in portions in which the gate lines GATEs and the data lines SIGs intersect with each other, respectively.FIG. 1A shows merely onepixel 10. Thepixel 10 includes thememory element 1 and an electro-optic element. In the case shown inFIG. 1A , the electro-optic element is a liquid crystal cell LC. The liquid crystal cell LC is composed of a pixel electrode, a counter electrode, and a liquid crystal layer held between the pixel electrode and the counter electrode. The counter electrode is connected to a counter potential VCOM common to all the pixels, while the pixel electrode is connected to thememory element 1. - The
memory element 1 stores therein data supplied thereto from corresponding one of the data lines SIGs, and reads out therefrom the data in accordance with a signal supplied thereto from the corresponding one of the gate lines GATEs. The liquid crystal cell LC as the electro-optic element exhibits a luminance corresponding to the data stored in thememory element 1. - As previously stated, the
memory element 1 is composed of the parallel combination of the TFT and the resistance change element ReRAM. The TFT includes the semiconductor thin film in which the channel region, and the input terminal and the output terminal (the source and the drain) located on the both sides of the channel region, respectively, are formed, and the gate electrode overlapping the channel region through the insulating film to become the control terminal. The resistance change element ReRAM is composed of the one conductive layer connected to the input terminal side of the TFT, the other conductive layer connected to the output terminal side of the TFT, and at least one oxide layer disposed between the one conductive layer and the other conductive layer. When the TFT is in the OFF state in accordance with the signal applied from the corresponding one of the gate lines GATEs to the control terminal (gate electrode) thereof, the resistance change element ReRAM changes between the low resistance state LRS and the high resistance state HRS in accordance with the data supplied from the corresponding one of the data lines SIGs to the input terminal of the TFT, thereby storing therein the data concerned. - In the first embodiment, the
pixel 10 includes a plurality of memory elements (1) to (6) connected in series between the data line SIG and the liquid crystal cell LC. The plurality of memory elements (1) to (6) are controlled in a time division manner through a plurality of gate lines GATE1 to GATE6 wired so as to correspond to the plurality of memory elements (1) to (6), respectively, thereby writing multiple bit data corresponding to the multiple gradations to thememory element 1. Moreover, the liquid crystal cell LC is driven in the time division manner in correspondence to the multiple bit data written to thememory element 1, thereby controlling the luminance of the liquid crystal cell LC with the multiple gradations. - Subsequently, the operation of the active matrix type liquid crystal display device will be described with reference to
FIG. 1A . The operation of thepixel 10 is roughly classified into an operation for writing the multiple bit data to the memory elements (1) to (6), and an operation for reading out the multiple bit data from the memory elements (1) to (6). For the purpose of carrying out the writing operation, thepixel 10 is provided with a switch SW. This switch SW is also composed of a thin film transistor TFT. One current terminal of the switch SW is connected to the serial combination of thememory element 1, while a predetermined reference potential Vref is applied to the other current terminal of the switch SW. A control line Reset for write is connected to a control terminal (gate electrode) of the switch SW. - The
pixel 10 uses a 6-bit memory in which six memory elements (1) to (6) are connected. Specifically, the six resistance change elements ReRAMs are connected in parallel with the six TFTs, respectively. Each of the resistance change elements ReRAMs is switched between the high resistance state HRS and the low resistance state LRS, thereby storing therein corresponding one of the bit data. Firstly, after all the resistance change elements ReRAMs, for example, are initialized to the high resistance state HRS, the bit data is written to the first memory element (1). Specifically, the gate line GATE1 of the memory element (1) is set at a low level Lo to turn OFF the corresponding one of the TFTs, while all other memory elements (2) to (6) are set at a high level Hi to turn ON the corresponding ones of the TFTs. In addition, the control line Reset for write is also set at the high level Hi to turn ON the switch SW. As a result, the bit data is supplied from the corresponding one of the data lines SIGs to the input terminal side of the resistance change element ReRAM of the first memory element (1), and the predetermined reference potential Vref is applied to the output terminal of the resistance change element ReRAM of the first memory element (1) through the TFTs of the memory elements (2) to (6), and the switch SW each set at the ON state. When the bit data applied from the corresponding one of the data lines SIGs is set at a higher level than that of the predetermined reference potential Vref (in other words, when the signal voltage having the positive polarity is applied), the resistance change element ReRAM changes from the high resistance state HRS over to the low resistance state LRS. As a result, the bit data “1” is written to the memory element (1). Conversely, when the negative data voltage is supplied from the corresponding one of the data lines SIGs, the resistance change element ReRAM of the memory element (1) holds the high resistance state HRS as it is. That is to say, when the signal voltage having the negative polarity is applied, the bit data “0” is written to the memory element (1). - When the bit data is written to the second memory element (2) so as to follow the above write operation, the TFT of the memory element (2) is turned OFF, while the TFTs of the remaining memory elements, i.e., the memory element (1), and the memory elements (3) to (6), and the switch SW are all turned ON. When in this state, the signal voltage (the bit data “1”) having the positive polarity with respect to the reference potential Vref is applied from the corresponding one of the data lines SIGs, the resistance change element ReRAM of the memory element (2) is set at the low resistance state LRS, thereby writing the bit data “1” to the memory element (2). Conversely, when the signal voltage supplied from the corresponding one of the data lines SIGs has the negative polarity with respect to the reference potential Vref (i.e., the bit data “0” is supplied), the resistance change element ReRAM of the memory element (2) holds the high resistance state HRS as it is, thereby writing the bit data “0” to the memory element (2). In such a manner, the corresponding ones of the gate lines GATEs, and the control line Reset are successively controlled in the time division manner for the memory elements (3) to (6) so as to follow the write operation for the memory element (2), thereby writing the corresponding bit data to the memory elements (3) to (6) in order. In such a manner, the TFT of the memory element as an object to which the bit data is intended to be written is turned OFF, while the TFTs of the remaining memory elements are each turned ON, thereby making it possible to write the bit data to the memory element as the object.
- Next, an operation for reading out the multiple bit data (i.e., a radiation operation for the pixel 10) will be described in detail. In the read operation, the switch SW for write is held in the OFF state. As a result, the
pixel 10 includes the six memory elements (1) to (6) connected in series between the corresponding one of the data lines SIGs, and the liquid crystal cell LC. The memory elements (1) to (6) are controlled in the time division manner through a plurality of gate lines GATE1 to GATE6 corresponding to the memory elements (1) to (6), respectively, thereby reading out the multiple bit data from the memory elements (1) to (6). In response to this read operation, the liquid crystal cell LC is driven, thereby controlling the luminance of the liquid crystal cell LC with the multiple gradations. In the case of the first embodiment, since the sixbit memory cells 1 are used, the liquid crystal cell LC can be controlled with the sixty-four (=6 power of 2) gradations. - Specifically, when a time desired to read out the bit data from the first memory element (1) is set as one unit, a time desired to read out the bit data from the second memory element (2) is set as being double the read time in the first memory element (1). Also, a time desired to read out the bit data from the third memory element (3) is set as being quadruple the read time in the first memory element (1). In such a manner, the read time is successively redoubled, and thus a time desired to read out the bit data from the final memory element (6) is set as being 32-fold the read time in the first memory element (1). Here, when the binary data “1” is written to each of the memory elements (1) to (6), a drive current is supplied from the side of the corresponding one of the data lines SIGs to the liquid crystal cell LC over the entire read time, thereby setting the liquid crystal cell LC in a radiation state. Conversely, when the binary data “0” is written to each of the memory elements (1) to (6), the liquid crystal cell LC is set in a non-radiation state because no drive current is caused to flow through the liquid crystal cell LC. For a time period between the full radiation state and the full non-radiation state, the radiation state and the non-radiation state are separately set in the liquid crystal cell LC merely for a time exhibited by the multiple bit data in correspondence to the multiple bit data written to the memory elements (1) to (6). In such a manner, in the active matrix type liquid crystal display device, the liquid crystal cell LC is driven in the time division manner in correspondence to the multiple bit data written to the memory elements (1) to (6) of each of the
pixels 10, thereby making it possible to control the luminance of the liquid crystal cell LC with the multiple gradations. - In order to explain the read operation in the
memory element 1, reference is now made to a truth table shown inFIG. 1B . As shown in the figure, in the truth table, a transverse column represents the level of the gate line GATE, and a longitudinal column represents the state of the resistance change element ReRAM. When the control signal applied to the gate line GATE is set at the high level Hi, the TFT is held in the ON state. Thus, the drive current can be supplied to the liquid crystal cell LC because thememory element 1 is in a conduction state irrespective of the state of the resistance change element ReRAM. On the other hand, when the control signal applied to the gate line GATE is set at the low level Lo, the TFT is held in the OFF state. At this time, conduction/non-conduction of thememory element 1 depends on the state of the resistance change element ReRAM. That is to say, when the resistance change element ReRAM is held in the high resistance state HRS, both the TFT and the resistance change element ReRAM connected in parallel with each other are held in the high resistance state (high impedance). As a result, thememory element 1 is held in the OFF state as a whole. Conversely, when the resistance change element ReRAM is held in the low resistance state LRS, the drive current is caused to flow through the resistance change element ReRAM held in the low impedance state even when the TFT is held in the OFF state. As a result, thememory element 1 is held in the ON state as a whole. From this, in thememory element 1, the gate potential of the corresponding TFT is set at the low level Lo, which results in that the bit data in the state of being written to thememory element 1 is read out in the form of the drive current for the liquid crystal cell LC. For example, when the bit data is read out from the memory element (1), the gate line GATE1 needs to be set at the low level Lo, while the remaining gate lines GATE2 to GATE6 need to be each set at the high level Hi. As a result, OFF and ON of a current path between the liquid crystal cell LC and the data line SIG can be switched over to each other depending on the OFF and ON states of the memory element (1). -
FIGS. 2A and 2B are respectively schematic views showing a concrete structural example of the resistance change element ReRAM. Here,FIG. 2A shows the low resistance state LRS of the resistance change element ReRAM, andFIG. 2B shows the high resistance state HRS of the resistance change element ReRAM. As shown in these figures, the resistance change element ReRAM is composed of a pair of conductive layers, and at least one oxide layer disposed between the conductive layers paired with each other. In the structural example shown in these figures, each of the paired conductive layers is made of a metal Pt (platinum), and two layers of metallic oxide films made of PCMO and YBCO, respectively, are formed between the paired conductive layers. That is to say, in this structural example, the oxide layers are made of the metallic oxides, respectively. When the voltage having the positive polarity of, for example, +18 V is applied to the upper Pt layer with the voltage at the lower Pt layer as a reference, the resistance change element ReRAM is set in the low resistance state LRS. Conversely, when the voltage having the negative polarity is applied to the upper Pt layer with the voltage at the lower Pt layer as the reference, the resistance change element ReRAM is switched from the low resistance state LRS over to the high resistance state HRS. -
FIG. 2C is a graph showing the electrical characteristics of the resistance change element ReRAM. InFIG. 2C , an axis of abscissa represents the number of times of the applied pulses, and an axis of ordinate represents the electrical resistance. The electrical characteristics shown inFIG. 2C are obtained as the results of measuring the electrical resistance developed across the pair of Pt layers when the pulse having an amplitude of 18 V is applied across the pair of Pt layers while the polarity of the pulse is periodically changed. As apparent from the graph, the state of the resistance change element ReRAM is switched between the low resistance state and the high resistance state in accordance with the polarity of the applied pulse. Moreover, the low resistance state or the high resistance state is maintained as it is even when the applied voltage is released. For example, when the resistance change element ReRAM is set in the low resistance state LRS by applying thereto the pulse having the positive polarity, the resistance change element ReRAM then maintains the low resistance state LRS as it is even after the applied pulse is released therefrom. After that, when the pulse having the negative polarity is applied, the state of the resistance change element ReRAM is first switched from the low resistance state LRS over to the high resistance state HRS. After that, even when the applied pulse is released therefrom, the resistance change element ReRAM holds the high resistance state HRS as it is. - It is noted that the layer structure of the resistance change element ReRAM is by no means limited to the structural example shown in
FIGS. 2A and 2B . That is to say, a layer structure composed of Pt/TiO/Pt, Pt/NiO/Pt, Pt/NiO/TiO/Pt, W/GdO/CuTe/W, Ag/PCMO/Pt, TiN/CuO/Cu, or the like is given as the layer structure of a thin film lamination type resistance change element. - A method of manufacturing the
memory element 1 according to the first embodiment of the present invention will be described in detail hereinafter with reference toFIGS. 3A to 3H .FIGS. 3A to 3H are cross sectional views showing respective manufacturing processes in the method of manufacturing thememory element 1. In these figures, each of manufacturing processes for the TFT is shown on a left-hand side, and each of manufacturing processes for the resistance change element ReRAM is shown on a right-hand side. The TFT and the resistance change element ReRAM are simultaneously formed on a insulatingsubstrate 101 integrally with each other by utilizing the thin film processes. It is noted that in the first embodiment, the TFT has a bottom-gate structure. - Firstly, as shown in
FIG. 3A , ametallic film 102 is deposited on the insulatingsubstrate 101 made of a glass or the like to have a thickness of 90 nm by, for example, utilizing a sputtering method. Themetallic film 102 is then patterned into a predetermined shape to become the gate electrode of the TFT. In addition, on the resistance change element ReRAM side as well, themetallic film 102 is ensured so as to become wirings for connection. An insulatingfilm 103 is deposited so as to cover themetallic film 102 thus patterned. The insulatingfilm 103 becomes the gate insulating film on the TFT side. The insulatingfilm 103 has a two-layer structure, for example, having a silicon nitride film with 50 nm thickness, and a silicon oxide film with 50 nm thickness, and is deposited in the manner described above by utilizing a CVD method. Moreover, a semiconductorthin film 104 made of amorphous silicon is deposited over the insulatingfilm 103 to have a thickness of 50 nm by utilizing a plasma CVD method. Thegate insulating film 103 and the semiconductorthin film 104 are continuously deposited by utilizing the plasma CVD method. - Next, as shown in
FIG. 3B , a laser beam is radiated from an exima laser to the amorphous silionthin film 104, which results in that an upper portion of the amorphous silionthin film 104 turns into the polysiliconthin film 105. - Next, as shown in
FIG. 3C , an impurity is implanted into the polysiliconthin film 105 at a predetermined concentration, thereby forming a source region S and a drain region D in the polysiliconthin film 105. The impurity implantation is selectively carried out, so that no impurity is implanted into a portion of thepolysilicon film 105 located just above the gate electrode, and thus this portion becomes a channel region CH. A low impurity concentrated region (Lightly Doped Drain: LDD) is formed between the channel region CH and the source region S. Likewise, the LDD is also formed between the channel region CH and the drain region D. Moreover, the impurities thus implanted are activated by using an RTA device. Subsequently, thepolysilicon film 105 is patterned into an island shape to be an element region of the TFT. In this case, the polysiliconthin film 105 is completely removed on the resistance change element ReRAM side because it is unnecessary to form the polysilionthin film 105 on the resistance change element ReRAM side. An interlayer insulatingfilm 106 is completely deposited so as to cover the TFT having the bottom structure thus formed. For example, the two-layer insulating film 106 having a silicon oxide film with 300 nm thickness, and a silicon nitride film with 300 nm thickness is deposited in the manner described above by, for example, utilizing the plasma CVD method. Moreover, for the purpose of hydrogenating the polysiliconthin film 105 on the TFT side, an annealing treatment is carried out at about 400° C. - Subsequently, as shown in
FIG. 3E , the insulatingsubstrate 101 is completely covered with a photo resist 110. The photo resist 110 is then patterned by utilizing a photolithography technique. Dry etching is carried out for the insulatingfilm 103 and theinterlayer insulating film 106 through the photo resist 110 thus patterned, thereby forming an opening on the resistance change element ReRAM side. Moreover, the metal (Pt), the metallic oxides (YBCO and PCMO), and a metal are successively evaporated with the photo resist 110 being left, thereby forming the resistancechange element ReRAM 107 having a multilayer thin film structure within the opening. As apparent fromFIG. 3E , the lowest conductor film of the resistancechange element ReRAM 107 contacts themetallic wiring 102. As shown inFIGS. 2A and 2B , the resistancechange element ReRAM 107, for example, has the four-layer structure composed of Pt/PCMO/YBCO/Pt. - Next, as shown in
FIG. 3F , the used photo resist 110 is removed. As a result, the lamination layer having the metals and the metallic oxides is lifted off from the insulatingsubstrate 101, so that the resistancechange element ReRAM 107 is left merely within the contact opened in theinterlayer insulating film 106. - Next, as shown in
FIG. 3G , the dry etching is carried out for the insulatingfilm 103 and theinterlayer insulating film 106 again by using another photo resist as a mask, thereby forming contact holes. The contact hole communicated with the source region S, and the contact hole communicated with the drain region D are formed in theinterlayer insulating film 106 on the TFT side. On the other hand, the additional contact hole communicated with themetallic wiring 102 is formed in the insulatingfilm 106 and theinterlayer insulating film 103 on the resistance change element ReRAM side. - Next, as shown in
FIG. 3H , a three-layer metallic film becoming metallic wirings is formed on theinterlayer insulating film 106. This three-layer metallic film has a lamination structure, for example, having a titanium lower layer with 50 nm thickness, an aluminum middle layer with 500 nm thickness, and a titanium upper layer with 50 nm thickness. This three-layer metallic film is patterned into a predetermined shape to become wirings 108. Thewiring 108 connected to the source region S, and thewiring 108 contacting the drain region D are formed on the TFT side. On the other hand, themetallic wiring 108 contacting the upper conductive layer, and themetallic wiring 108 connected to the lower conductive layer through themetallic wiring 102 are formed on the resistance change element ReRAM side. Here, the upper conductive layer of the resistancechange element ReRAM 107 is connected to thewiring 108 on the side of the source S of the TFT through themetallic wiring 108. On the other hand, the lower conductive layer of the resistancechange element ReRAM 107 is connected to themetallic wiring 108 on the side of the drain D of the TFT through themetallic wirings change element ReRAM 107 are connected in parallel with each other. In this case, the TFT and the resistance change element ReRAM are connected to each other through thewiring 102 in the same layer as that of the gate electrode. In other words, in the first embodiment, the metallic layer becoming the gate electrode is partially utilized as the wiring, thereby electrically connecting the TFT and the resistance change element ReRAM to each other on the same insulatingsubstrate 101. - It is noted that although not illustrated, after completion of the process shown in
FIG. 3H , an organic planarizing film is deposited so as to cover the TFT and the resistancechange element ReRAM 107. A contact which is communicated with the drain region D of the TFT is opened in the organic planarizing film. After that, a transparent conductive film made of an ITO is deposited on the organic planarizing film, and is then patterned into a predetermined shape to be made a pixel electrode. The pixel electrode is connected to the side of the drain D of the TFT through the contact opened through the organic planarizing film. In such a manner, it is possible to manufacture the active matrix type liquid crystal display device in which the memory element composed of the parallel combination of the TFT and the resistance change element ReRAM is built. - A method of manufacturing a liquid crystal display device according to a second embodiment of the present invention will be described in detail hereinafter with reference to
FIGS. 4A to 4I . In the second embodiment, the memory element is formed on the side of a peripheral circuit for driving the pixel as well as on the pixel side. In each ofFIGS. 4A to 4I , a process for forming a pixel portion is shown on the left-hand side, and a process for forming a peripheral circuit portion is shown on the right-hand side. However, the pixel portion and the peripheral circuit portion are simultaneously formed on an insulating substrate by utilizing the semiconductor processes. It is noted that unlike the first embodiment shown inFIGS. 3A to 3H , in the second embodiment, the TFT having a top-gate stricture is formed. - Firstly, as shown in
FIG. 4A , abuffer layer 202 and anamorphous silicon layer 203 are continuously deposited on an insulatingsubstrate 201 by utilizing a plasma CVD method. Theamorphous silicon layer 203, for example, has a thickness of 50 nm. A laser beam is radiated from an exima laser to theamorphous silicon layer 203, so that theamorphous silicon layer 203 turns into apolysilicon film 203. - Next, as shown in
FIG. 4B , thepolysilicon film 203 is covered with agate insulating film 204. Thegate insulating film 204, for example, is formed from a silicon oxide or a silicon nitride film. - Next, as shown in
FIG. 4C , aconductive film 205 is deposited on thegate insulating film 204. Theconductive film 205 is made of a high-melting-point metallic material or a conductive polysilicon film. - Next, as shown in
FIG. 4D , theconductive film 205 is patterned into a predetermined shape to be processed intogate electrodes 205. As shown in the figure, thegate electrodes 205 are formed in both a pixel region and a peripheral circuit region, respectively. It is noted that the left-hand side of the insulatingsubstrate 201 corresponds to a region in which a pixel is intended to be formed, and the right-hand side thereof corresponds to a region in which the peripheral circuit is intended to be formed. In order to make this situation clear, in each ofFIGS. 4D to 4I , a boundary line is drawn at a central portion of the insulatingsubstrate 201. - Next, as shown in
FIG. 4E , an impurity is selectively implanted into thepolysilicon film 203 through the insulatingfilm 204 by using thegate electrodes 205 as a mask. As a result, a source region S and a drain region D are formed in thepolysilicon film 203 on each of both the element region side and the peripheral circuit region side. In addition, a channel region CH having no impurity implanted thereinto is formed just under thegate electrode 205 on each of the both sides. In addition thereto, an LDD region obtained through impurity implantation made at a low concentration is provided between the channel region CH and the source region S on each of the both sides. In addition, the LDD region is also provided between the channel region CH and the drain region D on each of the both sides. In such a manner, the TFTs each having the top-gate structure are formed on both the element region side and the peripheral circuit region side of the insulatingsubstrate 201 integrally with each other, respectively. It is noted that thepolysilicon film 203 is patterned into island shape so as to correspond to the element regions of the TFTs. - Next, as shown in
FIG. 4F , the TFTs are covered with aninterlayer insulating film 206. Theinterlayer insulating film 206, for example, is composed of a lamination layer having a silicon oxide film with 300 nm thickness, and a silicon nitride film with 300 nm thickness. Theinterlayer insulating film 206 is deposited by utilizing the plasma CVD method. Subsequently, an annealing treatment is carried out at about 400° C., thereby hydrogenating thepolysilicon film 203. - Next, as shown in
FIG. 4G , a photo resist 210 is applied to theinterlayer insulating film 206 and is then patterned into a predetermined shape by utilizing the photolithography technique. The dry etching is carried out for theinterlayer insulating film 206 with the photo resist 210 thus patterned as a mask, thereby opening contact holes in theinterlayer insulating film 206. The contact holes are communicated with the drain regions D of the TFTs, respectively. Moreover, metallic films and metallic oxide films are continuously deposited into a lamination layer with the photo resist 210 being left, thereby forming resistancechange elements ReRAMs 207 in the contact holes, respectively. As shown in the figure, lower conductive layers of the resistancechange elements ReRAMs 207 contact the drain regions D of theTFTs 205, respectively. It is noted that each of the resistancechange elements ReRAMs 207 formed in the process shown inFIG. 2G , for example, has the lamination structure composed of Pt/TiO/Pt, Pt/NiO/Pt, Pt/NiO/TiO/Pt, W/GdO/CuTe/W, Ag/PCMO/Pt, TiN/CuO/Cu, or the like. - Next, as shown in
FIG. 4H , after the used photo resist 210 is removed, a photo resist 210′ is newly applied. The photo resist 210′ is then patterned by utilizing the photolithography technique. The dry etching is carried out for theinterlayer insulating film 206 and thegate insulating film 204 again with the photo resist 210′ thus patterned as a mask, thereby opening contact holes which are communicated with the source regions S of the TFTs, respectively, in theinterlayer insulating film 206 and thegate insulating film 204. - Next, as shown in
FIG. 4I , after the used photo resist 210′ is removed, ametallic film 208 is laminated on theinterlayer insulating film 206. Themetallic film 208, for example, has a lamination structure having a titanium lower layer with 50 nm thickness, an aluminum middle layer with 500 nm thickness, and a titanium upper layer with 50 nm thickness. Themetallic film 208 is patterned into a predetermined shape to be mademetallic wirings 208. As shown inFIG. 4I , the upper conductive layers of the resistancechange elements ReRAMs 207 are connected to the source regions S of the TFTs through themetallic wirings 208, respectively. On the other hand, the lower conductive layers of the resistancechange elements ReRAMs 207 are directly connected to the drain regions D of the TFTs, respectively. In such a manner, in the second embodiment, the TFTs and the resistancechange elements ReRAMs 207 are connected to each other through the wirings (that is, the drain regions D) in the same layer as that of the semiconductorthin film 203 in which the channel regions CH are formed. - The memory element composed of the parallel combination of the TFT and the resistance change element ReRAM is formed in the pixel region on the insulating
substrate 201, and the memory element composed of the parallel combination of the TFT and the resistance change element ReRAM is also formed in the peripheral circuit region on the same insulatingsubstrate 201. The peripheral circuit includes a drive circuit for driving a gate line and a data line formed on the pixel side. The drive circuit includes the memory element composed of the parallel combination of the TFT and resistance change element ReRAM described above as the circuit elements. The memory element, for example, is used for holding the gradation data in the inside of the drive circuit. -
FIG. 5 is a graph showing the effect of the embodiments of the present invention. In the figure, an axis of abscissa represents the number of pixels, and an axis of ordinate represents power consumption. In the case of a liquid crystal display panel having the pixels of 120×60, when no pixel memory is used, the power consumption is about 20 mW. On the other hand, when the pixel memory of the embodiments of the present invention is incorporated in the liquid crystal display panel, the power consumption is reduced to 0.1 mW or less. As a result, the large power consumption saving can be attained, and thus the active matrix type liquid crystal display device of the embodiments of the present invention is suitable for application of a liquid crystal display device of mobile terminal equipment, or the like. Likewise, even in the case of a liquid crystal display panel having pixels of 170×220, an amount of power consumption saved by using the pixel memory of the embodiments of the present invention is very large. This also applies a liquid crystal display panel complying with the QVGA (Quarter Video Graphics Array) standards. -
FIG. 6 is a perspective view showing a television set to which the embodiments of the present invention is applied. The television set according to this example of application includes an imagedisplay screen portion 11 composed of afront panel 12, afilter glass 13, and the like. Also, the television set is manufactured by using the display device according to the embodiments of the present invention as the imagedisplay screen portion 11. -
FIGS. 7A and 7B are respectively perspective views showing a digital camera to which the embodiments of the present invention are applied.FIG. 7A is a perspective view when the digital camera is viewed from a front side, andFIG. 7B is a perspective view when the digital camera is viewed from a back side. The digital camera according to this example of application includes an image capturing lens, alight emitting portion 15 for flash, adisplay portion 16, a control switch, a menu switch, ashutter button 19, and the like. The digital camera is manufactured by using the display device according to the embodiments of the present invention as thedisplay portion 16. -
FIG. 8 is a perspective view showing a notebook-size personal computer to which the embodiments of the present invention are applied. The notebook-size personal computer according to this example of application includes amain body 20 and a main body cover. Themain body 20 includes akeyboard 21 which is operated when characters or the like are inputted. The main body cover includes adisplay portion 22 for displaying thereon an image. The notebook-size personal computer is manufactured by using the display device according to the embodiments of the present invention as thedisplay portion 22. -
FIGS. 9A and 9B are respectively views each showing mobile terminal equipment to which the embodiments of the present invention are applied.FIG. 9A is a front view in an open state of the mobile terminal equipment, andFIG. 9B is a front view in a close state of the mobile terminal equipment. The mobile terminal equipment according to this example of application includes anupper chassis 23, alower chassis 24, a connection portion (a hinge portion in this case) 25, adisplay portion 26, asub-display portion 27, a picture light 28, acamera 29, and the like. The mobile terminal equipment is manufactured by using the display device according to the embodiments of the present invention as thedisplay portion 26 or thesub-display portion 27. Since in the display device of the embodiments of the present invention, the multiple bit memory can be built in the pixel, it is possible to reduce the power consumption, desired for the charge and discharge of the data lines, occupying the most part of the power consumption in the display panel except for the backlight. Therefore, it is possible to realize the liquid crystal display panel, of the active matrix type liquid crystal display device panel, which can be driven with the low power consumption. Incorporating such a liquid crystal display panel in a monitor of the mobile terminal equipment results in that the battery volume can be reduced as well as the intervals of the charging of the buttery can be prolonged. As a result, the mobile terminal equipment can be further miniaturized. -
FIG. 10 is a perspective view showing a video camera to which the embodiments of the present invention are applied. The video camera according to this example of application includes amain body portion 30, alens 34 which captures an image of a subject and which is provided on a side surface directed forward, a start/stop switch 35 which is manipulated when an image of a subject is captured, amonitor 36, and the like. The video camera is manufactured by using the display device according to the embodiments of the present invention as themonitor 36. -
FIG. 11A is a schematic cross sectional view showing another structural example of the resistance change element ReRAM. As shown in the figure, the resistance change element ReRAM is composed of a pair of conductive layers, and at least one oxide film layer disposed between the paired conductive layers. In this structural example, the upper conductive layer has a four-layer structure composed of Ti/Al/Ti/CuTe. Of the four layers, the three layers of Ti/Al/Ti are formed from a composite metallic film which is in heavy usage as the wiring layer in the normal thin film semiconductor device or the like. Also, a CuTe alloy layer as the fourth layer serves as a functional layer of the resistance change element ReRAM. - On the other hand, the lower conductive layer (electrode layer) is made of a metal (Mo: molybdenum). Molybdenum Mo as the high-melting-point metal, for example, is in heavy usage as the gate electrode and the gate wiring in the normal thin film transistor manufacturing processes. It is noted that the upper electrode and the lower electrode shown in
FIG. 11A are merely illustrative, and thus in the actual structure, the vertical relationship is by no means limited to the structural example shown inFIG. 11A . - The middle oxide layer sandwiched between the upper and lower conductive layers is made of GdOx. This metallic oxide GdOx is an unfamiliar material in the normal thin film semiconductor processes. With such a structure, as shown in
FIG. 11A , when a set voltage E having a positive polarity is applied to the upper conductive layer with a voltage at the lower conductive layer as a reference, the resistance change element ReRAM is set in the low resistance state LRS. That is to say, Cu atoms contained in the conductive fourth layer made of CuTe move to the oxide film layer made of GdOx in accordance with the set voltage E to form fine current path (filament). As a result, the electrical resistance of the oxide film layer made of GdOx decreases, so that the resistance change element ReRAM is set in the low resistance state LRS. - On the other hand, when the polarities of the voltages applied to the upper and lower conductive layers, respectively, are inverted, the Cu atoms which have moved to the oxide film layer made of GdOx return back to the conductive fourth layer CuTe, so that the fine current path (filament) disappears. The application of the reset voltage having the negative polarity resets the resistance change element ReRAM, so that the resistance change element ReRAM is set in the high resistance state HRS. Actually, however, the application of the reset voltage results in that the metal Mo atoms diffuse into the oxide film layer made of GdOx to reduce the electrical resistance of the oxide film layer made of GdOx. The migration of the metal Mo progresses by repetitively carrying out the set/reset operation. Before long, the reset from the low resistance state LRS to the high resistance state HRS may become impossible, so that the life of the migration of the metal Mo comes to an end. In addition, the oxide film layer made of GdOx is poor in consistency with any other material in the normal thin film semiconductor processes, and has a difficulty in the processing property as well.
-
FIG. 11B is a schematic cross sectional view showing still another structural example of the resistance change element ReRAM. Although the still another structural example of the resistance change element ReRAM is basically similar to another structural example of the resistance change element ReRAM shown inFIG. 11A , the still another structural example is different in materials of the middle oxide film layer and the lower conductive layer from another structural example. In this structural example, the middle oxide film layer is made of SiOx instead of being made of GdOx. SiOx is generally used as the material for the gate insulating film or passivation film of the thin film transistor TFT. In addition, the lower conductive layer is made of silicon Si (doped Si) which is doped with an impurity at a high concentration to be given a conductive property instead of being made of the high-melting-point metal Mo. The doped Si is generally used as the material for the source/drain electrode or wiring of the thin film transistor TFT. - In this structural example, the oxide film layer is made of SiOx, and the lower conductive layer is made of doped Si, thereby lengthening the life of the resistance change element ReRAM. With this structural example, the migration of the metal from the lower conductive layer to the middle oxide film layer hardly occurs. If Si atoms diffuse into the oxide film layer made of SiOx, the electrical resistance of the oxide film layer is hardly reduced. As a result, the life of the resistance change element ReRAM can be made longer than that of the resistance change element ReRAM in another structural example shown in
FIG. 11A . -
FIG. 11C is a schematic cross sectional showing a structure of a memory element according to a third embodiment of the present invention. The memory element of the third embodiment is basically similar to the memory element of the second embodiment shown inFIG. 4I except for the structure of the resistancechange element ReRAM 207. In the third embodiment, the resistancechange element ReRAM 207 adopts the structure shown inFIG. 11B . That is to say, the resistance change element ReRAM has a lamination layer structure which is obtained by laminating the upper conductive layer formed from themetallic film 208 having the three-layer structure of Ti/Al/Ti on an alloy layer of CuTe. Here, themetallic film 208 having the three-layer structure of Ti/Al/Ti is used as the wiring of theTFT 205, and is in heavy usage in the TFT process. - On the other hand, in the resistance change element ReRAM, the lower conductive layer is formed from the
polysilicon film 203. Thepolysilicon film 203 is doped with an impurity at a high concentration to be given the conductive property. In the third embodiment, the lower conductive layer corresponds to an extension portion of thepolysilicon film 203 composing each of the drain regions D of the TFTS. In such a manner, the drain electrode of the TFT is shared with the electrode layer of the resistancechange element ReRAM 207, thereby making it possible to increase the integration density of the memory elements. - The middle oxide film layer is made of SiOx. SiOx, for example, is formed by thermally oxidizing the surface of the
polysilicon film 203. Or, SiOx is formed on thepolysilicon film 203 by utilizing a plasma enhanced chemical vapor deposition (PECVD) method or a sputtering method. These deposition methods are generally used in the TFT process. As apparent from the above description, all the materials except for CuTe are generally used in the normal TFT process, and thus are suitable for forming the memory elements each composed of the combination of the TFT and the resistance change element ReRAM integrally with one another. - It should be understood by those skilled in the art that various modifications, combinations, sub-combinations and alterations may occur depending on design requirements and other factor in so far as they are within the scope of the appended claims or the equivalents thereof.
Claims (11)
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2008-022900 | 2008-02-01 | ||
JP2008022900 | 2008-02-01 | ||
JP2008310441A JP4596070B2 (en) | 2008-02-01 | 2008-12-05 | Memory device, method for manufacturing memory device, display device, and method for manufacturing display device |
JP2008-310441 | 2008-12-05 |
Publications (2)
Publication Number | Publication Date |
---|---|
US20090194760A1 true US20090194760A1 (en) | 2009-08-06 |
US8115188B2 US8115188B2 (en) | 2012-02-14 |
Family
ID=40930783
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/320,307 Expired - Fee Related US8115188B2 (en) | 2008-02-01 | 2009-01-23 | Memory element and display device |
Country Status (4)
Country | Link |
---|---|
US (1) | US8115188B2 (en) |
JP (1) | JP4596070B2 (en) |
KR (1) | KR101513967B1 (en) |
TW (1) | TWI466348B (en) |
Cited By (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100208512A1 (en) * | 2009-02-19 | 2010-08-19 | Kabushiki Kaisha Toshiba | Semiconductor memory device provided with resistance change element |
US20110156012A1 (en) * | 2009-11-12 | 2011-06-30 | Sony Corporation | Double layer hardmask for organic devices |
US9482920B2 (en) * | 2014-10-02 | 2016-11-01 | Intermolecular, Inc. | Transparent resistive random access memory cells |
CN107646137A (en) * | 2015-06-23 | 2018-01-30 | 英特尔公司 | Can overlay film memory |
CN109888096A (en) * | 2019-04-10 | 2019-06-14 | 江苏时代全芯存储科技股份有限公司 | Storage unit and its manufacturing method and storage device |
US10892010B2 (en) | 2019-02-13 | 2021-01-12 | Macronix International Co., Ltd. | Method for controlling accumulated resistance property of ReRAM device |
US11588102B2 (en) * | 2016-09-02 | 2023-02-21 | Intel Corporation | Semiconductor material for resistive random access memory |
Families Citing this family (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8420458B2 (en) * | 2009-04-03 | 2013-04-16 | Sharp Kabushiki Kaisha | Semiconductor device and method of producing same |
KR101929940B1 (en) | 2012-05-09 | 2018-12-17 | 삼성전자 주식회사 | Hybrid Resistive Memory Device, Operating Method and Manufacturing Method of the same |
TWI467301B (en) * | 2012-10-24 | 2015-01-01 | Au Optronics Corp | Display panel |
JP2015026901A (en) * | 2013-07-24 | 2015-02-05 | 株式会社東芝 | Reconfigurable logic circuit |
TWI521534B (en) | 2013-10-09 | 2016-02-11 | 新唐科技股份有限公司 | Integrated circuit and operation method thereof |
EP2860720A1 (en) * | 2013-10-10 | 2015-04-15 | Nederlandse Organisatie voor toegepast- natuurwetenschappelijk onderzoek TNO | Electro-optical unit for a picture element that can be programmed by electromagnetic radiation |
TWI548203B (en) | 2014-01-08 | 2016-09-01 | 新唐科技股份有限公司 | Voltage generator and oscillation device and operation method |
TWI524080B (en) | 2014-01-29 | 2016-03-01 | 新唐科技股份有限公司 | Operation recording circuit applied to integrated circuit and operation method thereof |
TWI506251B (en) | 2014-02-21 | 2015-11-01 | Nuvoton Technology Corp | Apparatus for fluid flow metering and method thereof |
TWI524179B (en) | 2014-04-22 | 2016-03-01 | 新唐科技股份有限公司 | Storage unit controller and control method thereof, and storage device |
US9263218B2 (en) | 2014-05-23 | 2016-02-16 | Nuvoton Technology Corporation | Variable resistance memory cell based electrically resettable fuse device |
US10224430B1 (en) | 2017-12-06 | 2019-03-05 | International Business Machines Corporation | Thin film transistors with epitaxial source/drain and drain field relief |
TWI682391B (en) * | 2019-02-13 | 2020-01-11 | 旺宏電子股份有限公司 | Method for controlling accumulated resistance property of reram device |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4996523A (en) * | 1988-10-20 | 1991-02-26 | Eastman Kodak Company | Electroluminescent storage display with improved intensity driver circuits |
US6583490B2 (en) * | 2001-02-02 | 2003-06-24 | Sony Corporation | One time programmable semiconductor nonvolatile memory device and method for production of same |
US20040174732A1 (en) * | 2003-03-06 | 2004-09-09 | Sharp Kabushiki Kaisha | Non-volatile semiconductor memory device |
US7247357B2 (en) * | 2003-06-19 | 2007-07-24 | Hitachi Displays, Ltd. | Image display device |
US20080203378A1 (en) * | 2007-02-27 | 2008-08-28 | Kabushiki Kaisha Toshiba | Semiconductor memory device and method of manufacturing the same |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2980574B2 (en) | 1997-07-31 | 1999-11-22 | 株式会社東芝 | Liquid crystal display device and thin film transistor |
JP4119198B2 (en) * | 2002-08-09 | 2008-07-16 | 株式会社日立製作所 | Image display device and image display module |
KR100624463B1 (en) * | 2005-03-12 | 2006-09-19 | 삼성전자주식회사 | Nor-type hybrid multi-bit non-volatile memory device and method of operating the same |
KR100657956B1 (en) * | 2005-04-06 | 2006-12-14 | 삼성전자주식회사 | Multi-bit memory device having resistive material layers as storage node and methods of manufacturing and operating the same |
JP2007115956A (en) * | 2005-10-21 | 2007-05-10 | Toshiba Corp | Semiconductor memory |
JP2008160004A (en) * | 2006-12-26 | 2008-07-10 | Toshiba Corp | Semiconductor memory and manufacturing method therefor |
KR101258268B1 (en) * | 2007-07-26 | 2013-04-25 | 삼성전자주식회사 | NAND-type resistive memory cell strings of a non-volatile memory device and methods of fabricating the same |
-
2008
- 2008-12-05 JP JP2008310441A patent/JP4596070B2/en not_active Expired - Fee Related
-
2009
- 2009-01-20 TW TW098102091A patent/TWI466348B/en not_active IP Right Cessation
- 2009-01-20 KR KR1020090004485A patent/KR101513967B1/en not_active IP Right Cessation
- 2009-01-23 US US12/320,307 patent/US8115188B2/en not_active Expired - Fee Related
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4996523A (en) * | 1988-10-20 | 1991-02-26 | Eastman Kodak Company | Electroluminescent storage display with improved intensity driver circuits |
US6583490B2 (en) * | 2001-02-02 | 2003-06-24 | Sony Corporation | One time programmable semiconductor nonvolatile memory device and method for production of same |
US20040174732A1 (en) * | 2003-03-06 | 2004-09-09 | Sharp Kabushiki Kaisha | Non-volatile semiconductor memory device |
US7247357B2 (en) * | 2003-06-19 | 2007-07-24 | Hitachi Displays, Ltd. | Image display device |
US20080203378A1 (en) * | 2007-02-27 | 2008-08-28 | Kabushiki Kaisha Toshiba | Semiconductor memory device and method of manufacturing the same |
Cited By (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100208512A1 (en) * | 2009-02-19 | 2010-08-19 | Kabushiki Kaisha Toshiba | Semiconductor memory device provided with resistance change element |
US20110156012A1 (en) * | 2009-11-12 | 2011-06-30 | Sony Corporation | Double layer hardmask for organic devices |
US9482920B2 (en) * | 2014-10-02 | 2016-11-01 | Intermolecular, Inc. | Transparent resistive random access memory cells |
CN107646137A (en) * | 2015-06-23 | 2018-01-30 | 英特尔公司 | Can overlay film memory |
US11588102B2 (en) * | 2016-09-02 | 2023-02-21 | Intel Corporation | Semiconductor material for resistive random access memory |
US10892010B2 (en) | 2019-02-13 | 2021-01-12 | Macronix International Co., Ltd. | Method for controlling accumulated resistance property of ReRAM device |
CN109888096A (en) * | 2019-04-10 | 2019-06-14 | 江苏时代全芯存储科技股份有限公司 | Storage unit and its manufacturing method and storage device |
Also Published As
Publication number | Publication date |
---|---|
KR20090084682A (en) | 2009-08-05 |
TW201001769A (en) | 2010-01-01 |
US8115188B2 (en) | 2012-02-14 |
JP4596070B2 (en) | 2010-12-08 |
TWI466348B (en) | 2014-12-21 |
JP2009206487A (en) | 2009-09-10 |
KR101513967B1 (en) | 2015-04-21 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8115188B2 (en) | Memory element and display device | |
US8144102B2 (en) | Memory element and display device | |
US7247357B2 (en) | Image display device | |
US7542024B2 (en) | Electrophoresis display device and electronic equipments using the same | |
US7342615B2 (en) | Image display and manufacturing method of the same | |
US6778162B2 (en) | Display apparatus having digital memory cell in pixel and method of driving the same | |
US20080068307A1 (en) | Gate and data drivers for display | |
TWI539428B (en) | Method for driving liquid crystal display device | |
TWI603312B (en) | Method for driving liquid crystal display device | |
US7298355B2 (en) | Display device | |
KR100472269B1 (en) | Active matrix type display device | |
KR20020059226A (en) | Display device and method of driving the same | |
EP1417672B1 (en) | Display device comprising an array of pixels allowing storage of data | |
JP5107395B2 (en) | Display device | |
JP2004045662A (en) | Display device and driving method therefor | |
JP2010160200A (en) | Display device and method for controlling the same | |
CN115831939A (en) | Nonvolatile ferroelectric capacitor and display drive circuit |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SONY CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GOSAIN, DHARAM P.;TAKATOKU, MAKOTO;NAKAJIMA, YOSHIHARU;AND OTHERS;REEL/FRAME:022209/0675;SIGNING DATES FROM 20090107 TO 20090109 Owner name: SONY CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GOSAIN, DHARAM P.;TAKATOKU, MAKOTO;NAKAJIMA, YOSHIHARU;AND OTHERS;SIGNING DATES FROM 20090107 TO 20090109;REEL/FRAME:022209/0675 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: JAPAN DISPLAY WEST INC., JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SONY CORPORATION;REEL/FRAME:031377/0894 Effective date: 20130325 |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: JAPAN DISPLAY INC., JAPAN Free format text: CHANGE OF NAME;ASSIGNOR:JAPAN DISPLAY WEST INC.;REEL/FRAME:036985/0524 Effective date: 20130401 |
|
FEPP | Fee payment procedure |
Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20200214 |