US20090091986A1 - Circuits, devices, systems, and methods of operation for a linear output driver - Google Patents
Circuits, devices, systems, and methods of operation for a linear output driver Download PDFInfo
- Publication number
- US20090091986A1 US20090091986A1 US11/973,022 US97302207A US2009091986A1 US 20090091986 A1 US20090091986 A1 US 20090091986A1 US 97302207 A US97302207 A US 97302207A US 2009091986 A1 US2009091986 A1 US 2009091986A1
- Authority
- US
- United States
- Prior art keywords
- transistor
- current
- output
- coupled
- output node
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/0005—Modifications of input or output impedance
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/0175—Coupling arrangements; Interface arrangements
- H03K19/0185—Coupling arrangements; Interface arrangements using field effect transistors only
- H03K19/018507—Interface arrangements
- H03K19/018521—Interface arrangements of complementary type, e.g. CMOS
- H03K19/018528—Interface arrangements of complementary type, e.g. CMOS with at least one differential stage
Definitions
- Embodiments of the present invention relate generally to integrated circuit devices, and more specifically, to an output driver having linear characteristics over a wide range of voltages.
- Integrated circuits such as those used in semiconductor devices, require input/output (I/O) terminals to couple to an external bus or interface with external circuitry.
- memory devices such as dynamic random access memory (DRAM) devices, synchronous dynamic random access memory (SDRAM), reduced latency dynamic random access memory (RLDRAM), and others, transfer data from an array of memory cells to an output terminal, such as a DQ pad. Data may then be placed on a transmission line having a termination to properly transfer data to receiving circuitry external to the memory device, such as a processor or memory controller.
- the memory device conventionally includes an output driver that is capable of driving data onto the transmission line at drive capabilities required by the external bus or circuitry.
- Output drivers commonly include a pull-up device, mainly comprising of PMOS transistors, and a pull-down device, comprising of NMOS transistors.
- the term “pull-up” refers to the device being adapted to pull an output node to a desired logic high voltage level “1”
- the term “pull-down” refers to the device being adapted to pull the output node to a desired logic low voltage level “0”.
- the output driver compensates for variations in supply voltage to provide more consistent switching speed characteristics between the logic high and low output signals.
- the transistors in the output driver may be designed to adjust impedances in the respective pull-up and pull-down devices to control the output impedance of the output driver.
- FIG. 1 is an example of a prior art complementary metal oxide semiconductor (CMOS) output driver circuit 10 having both a pull-up circuit 11 and a pull-down circuit 12 .
- the pull-up circuit 11 and pull-down circuit 12 are coupled in series with each other between supply voltages V CC and V SS , and also coupled to a DQ pad for outputting a DQ signal at an output node 50 .
- the pull-up circuit 11 includes a PMOS output transistor 22 coupled to an active low input PUPF at an input node 20 .
- the input node 20 is further coupled to a PMOS enabling transistor 26 that is coupled in series with a diode-connected PMOS transistor 24 .
- the drains of the transistors 22 , 24 are coupled to the output node 50 .
- the drain of the diode-connected transistor 24 is additionally coupled to its gate.
- the pull-down device 12 is configured in a similar manner as the pull-up transistor 11 , except that each of the PMOS transistors 22 , 26 , 24 are replaced by NMOS transistors 32 , 36 , 34 respectively, and are coupled to V SS instead of V CC .
- An active high input signal PDN may be received at a node 30 .
- the PUPF and PDN signals may be driven to place the DQ pad at a high logic level, a low logic level, or a tristate (high impedance) level.
- the PUPF signal In operation, to drive the DQ pad high, the PUPF signal is low, and the PDN signal is also low, thus disabling the pull-down circuit 12 .
- the low PUPF signal received by the gate of the transistor 22 at node 20 turns ON the transistor 22 , thereby pulls the voltage at the output node 50 towards the supply voltage V CC .
- the gate of the transistor 26 also receives the low PUPF signal, and assuming the DQ voltage is initially low, both the transistor 26 and the diode-connected transistor 24 are turned ON to pull the DQ pad towards V CC .
- the DQ pad will be pulled towards V CC by both devices until it reaches a voltage level that is greater than V CC less the threshold voltage of the diode-connected transistor 24 and subsequently turn OFF the transistor 24 .
- the PUPF signal transitions high to disable the pull-up circuit 11
- the PDN signal also transitions high.
- the high PDN signal turns ON the transistors 32 , 36 , and therefore couples the node 50 to V SS through the transistor 32 .
- the diode-connected transistor 34 is initially turned ON to drain the node 50 towards V SS through the transistor 36 .
- the transistor 34 is disabled, and the DQ pad is pulled down to V SS solely through the transistor 32 .
- the PUPF signal is driven inactive high to disable the pull-up circuit 11
- the PDN signal is driven inactive low to disable the pull-down circuit 12 .
- the PUPF signal should never be active low at the same time that the PDN signal is active high or else the pull-up circuit 11 and the pull-down circuit 12 will both be active and they will couple V CC to V SS .
- a constant resistance at the output node is conventionally desired for matching the output impedance of the output driver circuit 10 to the external impedance.
- the output resistance at the node 50 may be held substantially constant by increasing the current from the DQ pad at a rate that is proportional to the change in the voltage at the DQ pad as the DQ pad charges towards the logic high level. Therefore, the constant output resistance may be met by establishing a linear relationship between the total current and the voltage at the node 50 .
- the I-V relationship of the transistors 22 , 32 deviate from a linear relationship as the transistors 22 , 32 approach saturation because the current through the transistors 22 , 32 no longer continues to change as the voltage at the drains of the transistors 22 , 32 change.
- the drain-to-source impedances of the transistors 22 , 32 then begin to increase.
- the pull-up circuit 11 uses an extra current path formed by the transistors 24 , 26
- the pull-down circuit 12 uses an extra current path formed by the transistors 34 , 36 . The manner in which these extra current paths make the output impedance more constant will now be explained with reference to FIG. 2 .
- FIG. 2 is a signal diagram 201 that shows at the lower half of FIG. 2 a first graph 214 of the current through the transistor 32 as a function of voltage at node 50 . It can be seen that the current is initially directly proportional to voltage, but deviates from a linear relationship as the transistor 32 becomes saturated. Also shown at the lower half of FIG. 2 is a graph 215 of the current through the transistors 34 , 36 . Although the transistor 36 is driven with the same PDN signal that drives the transistor 32 , the presence of the diode-connected transistor 34 causes the saturation of the transistor 36 to be well beyond the voltage at the DQ pad that causes saturation of the transistor 32 .
- the total current from the DQ pad i.e., the sum of the current through the first path formed by the transistor 32 and the current through the second path formed by the transistors 34 , 36 , is shown as the graph 212 at the top of FIG. 2 .
- the current from the output driver circuit 10 is much more linear compared to the graph 214 showing the current from the transistor 32 alone.
- the second path formed by the transistors 34 , 36 therefore makes the output impedance of the output driver circuit 10 substantially more linear.
- the output impedance still changes excessively.
- Graph 210 is a linear curve showing what the current-voltage characteristics would be if the output impedance of the driver circuit 10 were constant, i.e., the current was directly proportional to voltage.
- the graphs show the actual current deviating from a linear response as the voltage of the DQ pad increases towards V CC . This deviation is the result of the diode-connected transistor 34 being unable to provide enough current at higher voltages. Consequently, the output impedance changes as the voltage at the DQ pad approaches the supply voltages V CC and V SS .
- Changes to the output resistance may cause impedance mismatches between the output driver circuit 10 and transmission lines, and therefore cause the voltage at the DQ pad to become more susceptible to reflection and noise resulting in misinterpreted voltage levels by receiving external circuitry.
- the size of the transistors 22 , 26 , 24 , 32 , 36 , 34 may be made larger to reduce the resistance and thereby increase the current.
- the output current deviates from the ideal linear response (indicated by the graph 210 in FIG. 2 ) sooner at low and mid voltage ranges.
- larger transistors consume more space on the chip, and increase the circuit size that is already large due to the bulky diode-connected transistors. Larger transistors are particularly undesireable in memory devices that require multiple DQ pads, such as an RLDRAM device that conventionally includes at least 36 DQ pads.
- FIG. 1 is a schematic diagram showing a conventional linear output driver circuit.
- FIG. 2 is a signal diagram of various current signals of the output driver circuit of FIG. 1 .
- FIG. 3 is a schematic diagram showing a linear output driver according to an embodiment of the invention.
- FIG. 4 is a signal diagram of various current signals of the output driver circuit of FIG. 3 .
- FIG. 5 is a schematic diagram showing a linear output driver according to another embodiment of the invention.
- FIG. 6 is a schematic diagram showing a linear output driver according to another embodiment of the invention.
- FIG. 7 is a block diagram showing a memory device having a linear output driver according embodiments of the invention.
- FIG. 8 is a circuit diagram of a processor-based system that includes the memory device of FIG. 5 according to embodiments of the invention.
- FIG. 3 shows an output driver circuit 300 having additional third transistor legs 363 , 369 coupled in parallel to the transistor legs of the output driver circuit 10 . Similar to the output driver circuit 10 , the output driver circuit 300 includes a pull-up circuit 311 and a pull-down circuit 312 . The output driver circuit 300 includes many of the same components as previously described with reference to the output driver circuit 10 of FIG. 1 . As such, the same reference numbers used in FIG. 1 are used to refer to the same components in FIG. 3 where appropriate, and in the interest of brevity, their structure and operation are not repeated.
- the pull-up circuit 311 includes a first leg 361 coupling the output node 350 to V CC through the transistor 22 , a second leg 362 coupling the output node 350 to V CC through the transistors 24 , 26 , and a third leg 363 coupling the output node 350 to V CC by transistors 328 , 371 , 373 . Although only three legs are shown in FIG. 3 , it will be appreciated that additional cascoded legs, with each leg having more than four transistors, may be connected in parallel to achieve greater linearity.
- the third leg 363 includes a cascode diode-connected transistor pair 370 , having two PMOS diode-connected transistors 371 , 373 coupled in series to each other and in series with a PMOS enabling transistor 328 whose source is coupled to V CC .
- the output driver circuit 300 is operated similarly to the output driver circuit 10 , except that the third transistor leg 363 provides additional current to the output node 350 .
- the PUPF signal may be provided in three phases to allow the transistors 22 , 26 , 328 to be enabled coincident with respect to each other.
- the transistor 328 may be turned ON or OFF slightly earlier than the transistor 26 , and the transistor 26 may be turned ON or OFF earlier than transistor 22 . This allows the current drawn through the DQ pad from the transistor legs 361 , 362 , 363 to appear more coincident, particularly in the case when the transistors 22 , 26 , 328 are turned ON.
- the gate-to-source voltage of the transistor 373 changes such that the transistor 373 is also turned ON.
- the gate-to-source voltages of the respective diode-connected transistors 24 , 371 adjust and become greater than the respective threshold voltages responsive to the transistors 328 , 373 and the transistor 26 being enabled. Therefore, the transistors 24 , 371 are turned on to successively couple V CC to the DQ pad through the transistor legs 362 , 363 .
- the V CC voltage may be sufficiently high to cause the first transistor leg 361 to enter into saturation, as previously described, thereby limiting the current through the transistor 22 .
- the third transistor leg 363 may thus provide the current necessary to achieve linearity between the current and drain-to-source voltage of the transistor 22 that was previously not attainable by the second leg 362 at higher voltages.
- the combined sum of the currents generated across each of the three transistor legs 361 , 362 , 363 provides a total current to the output node 350 that is proportional to the voltage of the DQ pad as the voltage approaches V CC .
- a substantially constant output impedance can be maintained at the node 350 , independent of the voltage level V CC .
- the transistors 371 , 373 are turned OFF to disable the third transistor leg 363 .
- the second transistor leg 362 is disabled next and, the DQ pad is then pulled up solely through the first transistor leg 361 .
- the pull-down circuit 312 couples the output node 350 to V SS through three transistor legs 364 , 365 , 369 , and utilizes NMOS transistors instead of PMOS transistors, that are configured in the same manner as the PMOS transistors of the pull-up circuit 311 .
- the third transistor leg 369 of the pull-down circuit 312 similarly includes the cascode diode-connected transistor pair 374 comprising two NMOS cascode diode-connected transistors 375 , 377 coupled in series to each other and in series with an NMOS enabling transistor 338 whose source is coupled to V SS .
- the pull-down circuit 312 operates in a similar manner as the pull-up circuit 311 , except that each of the three transistor legs 364 - 369 are enabled to pull down the DQ pad towards V SS .
- the first transistor leg 364 may enter into saturation due to the high voltage at the node 350 coupled to the drain of the transistor 32 after the operation of the pull-up circuit 311 .
- the third transistor leg 369 is capable of draining more current to compensate for the limited current being sourced to V SS by the first leg 364 .
- the PDN signal in the same manner as the PUPF signal described above, may be provided in three phases to allow the transistors 32 , 36 , 338 to be enabled coincident with respect to each other.
- the transistor 338 may be turned ON slightly earlier than the transistor 36 , and the transistor 36 turned ON earlier than transistor 32 such that current is successively drawn from the DQ pad through the transistor legs 369 , 365 , 364 , respectively. Therefore, similar to the pull-up circuit 311 , the pull-down circuit 312 is capable of achieving linearity across a wider span of voltages to maintain a substantially constant output impedance at the node 350 . It will be appreciated that although the embodiment of the output driver circuit 300 is described with respect to each of the pull-up and pull-down circuits 311 , 312 having three transistor legs, additional transistor legs may be further added, whereby the addition of more transistor legs is not intended to limit the embodiments of the invention. Those ordinarily skilled in the art will appreciate that the number of transistor legs in the output driver circuit 300 are details that can be modified without departing from the scope of the embodiments of the present invention.
- FIG. 4 is a signal diagram 401 of various current signals illustrating the operation of one portion, the pull-down circuit 312 , of the output driver circuit 300 of FIG. 3 . It will be appreciated that although FIG. 4 is described with respect to the pull-down circuit 312 of the output driver circuit 300 , embodiments of the present invention can be also used for the pull-up circuit 311 as well, where applicable, without departing from the scope of the present invention. Those ordinarily skilled in the art will obtain sufficient understanding from the description provided herein to make such modifications as needed to practice embodiments of the present invention as applied to the pull-up circuit 312 . Similar to FIG. 2 , FIG.
- FIG. 4 includes the graph 210 of the ideal total current signal 210 having a linear response as the drain-to-source voltage changes, assuming the output driver circuit 300 maintains an ideal constant output impedance.
- a graph 413 of the total current is also shown relative to the graph 210 of the ideal current across ⁇ V DS illustrating the operation of the output driver circuit 300 as the total current drawn from the node 350 increases.
- FIG. 4 shows, in the lower half, the graph 214 of the first leg current as the transistor 32 in the first leg 364 begins to saturate at the lowest voltage V DS .
- the output impedance of the output driver circuit 300 is held substantially constant at the higher drain-to-source voltages.
- FIG. 5 is a schematic diagram of a linear output driver circuit 500 according to another embodiment of the invention. Similar to the output driver circuit 10 of FIG. 1 , the output driver circuit 500 includes a pull-up circuit 511 and a pull-down circuit 512 coupled in series between V CC and V SS , and also coupled to an output node 550 having a DQ pad for outputting a DQ signal. Similar to the output driver circuit 10 , the output driver circuit 500 may receive a single input signal (both high or both low) or tristate inputs (high/low), where the high/low condition simultaneously places both circuits 511 , 512 in a disabled state.
- a single input signal both high or both low
- tristate inputs high/low
- the input to the output driver circuit 500 includes a complementary pair of signals at each input of the pull-up and pull-down circuits 511 , 512 , which may be generated by inverters, logic circuits or by any means known in the art. It will be appreciated that the complementary pair of signals may be phased slightly apart with respect to each other as is known in the art, instead of being purely complementary, to compensate for delays that may occur due to some components in the output driver circuit 500 , such as block 552 and transfer gates 554 , 556 , which will be further described in detail. Therefore, the pull-up circuit 511 receiving an input signal PUPF at an input node 520 receives a complementary input signal PUP at an input node 521 .
- An output PMOS transistor 522 receives the PUPF signal at its gate coupled to the node 520
- a disabling PMOS transistor 542 receives the PUP signal at its gate coupled to the node 521 .
- the PUP and PUPF signals are additionally provided to the transfer gate 554 , which is controlled by the PUP and PUPF signals.
- the transfer gate 554 allows a signal received at a third input to pass through to a second transistor 544 when a low PUPF signal and a high PUP signal are received.
- the transfer gate 554 becomes conductive, the transistor 544 becomes diode-connected since the third input of the transfer gate 554 is coupled to receive the DQ voltage at the node 550 .
- Some fabrication processes and/or transistors used for the transfer gate 554 may require additional ESD protection as shown by the block 552 but in other cases it can be eliminated and replaced by a simple wire between its terminals.
- the pull-down circuit 512 is configured similarly to the pull-up circuit 511 , except the transistors in the pull-down circuit 512 comprise NMOS transistors 532 , 546 , 548 whose sources are coupled to V SS instead of V CC .
- the pull-down circuit 512 is enabled to receive complementary input signals PDN and PDNF. Similar to the pull-up circuit 511 , the pull-down circuit 512 includes the transfer gate 556 controlled by the PDN and PDNF signals. When the PDN signal is high and the PDNF signal is low, the transfer gate 556 allows a signal, received by a third input, to pass through to the gate of an NMOS transistor 548 .
- the third input to the transfer gate 556 is coupled to the DQ pad through another ESD protection block 552 .
- the NMOS transistor 548 functions as a diode-connected transistor.
- the output driver circuit 500 operates similarly to the output driver circuit 10 of FIG. 1 .
- the transfer gates 554 , 556 replace the large enabling transistors 26 , 36 to reduce the overall size of the output driver circuit 500 .
- the PUP signal is low, the transistor 522 is turned ON, and the PUP signal is high thereby disabling the transistor 542 .
- the output node 550 is pulled towards V CC through the transistor 522 .
- the PUP and PUPF signals additionally enable the transfer gate 554 to allow the DQ voltage to pass through to the gate of the transistor 544 .
- the transistor 544 is thus turned ON to also pull the DQ pad towards V CC , operating similarly to diode-connected transistor 24 of FIG. 1 .
- the DQ pad is, therefore, pulled towards V CC through both the transistors 522 and 544 until it reaches a voltage level that is greater than V CC less the threshold voltage of the diode-connected transistor 544 .
- the PDN signal When the PUPF signal is low, the PDN signal is normally low and the PDNF signal is normally high.
- the transfer gate 556 is then disabled, and the high PDNF signal turns the transistor 546 ON to ensure the transistor 548 is completely disabled.
- the low PDN signal turns OFF the transistor 532 , and therefore the pull-down circuit 512 is deactivated while the pull-up circuit 511 is in operation.
- the pull-up circuit 511 operates in a manner that is similar to the operation of the pull-down circuit 512 .
- the transfer gate 554 is disabled and the transistor 522 is turned OFF.
- the low PUP signal also turns ON the disabling transistor 542 to ensure the transistor 544 remains completely disabled. Therefore, the pull-up circuit 511 is completely disabled while the pull-down circuit 512 is in operation.
- the transistor 532 When the PDN signal transitions high and the PDNF signal transitions low, the transistor 532 is turned ON to couple the output node 550 to V SS through the transistor 532 . Additionally, the disabling transistor 546 is turned OFF, and the transfer gate 556 is enabled. Since the pull-up circuit 511 has initially made the DQ voltage at the output node 550 high, the DQ voltage is passed through the transfer gate 556 and applied to the gate of the transistor 548 to turn ON the transistor 548 . Thus, the DQ pad is pulled toward V SS through the second transistor 548 . The DQ pad is pulled down to the threshold voltage of the diode-connected transistor 548 , at which point the transistor 548 is turned OFF. The DQ pad is thereafter pulled down to V SS solely through the transistor 532 . The operations of the pull-up circuit 511 and the pull-down circuit 512 are repeated as the signals PUP/PUPF and PDN/PDNF transition between high and low input levels.
- the overall size of the output driver circuit 500 is reduced by replacing the larger enabling transistors 26 , 36 with simple circuits such as the transfer gates 554 , 556 that have much smaller components.
- the driver circuit 500 has a similar problem with linearity at higher voltages as the driver circuit 10 of FIG. 1 .
- the diode-connected transistors 544 , 548 provide some additional current to compensate for saturated currents at the higher voltages, for example through the transistor 522 , 532 , the current levels are insufficient at much higher voltages, causing the output impedance of the output driver circuit 500 at the node 550 to deviate from a desired constant impedance.
- FIG. 6 shows an output driver circuit 600 that optimizes the combined features of FIGS. 3 and 5 to reduce the size of the output driver circuit 600 while still improving its linearity across a wider range of voltages.
- the output driver circuit 600 includes many of the same components as previously described with reference to the output driver circuits 300 , 500 , and are referenced by the same reference numerals where appropriate. In the interest of brevity, an explanation of their structure and operation will not be repeated. Similar to the pull-up circuit 311 of the driver circuit 300 , a pull-up circuit 611 of the output driver circuit 600 includes three transistor legs 361 , 662 , 663 .
- both the second and third transistor legs 662 , 663 are instead controlled by a transfer gate 654 .
- the transfer gate 654 when enabled, applies the DQ voltage at an output node 650 to the gate of both the transistor 544 and transistor 671 of the third leg 663 .
- the transistor 671 in the third leg 663 is coupled in series to a PMOS diode-connected transistor 673 whose source is coupled to V CC .
- the DQ voltage at the node 650 may be pulled towards V CC through all three transistor legs 361 , 662 , 663 in a manner similar to the three transistor legs 363 , 362 , 361 of the pull-up circuit 311 in FIG. 3 .
- the number of transistor legs or the number of transfer gates, or the replacement of components having similar functionality, in the output driver circuit 600 are details that can be modified without departing from the scope of the embodiments of the present invention.
- a pull-down circuit 612 is structured similarly to the pull-up circuit 611 , except that the three transistor legs 364 , 665 , 669 include NMOS transistors in place of PMOS transistors.
- Transistors 548 , 675 in the second and third transistor legs 665 , 669 , respectively, are controlled by the transfer gate 656 that applies the DQ voltage to their gates when the transfer gate 656 is enabled.
- the transistor 675 is coupled in series to a diode-connected transistor 677 whose source is coupled to V SS .
- the transistor legs 364 , 665 , 669 pull the DQ pad towards V SS similarly to the transistor legs 364 , 365 , 369 of the pull-down circuit 312 in FIG. 3 .
- the DQ pad whose voltage is initially low turns on the transistors 544 , 671 . Consequently, the diode-connected transistor is enabled to couple the output node 650 to V CC through the third leg 663 in a similar manner described for the third transistor leg 363 of FIG. 3 .
- the third leg 669 is activated by enabling the transistors 675 , 677 in the same manner as activating the transistor leg 369 of FIG. 3 .
- the large enabling transistors 26 , 36 , 328 , 338 are omitted in the output driver circuit 600 , thereby significantly reducing its size.
- greater linearity is achieved at much higher voltages by the addition of more current by the third transistor legs 663 , 669 in a manner that is comparable to the output driver circuit 300 of FIG. 3 . Therefore, linearity over a wider range of voltages may be achieved by the output driver circuit 600 while its overall size is reduced.
- FIG. 7 is a functional block diagram of a memory device 700 having drivers that include the output driver circuits in accordance with the embodiments previously described.
- the memory device 700 in FIG. 7 includes a synchronous dynamic random access memory (“SDRAM”) or a reduced latency dynamic random access memory (RLDRAM), although the principles described herein are applicable to any memory device that may include output driver circuits 300 , 500 , 600 .
- SDRAM synchronous dynamic random access memory
- RLDRAM reduced latency dynamic random access memory
- the memory device 700 includes a memory array 730 of memory cells arranged in rows and columns.
- the memory array 730 may be accessed on a row-by-row, page-by-page or bank-by-bank basis as will be appreciated by one skilled in the art.
- the memory array 730 further includes a command, address and write data buffer block 728 that may receive row, column, and memory address signals over a bus 734 from some processing component (not shown) or controller (not shown), such as a memory controller. Similarly, read data signals may be received by read data buffers 724 to output read data from the memory array 730 through the bus 734 .
- the block 728 may apply row address signals to a row decoder 760 and column address signals to a column decoder 770 .
- the row decoder 760 activates a row of cells in the memory array 730 corresponding to decoded row address signals.
- the column decoder 770 enables write data signals to be applied to selected columns corresponding to the column address signals and allows read data signals to be coupled from selected columns corresponding to the column address signals during memory read operation.
- the block 728 may additionally provide control and timing signals to various components of the memory device 700 for a number of performance operations. The detailed operation for generating control and timing signals is conventional, and thus, for the sake of brevity, will not be described in more detail.
- the read data buffers 724 may include the smaller-sized output drivers 600 , 500 , 300 according to embodiments previously described or according to another embodiment of the invention.
- the output drivers are therefore capable of providing a substantially constant impedance across a wider range of voltages.
- FIG. 8 is a circuit diagram of an embodiment of a processor-based system 800 that includes the memory device 700 of FIG. 7 .
- the processor circuitry 802 is coupled through address, data, and control buses to a memory device 810 to provide for writing data to and reading data from the memory device 810 .
- the processor circuitry 802 includes circuitry for performing various processor functions, such as executing specific software to perform specific calculations or tasks.
- the processor-based system 800 may include one or more input devices 804 , such as a keyboard or a mouse, coupled to the processor circuitry 802 to allow a user to interface with the processor-based system 800 .
- the processor-based system 800 may also include one or more output devices 806 coupled to the processor circuitry 802 , such as output devices conventionally including a printer and a video terminal.
- One or more data storage devices 808 are also conventionally coupled to the processor-based circuitry 802 to store data or retrieve data from external storage media (not shown). Examples of conventional storage devices 808 include hard and floppy disks, tape cassettes, compact disk read-only (“CD-ROMs”) and compact disk read-write (“CD-RW”) memories, and digital video disks (“DVDs”).
- Data storage devices 808 may also include non-volatile memory devices to store data that is to be retained even when power is not supplied to the processor-based system 800 or the data storage devices 808 , such as a flash memory device (not shown) according to some other examples of the invention.
- FIG. 8 may, for example, be a consumer device, such as a cell phone, digital camera or other hand-held device, having a user input 812 coupled to the processor 802 .
- the processor 802 may be a microprocessor, digital signal processor, or part of a central processing unit that communicates with the user input 812 over a bus.
- the processor 802 may additionally have a random access memory (RAM) or, alternatively, the user input 812 may include the RAM to which the processor communicates over the bus.
- the user input 812 may additionally include a non-volatile storage device such as flash memory, or rely on the data storage device 808 .
Abstract
Description
- Embodiments of the present invention relate generally to integrated circuit devices, and more specifically, to an output driver having linear characteristics over a wide range of voltages.
- Integrated circuits, such as those used in semiconductor devices, require input/output (I/O) terminals to couple to an external bus or interface with external circuitry. For example, memory devices, such as dynamic random access memory (DRAM) devices, synchronous dynamic random access memory (SDRAM), reduced latency dynamic random access memory (RLDRAM), and others, transfer data from an array of memory cells to an output terminal, such as a DQ pad. Data may then be placed on a transmission line having a termination to properly transfer data to receiving circuitry external to the memory device, such as a processor or memory controller. In order for the memory device to successful transfer data, the memory device conventionally includes an output driver that is capable of driving data onto the transmission line at drive capabilities required by the external bus or circuitry. Output drivers commonly include a pull-up device, mainly comprising of PMOS transistors, and a pull-down device, comprising of NMOS transistors. The term “pull-up” refers to the device being adapted to pull an output node to a desired logic high voltage level “1”, and the term “pull-down” refers to the device being adapted to pull the output node to a desired logic low voltage level “0”. The output driver compensates for variations in supply voltage to provide more consistent switching speed characteristics between the logic high and low output signals. Additionally, the transistors in the output driver may be designed to adjust impedances in the respective pull-up and pull-down devices to control the output impedance of the output driver.
-
FIG. 1 is an example of a prior art complementary metal oxide semiconductor (CMOS)output driver circuit 10 having both a pull-up circuit 11 and a pull-down circuit 12. The pull-up circuit 11 and pull-down circuit 12 are coupled in series with each other between supply voltages VCC and VSS, and also coupled to a DQ pad for outputting a DQ signal at anoutput node 50. The pull-up circuit 11 includes aPMOS output transistor 22 coupled to an active low input PUPF at aninput node 20. - The
input node 20 is further coupled to aPMOS enabling transistor 26 that is coupled in series with a diode-connectedPMOS transistor 24. The drains of thetransistors output node 50. The drain of the diode-connectedtransistor 24 is additionally coupled to its gate. - The pull-
down device 12 is configured in a similar manner as the pull-up transistor 11, except that each of thePMOS transistors NMOS transistors node 30. As explained in greater detail below, the PUPF and PDN signals may be driven to place the DQ pad at a high logic level, a low logic level, or a tristate (high impedance) level. - In operation, to drive the DQ pad high, the PUPF signal is low, and the PDN signal is also low, thus disabling the pull-
down circuit 12. The low PUPF signal received by the gate of thetransistor 22 atnode 20 turns ON thetransistor 22, thereby pulls the voltage at theoutput node 50 towards the supply voltage VCC. The gate of thetransistor 26 also receives the low PUPF signal, and assuming the DQ voltage is initially low, both thetransistor 26 and the diode-connectedtransistor 24 are turned ON to pull the DQ pad towards VCC. The DQ pad will be pulled towards VCC by both devices until it reaches a voltage level that is greater than VCC less the threshold voltage of the diode-connectedtransistor 24 and subsequently turn OFF thetransistor 24. - To drive the DQ pad low, the PUPF signal transitions high to disable the pull-
up circuit 11, and the PDN signal also transitions high. The high PDN signal turns ON thetransistors node 50 to VSS through thetransistor 32. At the same time, since the voltage of the DQ pad is initially high due to the previous operation of the pull-up circuit 11, the diode-connectedtransistor 34 is initially turned ON to drain thenode 50 towards VSS through thetransistor 36. When the DQ pad is pulled down to the threshold voltage of the diode-connectedtransistor 34, thetransistor 34 is disabled, and the DQ pad is pulled down to VSS solely through thetransistor 32. - To drive the DQ pad to a tristate condition, the PUPF signal is driven inactive high to disable the pull-up
circuit 11, and the PDN signal is driven inactive low to disable the pull-down circuit 12. The PUPF signal should never be active low at the same time that the PDN signal is active high or else the pull-upcircuit 11 and the pull-down circuit 12 will both be active and they will couple VCC to VSS. - A constant resistance at the output node is conventionally desired for matching the output impedance of the
output driver circuit 10 to the external impedance. For example, during the operation of the pull-up circuit 11, the output resistance at thenode 50 may be held substantially constant by increasing the current from the DQ pad at a rate that is proportional to the change in the voltage at the DQ pad as the DQ pad charges towards the logic high level. Therefore, the constant output resistance may be met by establishing a linear relationship between the total current and the voltage at thenode 50. However, the I-V relationship of thetransistors transistors transistors transistors transistors up circuit 11 uses an extra current path formed by thetransistors down circuit 12 uses an extra current path formed by thetransistors FIG. 2 . -
FIG. 2 is a signal diagram 201 that shows at the lower half ofFIG. 2 afirst graph 214 of the current through thetransistor 32 as a function of voltage atnode 50. It can be seen that the current is initially directly proportional to voltage, but deviates from a linear relationship as thetransistor 32 becomes saturated. Also shown at the lower half ofFIG. 2 is agraph 215 of the current through thetransistors transistor 36 is driven with the same PDN signal that drives thetransistor 32, the presence of the diode-connectedtransistor 34 causes the saturation of thetransistor 36 to be well beyond the voltage at the DQ pad that causes saturation of thetransistor 32. The total current from the DQ pad, i.e., the sum of the current through the first path formed by thetransistor 32 and the current through the second path formed by thetransistors graph 212 at the top ofFIG. 2 . As shown by thegraph 212, the current from theoutput driver circuit 10 is much more linear compared to thegraph 214 showing the current from thetransistor 32 alone. The second path formed by thetransistors output driver circuit 10 substantially more linear. However, as further shown by thegraph 210 inFIG. 2 , the output impedance still changes excessively.Graph 210 is a linear curve showing what the current-voltage characteristics would be if the output impedance of thedriver circuit 10 were constant, i.e., the current was directly proportional to voltage. The graphs show the actual current deviating from a linear response as the voltage of the DQ pad increases towards VCC. This deviation is the result of the diode-connectedtransistor 34 being unable to provide enough current at higher voltages. Consequently, the output impedance changes as the voltage at the DQ pad approaches the supply voltages VCC and VSS. - Changes to the output resistance may cause impedance mismatches between the
output driver circuit 10 and transmission lines, and therefore cause the voltage at the DQ pad to become more susceptible to reflection and noise resulting in misinterpreted voltage levels by receiving external circuitry. Furthermore, due to a reduction in current at higher voltages, the size of thetransistors graph 210 inFIG. 2 ) sooner at low and mid voltage ranges. Additionally, larger transistors consume more space on the chip, and increase the circuit size that is already large due to the bulky diode-connected transistors. Larger transistors are particularly undesireable in memory devices that require multiple DQ pads, such as an RLDRAM device that conventionally includes at least 36 DQ pads. - There is, therefore, a need in the art for a smaller sized linear output driver that reduces the size of its transistors while still achieving current linearity over a wider range of voltages.
-
FIG. 1 is a schematic diagram showing a conventional linear output driver circuit. -
FIG. 2 is a signal diagram of various current signals of the output driver circuit ofFIG. 1 . -
FIG. 3 is a schematic diagram showing a linear output driver according to an embodiment of the invention. -
FIG. 4 is a signal diagram of various current signals of the output driver circuit ofFIG. 3 . -
FIG. 5 is a schematic diagram showing a linear output driver according to another embodiment of the invention. -
FIG. 6 is a schematic diagram showing a linear output driver according to another embodiment of the invention. -
FIG. 7 is a block diagram showing a memory device having a linear output driver according embodiments of the invention. -
FIG. 8 is a circuit diagram of a processor-based system that includes the memory device ofFIG. 5 according to embodiments of the invention. - Certain details are set forth below to provide a sufficient understanding of embodiments of the invention. However, it will be clear to one skilled in the art that embodiments of the invention may be practiced without these particular details. Moreover, the particular embodiments of the present invention described herein are provided by way of example and should not be used to limit the scope of the invention to these particular embodiments. In other instances, well-known circuits, control signals, and timing protocols have not been shown in detail in order to avoid unnecessarily obscuring embodiments of the invention.
- As previously described, more current is needed at the output node for the
output driver 10 ofFIG. 1 to achieve linearity at higher output voltages, and thereby achieve a substantially constant output impedance.FIG. 3 shows anoutput driver circuit 300 having additionalthird transistor legs output driver circuit 10. Similar to theoutput driver circuit 10, theoutput driver circuit 300 includes a pull-upcircuit 311 and a pull-down circuit 312. Theoutput driver circuit 300 includes many of the same components as previously described with reference to theoutput driver circuit 10 ofFIG. 1 . As such, the same reference numbers used inFIG. 1 are used to refer to the same components inFIG. 3 where appropriate, and in the interest of brevity, their structure and operation are not repeated. The pull-upcircuit 311 includes afirst leg 361 coupling theoutput node 350 to VCC through thetransistor 22, asecond leg 362 coupling theoutput node 350 to VCC through thetransistors third leg 363 coupling theoutput node 350 to VCC bytransistors FIG. 3 , it will be appreciated that additional cascoded legs, with each leg having more than four transistors, may be connected in parallel to achieve greater linearity. Thethird leg 363 includes a cascode diode-connectedtransistor pair 370, having two PMOS diode-connectedtransistors PMOS enabling transistor 328 whose source is coupled to VCC. - The
output driver circuit 300 is operated similarly to theoutput driver circuit 10, except that thethird transistor leg 363 provides additional current to theoutput node 350. The PUPF signal may be provided in three phases to allow thetransistors transistor 328 may be turned ON or OFF slightly earlier than thetransistor 26, and thetransistor 26 may be turned ON or OFF earlier thantransistor 22. This allows the current drawn through the DQ pad from thetransistor legs transistors transistor 328, the gate-to-source voltage of thetransistor 373 changes such that thetransistor 373 is also turned ON. Assuming the voltage at the DQ pad is initially low, the gate-to-source voltages of the respective diode-connectedtransistors transistors transistor 26 being enabled. Therefore, thetransistors transistor legs first transistor leg 361 to enter into saturation, as previously described, thereby limiting the current through thetransistor 22. Thethird transistor leg 363 may thus provide the current necessary to achieve linearity between the current and drain-to-source voltage of thetransistor 22 that was previously not attainable by thesecond leg 362 at higher voltages. The combined sum of the currents generated across each of the threetransistor legs output node 350 that is proportional to the voltage of the DQ pad as the voltage approaches VCC. As a result, a substantially constant output impedance can be maintained at thenode 350, independent of the voltage level VCC. When the DQ pad is pulled up to a voltage that is greater than VCC less than the threshold voltages of the cascode diode-connectedtransistors transistors third transistor leg 363. Thesecond transistor leg 362 is disabled next and, the DQ pad is then pulled up solely through thefirst transistor leg 361. - Similar to the pull-up
circuit 311, the pull-down circuit 312 couples theoutput node 350 to VSS through threetransistor legs circuit 311. Thethird transistor leg 369 of the pull-down circuit 312 similarly includes the cascode diode-connectedtransistor pair 374 comprising two NMOS cascode diode-connectedtransistors NMOS enabling transistor 338 whose source is coupled to VSS. The pull-down circuit 312 operates in a similar manner as the pull-upcircuit 311, except that each of the three transistor legs 364-369 are enabled to pull down the DQ pad towards VSS. Similarly, as explained above, thefirst transistor leg 364 may enter into saturation due to the high voltage at thenode 350 coupled to the drain of thetransistor 32 after the operation of the pull-upcircuit 311. Thus, thethird transistor leg 369 is capable of draining more current to compensate for the limited current being sourced to VSS by thefirst leg 364. The PDN signal, in the same manner as the PUPF signal described above, may be provided in three phases to allow thetransistors transistor 338 may be turned ON slightly earlier than thetransistor 36, and thetransistor 36 turned ON earlier thantransistor 32 such that current is successively drawn from the DQ pad through thetransistor legs circuit 311, the pull-down circuit 312 is capable of achieving linearity across a wider span of voltages to maintain a substantially constant output impedance at thenode 350. It will be appreciated that although the embodiment of theoutput driver circuit 300 is described with respect to each of the pull-up and pull-downcircuits output driver circuit 300 are details that can be modified without departing from the scope of the embodiments of the present invention. -
FIG. 4 is a signal diagram 401 of various current signals illustrating the operation of one portion, the pull-down circuit 312, of theoutput driver circuit 300 ofFIG. 3 . It will be appreciated that althoughFIG. 4 is described with respect to the pull-down circuit 312 of theoutput driver circuit 300, embodiments of the present invention can be also used for the pull-upcircuit 311 as well, where applicable, without departing from the scope of the present invention. Those ordinarily skilled in the art will obtain sufficient understanding from the description provided herein to make such modifications as needed to practice embodiments of the present invention as applied to the pull-upcircuit 312. Similar toFIG. 2 ,FIG. 4 includes thegraph 210 of the ideal totalcurrent signal 210 having a linear response as the drain-to-source voltage changes, assuming theoutput driver circuit 300 maintains an ideal constant output impedance. Agraph 413 of the total current is also shown relative to thegraph 210 of the ideal current across ΔVDS illustrating the operation of theoutput driver circuit 300 as the total current drawn from thenode 350 increases.FIG. 4 shows, in the lower half, thegraph 214 of the first leg current as thetransistor 32 in thefirst leg 364 begins to saturate at the lowest voltage VDS. However, as thetransistor 32 begins to saturate, the current begins to flow in thesecond leg 365 as shown by thegraph 215 since the diode-connectedtransistor 34 compensates for the saturating current in thetransistor 32 to maintain a linear change in current across ΔVDS as shown by the linear response of thegraph 413 of the total current in the upper part ofFIG. 4 .Graph 416 in the lower part ofFIG. 4 shows the current through thethird leg 369 increasing to maintain a linear response of the total current, as shown by thegraph 413. Therefore, in contrast to theoutput driver circuit 10 whose operation is described with respect toFIG. 2 , the output impedance of theoutput driver circuit 300 is held substantially constant at the higher drain-to-source voltages. -
FIG. 5 is a schematic diagram of a linearoutput driver circuit 500 according to another embodiment of the invention. Similar to theoutput driver circuit 10 ofFIG. 1 , theoutput driver circuit 500 includes a pull-upcircuit 511 and a pull-down circuit 512 coupled in series between VCC and VSS, and also coupled to anoutput node 550 having a DQ pad for outputting a DQ signal. Similar to theoutput driver circuit 10, theoutput driver circuit 500 may receive a single input signal (both high or both low) or tristate inputs (high/low), where the high/low condition simultaneously places bothcircuits output driver circuit 10, the input to theoutput driver circuit 500 includes a complementary pair of signals at each input of the pull-up and pull-downcircuits output driver circuit 500, such asblock 552 and transfergates circuit 511 receiving an input signal PUPF at aninput node 520 receives a complementary input signal PUP at aninput node 521. Anoutput PMOS transistor 522 receives the PUPF signal at its gate coupled to thenode 520, and a disablingPMOS transistor 542 receives the PUP signal at its gate coupled to thenode 521. The PUP and PUPF signals are additionally provided to thetransfer gate 554, which is controlled by the PUP and PUPF signals. Thetransfer gate 554 allows a signal received at a third input to pass through to asecond transistor 544 when a low PUPF signal and a high PUP signal are received. When thetransfer gate 554 becomes conductive, thetransistor 544 becomes diode-connected since the third input of thetransfer gate 554 is coupled to receive the DQ voltage at thenode 550. Some fabrication processes and/or transistors used for thetransfer gate 554 may require additional ESD protection as shown by theblock 552 but in other cases it can be eliminated and replaced by a simple wire between its terminals. - The pull-
down circuit 512 is configured similarly to the pull-upcircuit 511, except the transistors in the pull-down circuit 512 compriseNMOS transistors down circuit 512 is enabled to receive complementary input signals PDN and PDNF. Similar to the pull-upcircuit 511, the pull-down circuit 512 includes thetransfer gate 556 controlled by the PDN and PDNF signals. When the PDN signal is high and the PDNF signal is low, thetransfer gate 556 allows a signal, received by a third input, to pass through to the gate of anNMOS transistor 548. The third input to thetransfer gate 556 is coupled to the DQ pad through anotherESD protection block 552. As a result, when thetransfer gate 556 is enabled, theNMOS transistor 548 functions as a diode-connected transistor. - The
output driver circuit 500 operates similarly to theoutput driver circuit 10 ofFIG. 1 . In contrast, however, thetransfer gates transistors output driver circuit 500. In operation, when the PUPF signal is low, thetransistor 522 is turned ON, and the PUP signal is high thereby disabling thetransistor 542. By turning ON thetransistor 522, theoutput node 550 is pulled towards VCC through thetransistor 522. The PUP and PUPF signals additionally enable thetransfer gate 554 to allow the DQ voltage to pass through to the gate of thetransistor 544. Assuming the voltage at the DQ pad is initially low, thetransistor 544 is thus turned ON to also pull the DQ pad towards VCC, operating similarly to diode-connectedtransistor 24 ofFIG. 1 . The DQ pad is, therefore, pulled towards VCC through both thetransistors transistor 544. - When the PUPF signal is low, the PDN signal is normally low and the PDNF signal is normally high. The
transfer gate 556 is then disabled, and the high PDNF signal turns thetransistor 546 ON to ensure thetransistor 548 is completely disabled. The low PDN signal turns OFF thetransistor 532, and therefore the pull-down circuit 512 is deactivated while the pull-upcircuit 511 is in operation. - The pull-up
circuit 511 operates in a manner that is similar to the operation of the pull-down circuit 512. When the signal PUPF transitions high and the signal PUP transitions low, thetransfer gate 554 is disabled and thetransistor 522 is turned OFF. The low PUP signal also turns ON the disablingtransistor 542 to ensure thetransistor 544 remains completely disabled. Therefore, the pull-upcircuit 511 is completely disabled while the pull-down circuit 512 is in operation. - When the PDN signal transitions high and the PDNF signal transitions low, the
transistor 532 is turned ON to couple theoutput node 550 to VSS through thetransistor 532. Additionally, the disablingtransistor 546 is turned OFF, and thetransfer gate 556 is enabled. Since the pull-upcircuit 511 has initially made the DQ voltage at theoutput node 550 high, the DQ voltage is passed through thetransfer gate 556 and applied to the gate of thetransistor 548 to turn ON thetransistor 548. Thus, the DQ pad is pulled toward VSS through thesecond transistor 548. The DQ pad is pulled down to the threshold voltage of the diode-connectedtransistor 548, at which point thetransistor 548 is turned OFF. The DQ pad is thereafter pulled down to VSS solely through thetransistor 532. The operations of the pull-upcircuit 511 and the pull-down circuit 512 are repeated as the signals PUP/PUPF and PDN/PDNF transition between high and low input levels. - In summary, the overall size of the
output driver circuit 500 is reduced by replacing the larger enablingtransistors transfer gates driver circuit 500 has a similar problem with linearity at higher voltages as thedriver circuit 10 ofFIG. 1 . Although the diode-connectedtransistors transistor output driver circuit 500 at thenode 550 to deviate from a desired constant impedance. -
FIG. 6 shows anoutput driver circuit 600 that optimizes the combined features ofFIGS. 3 and 5 to reduce the size of theoutput driver circuit 600 while still improving its linearity across a wider range of voltages. Theoutput driver circuit 600 includes many of the same components as previously described with reference to theoutput driver circuits circuit 311 of thedriver circuit 300, a pull-upcircuit 611 of theoutput driver circuit 600 includes threetransistor legs driver circuits third transistor legs transfer gate 654. Thetransfer gate 654, when enabled, applies the DQ voltage at anoutput node 650 to the gate of both thetransistor 544 andtransistor 671 of thethird leg 663. Similar to thethird transistor leg 363 inFIG. 3 , thetransistor 671 in thethird leg 663 is coupled in series to a PMOS diode-connectedtransistor 673 whose source is coupled to VCC. Therefore, the DQ voltage at thenode 650 may be pulled towards VCC through all threetransistor legs transistor legs circuit 311 inFIG. 3 . Those ordinarily skilled in the art will appreciate that the number of transistor legs or the number of transfer gates, or the replacement of components having similar functionality, in theoutput driver circuit 600 are details that can be modified without departing from the scope of the embodiments of the present invention. - A pull-
down circuit 612 is structured similarly to the pull-upcircuit 611, except that the threetransistor legs Transistors third transistor legs transfer gate 656 that applies the DQ voltage to their gates when thetransfer gate 656 is enabled. Thetransistor 675 is coupled in series to a diode-connectedtransistor 677 whose source is coupled to VSS. Thetransistor legs transistor legs down circuit 312 inFIG. 3 . - When the
transfer gate 654 of the pull-upcircuit 611 is enabled, the DQ pad whose voltage is initially low turns on thetransistors output node 650 to VCC through thethird leg 663 in a similar manner described for thethird transistor leg 363 ofFIG. 3 . - Similarly, when the
transfer gate 656 of the pull-down circuit 612 is enabled and the DQ pad is high, thethird leg 669 is activated by enabling thetransistors transistor leg 369 ofFIG. 3 . In contrast toFIG. 3 , however, the large enablingtransistors output driver circuit 600, thereby significantly reducing its size. However, in contrast to theoutput driver circuit 500 ofFIG. 5 , greater linearity is achieved at much higher voltages by the addition of more current by thethird transistor legs output driver circuit 300 ofFIG. 3 . Therefore, linearity over a wider range of voltages may be achieved by theoutput driver circuit 600 while its overall size is reduced. -
FIG. 7 is a functional block diagram of amemory device 700 having drivers that include the output driver circuits in accordance with the embodiments previously described. Thememory device 700 inFIG. 7 includes a synchronous dynamic random access memory (“SDRAM”) or a reduced latency dynamic random access memory (RLDRAM), although the principles described herein are applicable to any memory device that may includeoutput driver circuits - The
memory device 700 includes amemory array 730 of memory cells arranged in rows and columns. Thememory array 730 may be accessed on a row-by-row, page-by-page or bank-by-bank basis as will be appreciated by one skilled in the art. Thememory array 730 further includes a command, address and writedata buffer block 728 that may receive row, column, and memory address signals over abus 734 from some processing component (not shown) or controller (not shown), such as a memory controller. Similarly, read data signals may be received byread data buffers 724 to output read data from thememory array 730 through thebus 734. Theblock 728 may apply row address signals to arow decoder 760 and column address signals to acolumn decoder 770. Therow decoder 760 activates a row of cells in thememory array 730 corresponding to decoded row address signals. Similarly, thecolumn decoder 770 enables write data signals to be applied to selected columns corresponding to the column address signals and allows read data signals to be coupled from selected columns corresponding to the column address signals during memory read operation. Theblock 728 may additionally provide control and timing signals to various components of thememory device 700 for a number of performance operations. The detailed operation for generating control and timing signals is conventional, and thus, for the sake of brevity, will not be described in more detail. - The read data buffers 724 may include the smaller-
sized output drivers -
FIG. 8 is a circuit diagram of an embodiment of a processor-basedsystem 800 that includes thememory device 700 ofFIG. 7 . Conventionally, theprocessor circuitry 802 is coupled through address, data, and control buses to amemory device 810 to provide for writing data to and reading data from thememory device 810. Theprocessor circuitry 802 includes circuitry for performing various processor functions, such as executing specific software to perform specific calculations or tasks. In addition, the processor-basedsystem 800 may include one ormore input devices 804, such as a keyboard or a mouse, coupled to theprocessor circuitry 802 to allow a user to interface with the processor-basedsystem 800. Conventionally, the processor-basedsystem 800 may also include one ormore output devices 806 coupled to theprocessor circuitry 802, such as output devices conventionally including a printer and a video terminal. One or moredata storage devices 808 are also conventionally coupled to the processor-basedcircuitry 802 to store data or retrieve data from external storage media (not shown). Examples ofconventional storage devices 808 include hard and floppy disks, tape cassettes, compact disk read-only (“CD-ROMs”) and compact disk read-write (“CD-RW”) memories, and digital video disks (“DVDs”).Data storage devices 808 may also include non-volatile memory devices to store data that is to be retained even when power is not supplied to the processor-basedsystem 800 or thedata storage devices 808, such as a flash memory device (not shown) according to some other examples of the invention. -
FIG. 8 may, for example, be a consumer device, such as a cell phone, digital camera or other hand-held device, having auser input 812 coupled to theprocessor 802. Theprocessor 802 may be a microprocessor, digital signal processor, or part of a central processing unit that communicates with theuser input 812 over a bus. Theprocessor 802 may additionally have a random access memory (RAM) or, alternatively, theuser input 812 may include the RAM to which the processor communicates over the bus. Theuser input 812 may additionally include a non-volatile storage device such as flash memory, or rely on thedata storage device 808. - From the foregoing it will be appreciated that, although specific embodiments of the invention have been described herein for purposes of illustration, various modifications may be made without deviating from the spirit and scope of the invention. Accordingly, the invention is not limited except as by the appended claims.
Claims (24)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/973,022 US7511534B1 (en) | 2007-10-05 | 2007-10-05 | Circuits, devices, systems, and methods of operation for a linear output driver |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/973,022 US7511534B1 (en) | 2007-10-05 | 2007-10-05 | Circuits, devices, systems, and methods of operation for a linear output driver |
Publications (2)
Publication Number | Publication Date |
---|---|
US7511534B1 US7511534B1 (en) | 2009-03-31 |
US20090091986A1 true US20090091986A1 (en) | 2009-04-09 |
Family
ID=40474051
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/973,022 Active US7511534B1 (en) | 2007-10-05 | 2007-10-05 | Circuits, devices, systems, and methods of operation for a linear output driver |
Country Status (1)
Country | Link |
---|---|
US (1) | US7511534B1 (en) |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090259425A1 (en) * | 2008-04-10 | 2009-10-15 | Nvidia Corporation | System and method for integrated circuit calibration |
US20100308872A1 (en) * | 2009-06-05 | 2010-12-09 | Gillberg James E | Monolithic Low Impedance Dual Gate Current Sense MOSFET |
US20120187911A1 (en) * | 2011-01-25 | 2012-07-26 | Masahiro Mitani | Output circuit, temperature switch ic, and battery pack |
US20140002146A1 (en) * | 2012-06-27 | 2014-01-02 | Eonguk KIM | Output driver for high voltage and wide range voltage operation and data output driving circuit using the same |
US9136690B1 (en) * | 2011-08-30 | 2015-09-15 | Xilinx, Inc. | Front-end circuit with electro-static discharge protection |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10224935B2 (en) * | 2014-10-30 | 2019-03-05 | Hewlett-Packard Development Company, L.P. | Ratioed logic with a high impedance load |
US9911469B1 (en) * | 2016-11-10 | 2018-03-06 | Micron Technology, Inc. | Apparatuses and methods for power efficient driver circuits |
US10305487B1 (en) * | 2018-11-17 | 2019-05-28 | IQ-Analog Corporation | NOR logic gate with data-independent delay |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5274276A (en) * | 1992-06-26 | 1993-12-28 | Micron Technology, Inc. | Output driver circuit comprising a programmable circuit for determining the potential at the output node and the method of implementing the circuit |
US5959473A (en) * | 1996-01-19 | 1999-09-28 | Canon Kabushiki Kaisha | Transistor output circuit |
US6084434A (en) * | 1996-11-26 | 2000-07-04 | Micron Technology, Inc. | Adjustable output driver circuit |
US6141263A (en) * | 1999-03-01 | 2000-10-31 | Micron Technology, Inc. | Circuit and method for a high data transfer rate output driver |
US6377089B1 (en) * | 1996-12-11 | 2002-04-23 | Micron Technology, Inc. | Output driver |
US6509765B1 (en) * | 2001-11-20 | 2003-01-21 | Sun Microsystems, Inc. | Selectable resistor and/or driver for an integrated circuit with a linear resistance |
-
2007
- 2007-10-05 US US11/973,022 patent/US7511534B1/en active Active
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5274276A (en) * | 1992-06-26 | 1993-12-28 | Micron Technology, Inc. | Output driver circuit comprising a programmable circuit for determining the potential at the output node and the method of implementing the circuit |
US5959473A (en) * | 1996-01-19 | 1999-09-28 | Canon Kabushiki Kaisha | Transistor output circuit |
US6084434A (en) * | 1996-11-26 | 2000-07-04 | Micron Technology, Inc. | Adjustable output driver circuit |
US6377089B1 (en) * | 1996-12-11 | 2002-04-23 | Micron Technology, Inc. | Output driver |
US6141263A (en) * | 1999-03-01 | 2000-10-31 | Micron Technology, Inc. | Circuit and method for a high data transfer rate output driver |
US6509765B1 (en) * | 2001-11-20 | 2003-01-21 | Sun Microsystems, Inc. | Selectable resistor and/or driver for an integrated circuit with a linear resistance |
Cited By (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090259425A1 (en) * | 2008-04-10 | 2009-10-15 | Nvidia Corporation | System and method for integrated circuit calibration |
US8793091B2 (en) * | 2008-04-10 | 2014-07-29 | Nvidia Corporation | System and method for integrated circuit calibration |
US20100308872A1 (en) * | 2009-06-05 | 2010-12-09 | Gillberg James E | Monolithic Low Impedance Dual Gate Current Sense MOSFET |
US8183892B2 (en) * | 2009-06-05 | 2012-05-22 | Fairchild Semiconductor Corporation | Monolithic low impedance dual gate current sense MOSFET |
US8358157B2 (en) | 2009-06-05 | 2013-01-22 | Fairchild Semiconductor Corporation | Monolithic low impedance dual gate current sense MOSFET |
US20120187911A1 (en) * | 2011-01-25 | 2012-07-26 | Masahiro Mitani | Output circuit, temperature switch ic, and battery pack |
US9118326B2 (en) * | 2011-01-25 | 2015-08-25 | Seiko Instruments Inc. | Output circuit, temperature switch IC, and battery pack |
US9136690B1 (en) * | 2011-08-30 | 2015-09-15 | Xilinx, Inc. | Front-end circuit with electro-static discharge protection |
US20140002146A1 (en) * | 2012-06-27 | 2014-01-02 | Eonguk KIM | Output driver for high voltage and wide range voltage operation and data output driving circuit using the same |
US8994412B2 (en) * | 2012-06-27 | 2015-03-31 | Samsung Electronics Co., Ltd. | Output driver for high voltage and wide range voltage operation and data output driving circuit using the same |
Also Published As
Publication number | Publication date |
---|---|
US7511534B1 (en) | 2009-03-31 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7511534B1 (en) | Circuits, devices, systems, and methods of operation for a linear output driver | |
US8125268B2 (en) | High performance input receiver circuit for reduced-swing inputs | |
US6384674B2 (en) | Semiconductor device having hierarchical power supply line structure improved in operating speed | |
US20050237848A1 (en) | Semiconductor memory device and semiconductor device and semiconductor memory device control method | |
CN109416916B (en) | Voltage generating circuit | |
JP2015076655A (en) | Semiconductor device | |
JP2743878B2 (en) | Input buffer circuit | |
JPH0750556A (en) | Flip-flop type amplifier circuit | |
KR101558072B1 (en) | Circuits and methods for memory | |
US20090256592A1 (en) | Signal driver circuit having adjustable output voltage for a high logic level output signal | |
US6466485B2 (en) | Voltage regulator and data path for a memory device | |
US20060171223A1 (en) | Integrated circuit devices having precharge and equalization circuits therein and methods of operating same | |
US6269046B1 (en) | Semiconductor memory device having improved decoders for decoding row and column address signals | |
JP2004054547A (en) | Bus interface circuit and receiver circuit | |
US20110122720A1 (en) | Circuits, systems, and methods for reducing simultaneous switching output noise, power noise, or combinations thereof | |
JPH0456400B2 (en) | ||
JP3567160B2 (en) | Semiconductor integrated circuit | |
JP2002352581A (en) | Semiconductor integrated circuit | |
JP2000082951A (en) | Semiconductor integrated circuit | |
JP3255158B2 (en) | Semiconductor integrated circuit | |
JP3698929B2 (en) | Semiconductor memory device | |
KR100242721B1 (en) | Data output buffer | |
JPH0563965B2 (en) | ||
US20190027207A1 (en) | Memory device including dynamic voltage and frequency scaling switch and method of operating the same | |
JPH0136200B2 (en) |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:BRINGIVIJAYARAGHAVAN, VENKATRAGHAVAN;HUBER, BRIAN;REEL/FRAME:019982/0828 Effective date: 20070920 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001 Effective date: 20160426 Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001 Effective date: 20160426 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT, MARYLAND Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001 Effective date: 20160426 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001 Effective date: 20160426 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
AS | Assignment |
Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001 Effective date: 20160426 Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001 Effective date: 20160426 |
|
AS | Assignment |
Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, ILLINOIS Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001 Effective date: 20180703 Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, IL Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001 Effective date: 20180703 |
|
AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT;REEL/FRAME:047243/0001 Effective date: 20180629 |
|
AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:050937/0001 Effective date: 20190731 |
|
AS | Assignment |
Owner name: MICRON SEMICONDUCTOR PRODUCTS, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001 Effective date: 20190731 Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001 Effective date: 20190731 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |