US20080220602A1 - Method of manufacturing semiconductor device - Google Patents
Method of manufacturing semiconductor device Download PDFInfo
- Publication number
- US20080220602A1 US20080220602A1 US11/831,234 US83123407A US2008220602A1 US 20080220602 A1 US20080220602 A1 US 20080220602A1 US 83123407 A US83123407 A US 83123407A US 2008220602 A1 US2008220602 A1 US 2008220602A1
- Authority
- US
- United States
- Prior art keywords
- metal
- semiconductor device
- manufacturing
- hydrogen peroxide
- silicon
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/283—Deposition of conductive or insulating materials for electrodes conducting electric current
- H01L21/285—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation
- H01L21/28506—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers
- H01L21/28512—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic System
- H01L21/28518—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic System the conductive layers comprising silicides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02041—Cleaning
- H01L21/02057—Cleaning during device manufacture
- H01L21/02068—Cleaning during device manufacture during, before or after processing of conductive layers, e.g. polysilicon or amorphous silicon layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3205—Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
- H01L21/321—After treatment
- H01L21/3213—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer
- H01L21/32133—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only
- H01L21/32134—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only by liquid etching only
Definitions
- the present invention relates to a method of manufacturing a semiconductor device, more specifically, a method of manufacturing a semiconductor device which forms a metal silicide film selectively on a gate electrode and source/drain regions of a MISFET.
- a metal silicide which is low resistive, is formed on the electrodes.
- the metal silicide in the electrodes are formed by selectively silicidizing the electrodes by the so-called salicide (self-aligned silicide) process.
- salicide process is specifically a process of forming a metal film of Ni or others over a substrate surface, reacting, in regions where silicon is exposed, the metal film with the silicon by thermal processing to selectively form metal silicide film and then removing the metal film remaining unreacted with the silicon (refer to, e.g., Reference 1 (Japanese published unexamined patent application No. 2000-091290), Reference 2 (Japanese published unexamined patent application No. 2004-186698) and Reference 3 (Japanese published unexamined patent application No. 2006-128497)).
- the metal silicide is formed by using an alloy of a metal for forming the metal silicide and a noble metal added thereto. Its most advantageous merit is that the noble metal is suitably diffused in the grain boundaries of the metal silicide to thereby form the metal silicide crystal homogeneous, whereby abnormal growth of crystal grains and phase transition can be suppressed.
- the noble metal material is difficult to be removed with the etchants, such as sulfuric acid hydrogen peroxide mixture (SPM), hydrochloric acid hydrogen peroxide mixture and ammonia hydrogen peroxide mixture (APM), which are usually used to remove the metal film remaining unreacted, and in the process of removing the alloy remaining unreacted, the noble metal remains as residues in the device isolation regions, etc. other than the electrodes and resultantly causes short-circuits between the electrodes.
- SPM sulfuric acid hydrogen peroxide mixture
- APIAM ammonia hydrogen peroxide mixture
- aqua regia As a method for removing the noble metal is known to use aqua regia.
- aqua regia is seldom used in the usual semiconductor manufacturing process, and it is essential to incorporate an equipment specialized for the aqua regia.
- incidental operations such as the addition of specifications of the feed and discharge of aqua regia, the tank cleaning, etc., are increased, which is a cause for operational cost increase.
- a method of manufacturing a semiconductor device comprising: forming a metal alloy film of a metal and a noble metal over a semiconductor substrate having a region where silicon is partially exposed; selectively reacting by thermal processing the silicon in the region with the metal alloy film to form a metal silicide film containing the metal and the noble metal on the region; and removing the metal alloy film remaining unreacted by using a solution containing hydrogen peroxide with a transition metal, which has higher ionization tendency than the metal, dissolved in.
- FIGS. 1A-1C , 2 A- 2 C and 3 A- 3 C are sectional views showing the method of manufacturing the semiconductor device according to an embodiment of the present invention.
- FIGS. 4A-4C and 5 A- 5 C are views showing the method of removing the unreacted part of the metal alloy film in the method of manufacturing the semiconductor device according to the embodiment of the present invention.
- FIGS. 6A and 6B are plan views showing distributions of defects over the silicon substrate after the unreacted part of the metal alloy film has been removed.
- FIG. 7 is a graph of the change of the number of defects given with the change of the concentration of cobalt dissolved in the etching solution.
- FIG. 8 is a graph of the change of the number of defects given with the change of the concentration of titanium dissolved in the etching solution.
- FIGS. 1A-3C are sectional views showing the method of manufacturing the semiconductor device according to the present embodiment.
- FIGS. 4A-5C are views showing the method of removing the unreacted part of the metal alloy film in the method of manufacturing the semiconductor device according to the present embodiment.
- FIGS. 6A and 6 B are plan views showing distributions of defects over the silicon substrate after the unreacted part of the metal alloy film has been removed.
- FIG. 7 is a graph of the change of the number of defects given with the change of the concentration of cobalt dissolved in the etching solution.
- FIG. 8 is a graph of the change of the number of defects given with the change of the concentration of titanium dissolved in the etching solution.
- a device isolation film 12 for defining active regions to isolate elements from each other is formed by, e.g., STI (Shallow Trench Isolation) method.
- the well 14 is, e.g., a p-well for n-channel MISFET forming region and, e.g., n-well for the p-channel MISFET forming region.
- the surface of the silicon substrate 10 is thermally oxidized by, e.g., thermal oxidation method to form a gate insulating film 16 of, e.g., silicon oxide film on the active region of the silicon substrate 10 defined by the device isolation film 12 .
- a polycrystalline silicon film 18 is deposited by, e.g., CVD method ( FIG. 1B ).
- the polycrystalline silicon film 18 is patterned by photolithography and dry etching to form a gate electrode 20 of the polycrystalline silicon film 18 ( FIG. 1C ).
- ion implantation is made with the gate electrode 20 as the mask to form impurity diffused regions 22 to be extension regions or LDD regions in the silicon substrate 10 on both sides of the gate electrode 20 ( FIG. 2A ).
- silicon oxide film for example, is deposited by, e.g., CVD method and is etched back to form a sidewall insulating film 24 of the silicon oxide film on the side walls of the gate electrode 20 ( FIG. 2B ).
- ion implantation is made with the gate electrode 20 and the sidewall insulating film 24 as the mask to form impurity diffused regions 26 in the silicon substrate 10 on both sides of the gate electrode 20 .
- rapid thermal annealing is made in, e.g., a nitrogen atmosphere to activate the implanted impurities to form source/drain regions 28 of the impurity diffused regions 22 , 26 ( FIG. 2C ).
- a metal alloy film 30 of, e.g., a 20 nm-thickness of, e.g., alloy of nickel (Ni) and platinum (Pt) (NiPt alloy) is deposited by, e.g., sputtering method ( FIG. 3A ).
- NiPt alloy target containing Pt by 5%, for example, can be used as the sputtering target.
- thermal processing is made in, e.g., a vacuum or an nitrogen atmosphere to react the metal alloy film 30 and the silicon selectively on the source/drain regions 28 and the gate electrode 20 , where the silicon is exposed to form metal silicide film 32 of NiPtSi on the source/drain regions 28 and the gate electrode 20 ( FIG. 3B ).
- the metal alloy film 30 remaining unreacted with the silicon is removed by wet etching.
- a metal silicide film 32 of NiPtSi is selectively formed on the gate electrode 20 and the source/drain regions 28 of a MISFET ( FIG. 3C ).
- the step of removing the metal alloy film remaining unreacted with the silicon by wet etching (the steps shown in FIGS. 3B and 3C ) mainly characterizes the present invention.
- the wet etching step which is main characteristics of the present invention will be specifically explained with reference to FIGS. 4A to 5C .
- a chemical liquid 42 of a mixture of, e.g., sulfuric acid and hydrogen peroxide is fed in a chemical liquid processing bath 40 and is adjusted to a prescribed processing temperature, e.g., 80° C. ( FIG. 4A ).
- the SPM is a chemical liquid generally used in the semiconductor manufacturing process.
- the temperature of the chemical liquid 42 is set preferably at the temperature usually used in the semiconductor manufacturing process, e.g., not less than 70° C. Thus, no additional manufacturing equipment is necessary to be incorporated, and no operation cost increase is caused.
- a semiconductor substrate 44 with, e.g., cobalt (Co) film 50 formed on is immersed in the chemical liquid 42 in the chemical liquid processing bath 40 ( FIG. 4B ).
- the etching solution 46 to be used in removing the metal alloy film 30 is thus prepared ( FIG. 4C ).
- the semiconductor substrate 44 is different from the silicon substrate 10 which has been subjected to the steps of FIGS. 1A to 3B .
- the semiconductor substrate 44 can be a dummy wafer specialized in dissolving cobalt into the chemical liquid 42 . Otherwise, when another product using cobalt is present, and the process of manufacturing the product includes the step of removing the cobalt, etc. (e.g., including the salicide process using cobalt), the step of FIG. 4B may be made as a step of processing the product water. Otherwise, in place of immersing the semiconductor substrate 44 with the cobalt film formed on in the chemical liquid 42 , a mass of cobalt may be directly put in the chemical liquid 42 .
- the semiconductor substrate 44 is taken out of the chemical liquid processing bath 40 ( FIG. 5A ).
- the silicon substrate 10 which has been subjected to the steps up to FIG. 3B and has the metal alloy film 30 formed on is immersed in the etching solution 46 in the chemical liquid processing bath 40 ( FIG. 5B ).
- the etching solution 46 has the temperature adjusted to, e.g., 80° C., and the silicon substrate 10 is processed for, e.g., 12 minutes.
- the metal alloy film 30 remaining unreacted with the silicon is selectively etched by the etching solution 46 , and the structure shown in FIG. 3C is formed ( FIG. 5C ).
- the silicon substrate 10 is taken out of the chemical liquid processing bath 40 , cleaned with water and dried, is subjected to a required manufacturing process, such as the following multilevel interconnection process, etc., and the semiconductor device is completed.
- FIGS. 6A and 6B are plan views of distributions of defects on the silicon substrate after the metal alloy film has been removed.
- the processing chemical liquid was the etching solution of the present embodiment
- the processing chemical liquid was the usual SPM without cobalt dissolved in.
- a plurality of points in the drawings indicates the positions of the defects.
- FIG. 7 is a graph of changes of the number of the defects with changes of the concentration of the cobalt dissolved in SPM.
- the cobalt concentration is taken on the horizontal axis, and on the vertical axis, the number of the defects on the substrate surface.
- cobalt is dissolved in the chemical liquid 42 to thereby prepare the etching solution 46 , but in place of cobalt, titanium (Ti) may be used.
- FIG. 8 is a graph of changes of the number of the defects with changes of the concentration of the titanium dissolved in SPM when titanium is dissolved in SPM.
- the titanium concentration of the etching solution 46 is taken on the horizontal axis, and on the vertical axis, the number of the defects on the substrate surface.
- the number of the defects can be decreased by 1 placement or more by setting the titanium concentration at not less than 0.6 ppm.
- Dissolving cobalt or titanium in the etching solution 46 too much will cause the risk of causing the characteristic degradation of the semiconductor device by metal contamination, and it is preferable to set the cobalt concentration or the titanium concentration in the etching solution 46 is set not more than about 10.0 ppm.
- SPM contains hydrogen peroxide (H 2 O 2 ), and after a metal is dissolved by sulfuric acid in preparing the chemical liquid and ionized, the following metal hydrate complex will be formed.
- silicide using an alloy NiPt
- a metal for forming the silicide nickel
- a noble metal platinum
- a metal which has higher ionization tendency than these metals cobalt or titanium
- the metal element will form the metal hydrate complex expressed by Formula (1), and the noble metal (platinum) in the alloy will be coordinated to be thereby removed.
- a metal element which has highly ionization tendency is required for the following reason.
- a metal (cobalt) which has higher ionization tendency than a metal for forming the silicide (nickel) is used, whereby the metal hydrate complex expressed by Formula (1) is formed, but the liquid has a stable state (equilibrium state), which will facilitate the reaction for removing the noble metal (platinum).
- a metal (cobalt) which has higher ionization tendency than a metal for forming the silicide (nickel) is used, whereby the given metal hydrate complex is active, and will more active on the noble metal (platinum).
- the given metal hydrate complex is less active and less reactive, and will not be able to remove the noble metal element.
- an inorganic solution containing hydrogen peroxide e.g., a mixture liquid of hydrochloric acid and hydrogen peroxide water (HPM) or a mixture liquid of ammonia and hydrogen peroxide water (APM) are expected to produce the same effect.
- HPM hydrochloric acid and hydrogen peroxide water
- API ammonia and hydrogen peroxide water
- the mixing ratio of hydrogen peroxide in the etching liquid is 10-30% for SPM and about 50% for HPM and APM. These ranges of the mixing ratios are for setting the concentrations which make the activity of the respective mixture liquids highest to thereby most efficiently remove the metal for forming the silicide of the metal film 30 remaining unreacted with the silicon.
- the method of manufacturing the semiconductor device including the step of forming metal silicide with an alloy containing a metal, such as Ni or others, and a noble metal
- the alloy remaining unreacted is removed with an inorganic solution containing hydrogen peroxide and with a transition metal which has higher ionization tendency than the metal, whereby the alloy remaining unreacted can be removed without forming residues of the noble metal.
- the solution containing hydrogen peroxide is used in the usual semiconductor manufacturing steps, and the step can be made without incorporation additional manufacturing equipments or without causing the operation cost increase.
- the alloy of a metal and a noble metal to be used in the salicide process is NiPt alloy.
- an alloy of the combination of another metal or another noble metal may be used.
- nickel, cobalt, titanium, zirconium (Zr), ruthenium (Ru), palladium (Pd), hafnium (Hf), tungsten (W), tantalum (Ta) or others may be used.
- the noble metal can be gold (Au) or others, other than platinum.
- a metal element dissolved in the etching solution can be a transition metal material which has higher ionization tendency than the metal forming the metal silicide.
- Such metal element is, e.g., scandium (Sc), vanadium (V), chrome (Cr), manganese (Mn), iron (Fe), nickel, copper (Cu), zinc (Zn), tantalum, tungsten or others.
- the metal element dissolved in the etching solution can be, e.g., cobalt or titanium, as described above.
- the metal element dissolved in the etching solution can be, e.g., titanium.
- the etching solution is prepared by dissolving a transition metal in SPM.
- the etching solution 46 may be prepared by mixing a solution with a transition metal dissolved in sulfuric acid, and hydrogen peroxide.
- the silicon substrate 10 is immersed in the etching solution 46 .
- the semiconductor device manufacturing method according to the present invention is applicable to single wafer processing.
- the single wafer processing can be made by, e.g., mixing a solution of a transition metal element dissolved in sulfuric acid in hydrogen peroxide immediately before ejected to be ejected directly to the silicon substrate with a spray or a nozzle.
- HPM or APM maybe used.
- the present invention is applied to the typical MISFET.
- the structure of the MISFET the present invention is applicable to is not limited to the above-described embodiment.
- the metal silicide film 32 is formed on the gate electrode 20 and the source/drain regions 28 .
- the silicide film 32 may be formed on either of the gate electrode 20 and the source/drain regions 28 .
- an insulating film e.g., silicon oxide film or silicon nitride film
- an insulating film for preventing the silicidation reaction may be formed on the source/drain regions 28 or on the gate electrode 20 .
Abstract
Description
- This application is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 2007-055494, filed on Mar. 6, 2007, the entire contents of which are incorporated herein by reference.
- The present invention relates to a method of manufacturing a semiconductor device, more specifically, a method of manufacturing a semiconductor device which forms a metal silicide film selectively on a gate electrode and source/drain regions of a MISFET.
- In the recent semiconductor devices, in order to suppress the resistance rise of the electrodes to improve the drive performances, generally a metal silicide, which is low resistive, is formed on the electrodes.
- Usually, the metal silicide in the electrodes are formed by selectively silicidizing the electrodes by the so-called salicide (self-aligned silicide) process. salicide process is specifically a process of forming a metal film of Ni or others over a substrate surface, reacting, in regions where silicon is exposed, the metal film with the silicon by thermal processing to selectively form metal silicide film and then removing the metal film remaining unreacted with the silicon (refer to, e.g., Reference 1 (Japanese published unexamined patent application No. 2000-091290), Reference 2 (Japanese published unexamined patent application No. 2004-186698) and Reference 3 (Japanese published unexamined patent application No. 2006-128497)).
- Recently, the metal silicide is formed by using an alloy of a metal for forming the metal silicide and a noble metal added thereto. Its most advantageous merit is that the noble metal is suitably diffused in the grain boundaries of the metal silicide to thereby form the metal silicide crystal homogeneous, whereby abnormal growth of crystal grains and phase transition can be suppressed.
- However, the noble metal material is difficult to be removed with the etchants, such as sulfuric acid hydrogen peroxide mixture (SPM), hydrochloric acid hydrogen peroxide mixture and ammonia hydrogen peroxide mixture (APM), which are usually used to remove the metal film remaining unreacted, and in the process of removing the alloy remaining unreacted, the noble metal remains as residues in the device isolation regions, etc. other than the electrodes and resultantly causes short-circuits between the electrodes.
- As a method for removing the noble metal is known to use aqua regia. However, aqua regia is seldom used in the usual semiconductor manufacturing process, and it is essential to incorporate an equipment specialized for the aqua regia. Unless an equipment is specialized for the aqua regia, incidental operations, such as the addition of specifications of the feed and discharge of aqua regia, the tank cleaning, etc., are increased, which is a cause for operational cost increase.
- According to one aspect of the present invention, there is provided a method of manufacturing a semiconductor device comprising: forming a metal alloy film of a metal and a noble metal over a semiconductor substrate having a region where silicon is partially exposed; selectively reacting by thermal processing the silicon in the region with the metal alloy film to form a metal silicide film containing the metal and the noble metal on the region; and removing the metal alloy film remaining unreacted by using a solution containing hydrogen peroxide with a transition metal, which has higher ionization tendency than the metal, dissolved in.
-
FIGS. 1A-1C , 2A-2C and 3A-3C are sectional views showing the method of manufacturing the semiconductor device according to an embodiment of the present invention. -
FIGS. 4A-4C and 5A-5C are views showing the method of removing the unreacted part of the metal alloy film in the method of manufacturing the semiconductor device according to the embodiment of the present invention. -
FIGS. 6A and 6B are plan views showing distributions of defects over the silicon substrate after the unreacted part of the metal alloy film has been removed. -
FIG. 7 is a graph of the change of the number of defects given with the change of the concentration of cobalt dissolved in the etching solution. -
FIG. 8 is a graph of the change of the number of defects given with the change of the concentration of titanium dissolved in the etching solution. - The method of manufacturing the semiconductor device according to an embodiment of the present invention will be explained with reference to
FIGS. 1A-8 . -
FIGS. 1A-3C are sectional views showing the method of manufacturing the semiconductor device according to the present embodiment.FIGS. 4A-5C are views showing the method of removing the unreacted part of the metal alloy film in the method of manufacturing the semiconductor device according to the present embodiment.FIGS. 6A and 6B are plan views showing distributions of defects over the silicon substrate after the unreacted part of the metal alloy film has been removed.FIG. 7 is a graph of the change of the number of defects given with the change of the concentration of cobalt dissolved in the etching solution.FIG. 8 is a graph of the change of the number of defects given with the change of the concentration of titanium dissolved in the etching solution. - First, in the surface of a
silicon substrate 10, adevice isolation film 12 for defining active regions to isolate elements from each other is formed by, e.g., STI (Shallow Trench Isolation) method. - Then, the ion implantation for the well implantation, the channel stop implantation, the channel implantation, etc. is made to form a well 14 of prescribed conductive type in the active regions of the silicon substrate 10 (
FIG. 1A ). Thewell 14 is, e.g., a p-well for n-channel MISFET forming region and, e.g., n-well for the p-channel MISFET forming region. - Next, the surface of the
silicon substrate 10 is thermally oxidized by, e.g., thermal oxidation method to form agate insulating film 16 of, e.g., silicon oxide film on the active region of thesilicon substrate 10 defined by thedevice isolation film 12. - Next, over the gate
insulating film 16, apolycrystalline silicon film 18 is deposited by, e.g., CVD method (FIG. 1B ). - Next, the
polycrystalline silicon film 18 is patterned by photolithography and dry etching to form agate electrode 20 of the polycrystalline silicon film 18 (FIG. 1C ). - Then, ion implantation is made with the
gate electrode 20 as the mask to form impurity diffusedregions 22 to be extension regions or LDD regions in thesilicon substrate 10 on both sides of the gate electrode 20 (FIG. 2A ). - Next, silicon oxide film, for example, is deposited by, e.g., CVD method and is etched back to form a
sidewall insulating film 24 of the silicon oxide film on the side walls of the gate electrode 20 (FIG. 2B ). - Next, ion implantation is made with the
gate electrode 20 and thesidewall insulating film 24 as the mask to form impurity diffusedregions 26 in thesilicon substrate 10 on both sides of thegate electrode 20. - Next, rapid thermal annealing is made in, e.g., a nitrogen atmosphere to activate the implanted impurities to form source/
drain regions 28 of the impurity diffusedregions 22, 26 (FIG. 2C ). - Next, over the entire surface, a
metal alloy film 30 of, e.g., a 20 nm-thickness of, e.g., alloy of nickel (Ni) and platinum (Pt) (NiPt alloy) is deposited by, e.g., sputtering method (FIG. 3A ). NiPt alloy target containing Pt by 5%, for example, can be used as the sputtering target. - Next, thermal processing is made in, e.g., a vacuum or an nitrogen atmosphere to react the
metal alloy film 30 and the silicon selectively on the source/drain regions 28 and thegate electrode 20, where the silicon is exposed to formmetal silicide film 32 of NiPtSi on the source/drain regions 28 and the gate electrode 20 (FIG. 3B ). - Next, the
metal alloy film 30 remaining unreacted with the silicon is removed by wet etching. - Thus, by the so-called salicide process, a
metal silicide film 32 of NiPtSi is selectively formed on thegate electrode 20 and the source/drain regions 28 of a MISFET (FIG. 3C ). - In the method of manufacturing the semiconductor device described above, the step of removing the metal alloy film remaining unreacted with the silicon by wet etching (the steps shown in
FIGS. 3B and 3C ) mainly characterizes the present invention. - The wet etching step, which is main characteristics of the present invention will be specifically explained with reference to
FIGS. 4A to 5C . - First, a
chemical liquid 42 of a mixture of, e.g., sulfuric acid and hydrogen peroxide (sulfuric acid hydrogen peroxide mixture (SPM)) is fed in a chemicalliquid processing bath 40 and is adjusted to a prescribed processing temperature, e.g., 80° C. (FIG. 4A ). The SPM is a chemical liquid generally used in the semiconductor manufacturing process. - The temperature of the
chemical liquid 42 is set preferably at the temperature usually used in the semiconductor manufacturing process, e.g., not less than 70° C. Thus, no additional manufacturing equipment is necessary to be incorporated, and no operation cost increase is caused. - Then, a
semiconductor substrate 44 with, e.g., cobalt (Co)film 50 formed on is immersed in thechemical liquid 42 in the chemical liquid processing bath 40 (FIG. 4B ). - Thus, the cobalt formed on the
semiconductor substrate 44 is dissolved into thechemical liquid 42. Theetching solution 46 to be used in removing themetal alloy film 30 is thus prepared (FIG. 4C ). - The
semiconductor substrate 44 is different from thesilicon substrate 10 which has been subjected to the steps ofFIGS. 1A to 3B . Thesemiconductor substrate 44 can be a dummy wafer specialized in dissolving cobalt into thechemical liquid 42. Otherwise, when another product using cobalt is present, and the process of manufacturing the product includes the step of removing the cobalt, etc. (e.g., including the salicide process using cobalt), the step ofFIG. 4B may be made as a step of processing the product water. Otherwise, in place of immersing thesemiconductor substrate 44 with the cobalt film formed on in thechemical liquid 42, a mass of cobalt may be directly put in thechemical liquid 42. - Next, the
semiconductor substrate 44 is taken out of the chemical liquid processing bath 40 (FIG. 5A ). - Then, the
silicon substrate 10, which has been subjected to the steps up toFIG. 3B and has themetal alloy film 30 formed on is immersed in theetching solution 46 in the chemical liquid processing bath 40 (FIG. 5B ). At this time, theetching solution 46 has the temperature adjusted to, e.g., 80° C., and thesilicon substrate 10 is processed for, e.g., 12 minutes. - Thus, the
metal alloy film 30 remaining unreacted with the silicon is selectively etched by theetching solution 46, and the structure shown inFIG. 3C is formed (FIG. 5C ). - Then, the
silicon substrate 10 is taken out of the chemicalliquid processing bath 40, cleaned with water and dried, is subjected to a required manufacturing process, such as the following multilevel interconnection process, etc., and the semiconductor device is completed. -
FIGS. 6A and 6B are plan views of distributions of defects on the silicon substrate after the metal alloy film has been removed. InFIG. 6A , the processing chemical liquid was the etching solution of the present embodiment, and inFIG. 6B , the processing chemical liquid was the usual SPM without cobalt dissolved in. A plurality of points in the drawings indicates the positions of the defects. - When the usual SPM was used in removing the
metal alloy film 30, as shown inFIG. 6B , a number of defects are caused on the silicon substrate. These defects are platinum of themetal silicide film 32 which has not dissolve and remained as residues in the device isolation regions, etc. In contrast to this, when the etching solution of the present embodiment was used, as shown inFIG. 6A , the defects on the silicon substrate could be drastically decreased. -
FIG. 7 is a graph of changes of the number of the defects with changes of the concentration of the cobalt dissolved in SPM. In the graph, the cobalt concentration is taken on the horizontal axis, and on the vertical axis, the number of the defects on the substrate surface. - As shown in
FIG. 7 , when the cobalt concentration in the SPM is less than 0.6 ppm, the effect of decreasing the defects is not sufficient. In contrast to this, with the cobalt concentration in the SPM set at not less than 0.6 ppm, the number of the defects can be decreased by 1 place or more. - In the above, cobalt is dissolved in the
chemical liquid 42 to thereby prepare theetching solution 46, but in place of cobalt, titanium (Ti) may be used. -
FIG. 8 is a graph of changes of the number of the defects with changes of the concentration of the titanium dissolved in SPM when titanium is dissolved in SPM. In the graph, the titanium concentration of theetching solution 46 is taken on the horizontal axis, and on the vertical axis, the number of the defects on the substrate surface. - As shown in
FIG. 8 , when the titanium concentration in the SPM is less than 0.6 ppm, the effect of decreasing the defect number is insufficient. In contrast to this, the number of the defects can be decreased by 1 placement or more by setting the titanium concentration at not less than 0.6 ppm. - As described above, titanium in place of cobalt is dissolved in SPM, whereby the same effect of decreasing the defects can be obtained.
- Dissolving cobalt or titanium in the
etching solution 46 too much will cause the risk of causing the characteristic degradation of the semiconductor device by metal contamination, and it is preferable to set the cobalt concentration or the titanium concentration in theetching solution 46 is set not more than about 10.0 ppm. - The mechanism for decreasing the residues of the platinum in removing the metal alloy film by dissolving cobalt or titanium in SPM is not clear, but the inventor of the present invention assumes as follows.
- SPM contains hydrogen peroxide (H2O2), and after a metal is dissolved by sulfuric acid in preparing the chemical liquid and ionized, the following metal hydrate complex will be formed.
-
M X+ +nH2O→M(H2O)n X+1 (1) - In forming silicide using an alloy (NiPt), in addition to a metal for forming the silicide (nickel) and a noble metal (platinum), a metal which has higher ionization tendency than these metals (cobalt or titanium), have been in advance dissolved in the etching solution, whereby the metal element will form the metal hydrate complex expressed by Formula (1), and the noble metal (platinum) in the alloy will be coordinated to be thereby removed.
- A metal element which has highly ionization tendency is required for the following reason.
- First, a metal (cobalt) which has higher ionization tendency than a metal for forming the silicide (nickel) is used, whereby the metal hydrate complex expressed by Formula (1) is formed, but the liquid has a stable state (equilibrium state), which will facilitate the reaction for removing the noble metal (platinum).
- A metal (cobalt) which has higher ionization tendency than a metal for forming the silicide (nickel) is used, whereby the given metal hydrate complex is active, and will more active on the noble metal (platinum). Inversely, when a metal element which has less ionization tendency than a metal (nickel) for forming the silicide is used, the given metal hydrate complex is less active and less reactive, and will not be able to remove the noble metal element.
- In consideration of the above-described mechanism, as the chemical liquid for dissolve a metal element which has highly ionization tendency, an inorganic solution containing hydrogen peroxide, e.g., a mixture liquid of hydrochloric acid and hydrogen peroxide water (HPM) or a mixture liquid of ammonia and hydrogen peroxide water (APM) are expected to produce the same effect.
- It is preferable that the mixing ratio of hydrogen peroxide in the etching liquid is 10-30% for SPM and about 50% for HPM and APM. These ranges of the mixing ratios are for setting the concentrations which make the activity of the respective mixture liquids highest to thereby most efficiently remove the metal for forming the silicide of the
metal film 30 remaining unreacted with the silicon. - As described above, according to the present embodiment, in the method of manufacturing the semiconductor device including the step of forming metal silicide with an alloy containing a metal, such as Ni or others, and a noble metal, the alloy remaining unreacted is removed with an inorganic solution containing hydrogen peroxide and with a transition metal which has higher ionization tendency than the metal, whereby the alloy remaining unreacted can be removed without forming residues of the noble metal. The solution containing hydrogen peroxide is used in the usual semiconductor manufacturing steps, and the step can be made without incorporation additional manufacturing equipments or without causing the operation cost increase.
- The present invention is not limited to the above-described embodiment and can cover other various modifications.
- For example, in the above-described embodiment, the alloy of a metal and a noble metal to be used in the salicide process is NiPt alloy. However, an alloy of the combination of another metal or another noble metal may be used. For example, other than nickel, cobalt, titanium, zirconium (Zr), ruthenium (Ru), palladium (Pd), hafnium (Hf), tungsten (W), tantalum (Ta) or others may be used. The noble metal can be gold (Au) or others, other than platinum.
- A metal element dissolved in the etching solution can be a transition metal material which has higher ionization tendency than the metal forming the metal silicide. Such metal element is, e.g., scandium (Sc), vanadium (V), chrome (Cr), manganese (Mn), iron (Fe), nickel, copper (Cu), zinc (Zn), tantalum, tungsten or others.
- For example, when nickel is used as the metal forming the metal silicide, the metal element dissolved in the etching solution can be, e.g., cobalt or titanium, as described above. When cobalt is used as the metal forming the metal silicide, the metal element dissolved in the etching solution can be, e.g., titanium.
- In the above-described embodiment, the etching solution is prepared by dissolving a transition metal in SPM. However, the
etching solution 46 may be prepared by mixing a solution with a transition metal dissolved in sulfuric acid, and hydrogen peroxide. - In the above-described embodiment, for the batch processing, the
silicon substrate 10 is immersed in theetching solution 46. However, the semiconductor device manufacturing method according to the present invention is applicable to single wafer processing. The single wafer processing can be made by, e.g., mixing a solution of a transition metal element dissolved in sulfuric acid in hydrogen peroxide immediately before ejected to be ejected directly to the silicon substrate with a spray or a nozzle. - In these cases as well, HPM or APM maybe used.
- In the above-described embodiment, the present invention is applied to the typical MISFET. However, the structure of the MISFET the present invention is applicable to is not limited to the above-described embodiment.
- For example, in the present embodiment, the
metal silicide film 32 is formed on thegate electrode 20 and the source/drain regions 28. However, thesilicide film 32 may be formed on either of thegate electrode 20 and the source/drain regions 28. In this case, before the salicide process, an insulating film (e.g., silicon oxide film or silicon nitride film) for preventing the silicidation reaction may be formed on the source/drain regions 28 or on thegate electrode 20.
Claims (10)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2007055494A JP5076557B2 (en) | 2007-03-06 | 2007-03-06 | Manufacturing method of semiconductor device |
JP2007-055494 | 2007-03-06 |
Publications (2)
Publication Number | Publication Date |
---|---|
US20080220602A1 true US20080220602A1 (en) | 2008-09-11 |
US8008194B2 US8008194B2 (en) | 2011-08-30 |
Family
ID=39742084
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/831,234 Expired - Fee Related US8008194B2 (en) | 2007-03-06 | 2007-07-31 | Method of manufacturing semiconductor device |
Country Status (2)
Country | Link |
---|---|
US (1) | US8008194B2 (en) |
JP (1) | JP5076557B2 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100144146A1 (en) * | 2008-12-03 | 2010-06-10 | Koji Utaka | Method for fabricating semiconductor device |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4749471B2 (en) * | 2009-01-13 | 2011-08-17 | パナソニック株式会社 | Manufacturing method of semiconductor device |
WO2021192420A1 (en) * | 2020-03-24 | 2021-09-30 | 株式会社Ihi | Supercharger |
Citations (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5331072A (en) * | 1992-02-06 | 1994-07-19 | Osaka Gas Company Limited | Polyazopyrroles and electric cells based thereon |
US5937300A (en) * | 1994-10-12 | 1999-08-10 | Nec Corporation | Semiconductor apparatus and fabrication method thereof |
US5981788A (en) * | 1997-11-03 | 1999-11-09 | General Electric Company | Method for recovering and recycling catalyst constituents |
US6114565A (en) * | 1999-09-03 | 2000-09-05 | Millennium Specialty Chemicals | Process for obtaining nitriles |
US20010020723A1 (en) * | 1998-07-07 | 2001-09-13 | Mark I. Gardner | Transistor having a transition metal oxide gate dielectric and method of making same |
US6323519B1 (en) * | 1998-10-23 | 2001-11-27 | Advanced Micro Devices, Inc. | Ultrathin, nitrogen-containing MOSFET sidewall spacers using low-temperature semiconductor fabrication process |
US6329695B1 (en) * | 1999-01-06 | 2001-12-11 | Advanced Micro Devices, Inc. | Merged sidewall spacer formed between series-connected MOSFETs for improved integrated circuit operation |
US6380053B1 (en) * | 1999-08-30 | 2002-04-30 | Sony Corporation | Method for producing a semiconductor device with an accurately controlled impurity concentration profile in the extension regions |
US6825520B1 (en) * | 1998-02-23 | 2004-11-30 | Taiwan Semiconductor Manufacturing Company | Capacitor with a roughened silicide layer |
US20060046143A1 (en) * | 2004-08-30 | 2006-03-02 | Shin-Kobe Electric Machinery Co., Ltd. | Positive electrode active material, non-aqueous electrolyte secondary battery and method for manufacturing positive electrode active material |
US7135386B2 (en) * | 1997-04-25 | 2006-11-14 | Sharp Kabushiki Kaisha | Process for fabricating a semiconductor device |
US20070071999A1 (en) * | 2005-09-27 | 2007-03-29 | Hitachi Cable, Ltd. | Nickel plating solution and its preparation method, nickel plating method and printed wiring board copper foil |
US20070176224A1 (en) * | 2006-01-31 | 2007-08-02 | Toshitake Yaegashi | Nonvolatile semiconductor memory device in which decrease in coupling ratio of memory cells is suppressed |
US7452555B2 (en) * | 2003-01-21 | 2008-11-18 | S.S.C.I., Inc. | Cocrystallization |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3006596B1 (en) | 1998-09-09 | 2000-02-07 | 日本電気株式会社 | Method for manufacturing semiconductor device |
TW463309B (en) * | 2000-08-10 | 2001-11-11 | Chartered Semiconductor Mfg | A titanium-cap/nickel (platinum) salicide process |
KR100536593B1 (en) | 2002-12-05 | 2005-12-14 | 삼성전자주식회사 | Cleaning solution for selectively removing a layer and method for selectively removing the layer in silicide process using the cleaning solution |
JP2006128497A (en) | 2004-10-29 | 2006-05-18 | Toshiba Corp | Manufacturing method of semiconductor device |
-
2007
- 2007-03-06 JP JP2007055494A patent/JP5076557B2/en not_active Expired - Fee Related
- 2007-07-31 US US11/831,234 patent/US8008194B2/en not_active Expired - Fee Related
Patent Citations (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5331072A (en) * | 1992-02-06 | 1994-07-19 | Osaka Gas Company Limited | Polyazopyrroles and electric cells based thereon |
US5937300A (en) * | 1994-10-12 | 1999-08-10 | Nec Corporation | Semiconductor apparatus and fabrication method thereof |
US7135386B2 (en) * | 1997-04-25 | 2006-11-14 | Sharp Kabushiki Kaisha | Process for fabricating a semiconductor device |
US5981788A (en) * | 1997-11-03 | 1999-11-09 | General Electric Company | Method for recovering and recycling catalyst constituents |
US6825520B1 (en) * | 1998-02-23 | 2004-11-30 | Taiwan Semiconductor Manufacturing Company | Capacitor with a roughened silicide layer |
US20010020723A1 (en) * | 1998-07-07 | 2001-09-13 | Mark I. Gardner | Transistor having a transition metal oxide gate dielectric and method of making same |
US6323519B1 (en) * | 1998-10-23 | 2001-11-27 | Advanced Micro Devices, Inc. | Ultrathin, nitrogen-containing MOSFET sidewall spacers using low-temperature semiconductor fabrication process |
US6329695B1 (en) * | 1999-01-06 | 2001-12-11 | Advanced Micro Devices, Inc. | Merged sidewall spacer formed between series-connected MOSFETs for improved integrated circuit operation |
US6380053B1 (en) * | 1999-08-30 | 2002-04-30 | Sony Corporation | Method for producing a semiconductor device with an accurately controlled impurity concentration profile in the extension regions |
US6114565A (en) * | 1999-09-03 | 2000-09-05 | Millennium Specialty Chemicals | Process for obtaining nitriles |
US7452555B2 (en) * | 2003-01-21 | 2008-11-18 | S.S.C.I., Inc. | Cocrystallization |
US20060046143A1 (en) * | 2004-08-30 | 2006-03-02 | Shin-Kobe Electric Machinery Co., Ltd. | Positive electrode active material, non-aqueous electrolyte secondary battery and method for manufacturing positive electrode active material |
US20070071999A1 (en) * | 2005-09-27 | 2007-03-29 | Hitachi Cable, Ltd. | Nickel plating solution and its preparation method, nickel plating method and printed wiring board copper foil |
US20070176224A1 (en) * | 2006-01-31 | 2007-08-02 | Toshitake Yaegashi | Nonvolatile semiconductor memory device in which decrease in coupling ratio of memory cells is suppressed |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100144146A1 (en) * | 2008-12-03 | 2010-06-10 | Koji Utaka | Method for fabricating semiconductor device |
Also Published As
Publication number | Publication date |
---|---|
US8008194B2 (en) | 2011-08-30 |
JP5076557B2 (en) | 2012-11-21 |
JP2008218788A (en) | 2008-09-18 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP2022085B1 (en) | Method for forming self-aligned metal silicide contacts | |
US7544610B2 (en) | Method and process for forming a self-aligned silicide contact | |
KR100870176B1 (en) | Nickel alloy salicide process, Methods of fabricating a semiconductor device using the same, nickel alloy silicide layer formed thereby and semiconductor devices fabricated using the same | |
US20070020925A1 (en) | Method of forming a nickel platinum silicide | |
US20100144146A1 (en) | Method for fabricating semiconductor device | |
JP2007142347A (en) | Semiconductor device and manufacturing method therefor | |
US7232756B2 (en) | Nickel salicide process with reduced dopant deactivation | |
US7649263B2 (en) | Semiconductor device | |
US9399753B2 (en) | Aqua regia and hydrogen peroxide HCL combination to remove Ni and NiPt residues | |
US8835309B2 (en) | Forming nickel—platinum alloy self-aligned silicide contacts | |
US20080224232A1 (en) | Silicidation process for mos transistor and transistor structure | |
US8008194B2 (en) | Method of manufacturing semiconductor device | |
US8859431B2 (en) | Process to remove Ni and Pt residues for NiPtSi application using chlorine gas | |
US6387804B1 (en) | Passivation of sidewall spacers using ozonated water | |
JP2002025940A (en) | Manufacturing method of semiconductor device | |
CN100466199C (en) | Method for cleaning residual metal | |
US8513117B2 (en) | Process to remove Ni and Pt residues for NiPtSi applications | |
US7595264B2 (en) | Fabrication method of semiconductor device | |
JPH06204242A (en) | Manufacturing method of semiconductor device | |
JP2009056347A (en) | Adjusting method of diluted aqua regia, and manufacturing method of semiconductor apparatus | |
JP2001028349A (en) | Manufacture of semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: FUJITSU LIMITED, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:UCHIDA, MASANORI;REEL/FRAME:019638/0863 Effective date: 20070703 |
|
AS | Assignment |
Owner name: FUJITSU MICROELECTRONICS LIMITED, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:FUJITSU LIMITED;REEL/FRAME:021976/0089 Effective date: 20081104 Owner name: FUJITSU MICROELECTRONICS LIMITED,JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:FUJITSU LIMITED;REEL/FRAME:021976/0089 Effective date: 20081104 |
|
AS | Assignment |
Owner name: FUJITSU SEMICONDUCTOR LIMITED, JAPAN Free format text: CHANGE OF NAME;ASSIGNOR:FUJITSU MICROELECTRONICS LIMITED;REEL/FRAME:025046/0478 Effective date: 20100401 |
|
ZAAA | Notice of allowance and fees due |
Free format text: ORIGINAL CODE: NOA |
|
ZAAB | Notice of allowance mailed |
Free format text: ORIGINAL CODE: MN/=. |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: FUJITSU SEMICONDUCTOR LIMITED, JAPAN Free format text: CHANGE OF ADDRESS;ASSIGNOR:FUJITSU SEMICONDUCTOR LIMITED;REEL/FRAME:041188/0401 Effective date: 20160909 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20230830 |