US20070145583A1 - Semiconductor device and method of manufacturing the same - Google Patents

Semiconductor device and method of manufacturing the same Download PDF

Info

Publication number
US20070145583A1
US20070145583A1 US11/708,473 US70847307A US2007145583A1 US 20070145583 A1 US20070145583 A1 US 20070145583A1 US 70847307 A US70847307 A US 70847307A US 2007145583 A1 US2007145583 A1 US 2007145583A1
Authority
US
United States
Prior art keywords
interlayer insulating
elastic modulus
layer
insulating film
metal
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/708,473
Inventor
Masazumi Matsuura
Hiroshi Horibe
Susumu Matsumoto
Tsyuoshi Hamatani
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Renesas Technology Corp
Panasonic Holdings Corp
Original Assignee
Renesas Technology Corp
Matsushita Electric Industrial Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Renesas Technology Corp, Matsushita Electric Industrial Co Ltd filed Critical Renesas Technology Corp
Priority to US11/708,473 priority Critical patent/US20070145583A1/en
Publication of US20070145583A1 publication Critical patent/US20070145583A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3205Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/60Attaching or detaching leads or other conductive members, to be used for carrying current to or from the device in operation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/532Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
    • H01L23/5329Insulating materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/03Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/0212Auxiliary members for bonding areas, e.g. spacers
    • H01L2224/02122Auxiliary members for bonding areas, e.g. spacers being formed on the semiconductor or solid-state body
    • H01L2224/02163Auxiliary members for bonding areas, e.g. spacers being formed on the semiconductor or solid-state body on the bonding area
    • H01L2224/02165Reinforcing structures
    • H01L2224/02166Collar structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/04042Bonding areas specifically adapted for wire connectors, e.g. wirebond pads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05005Structure
    • H01L2224/05009Bonding area integrally formed with a via connection of the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05073Single internal layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05075Plural internal layers
    • H01L2224/0508Plural internal layers being stacked
    • H01L2224/05085Plural internal layers being stacked with additional elements, e.g. vias arrays, interposed between the stacked layers
    • H01L2224/05089Disposition of the additional element
    • H01L2224/05093Disposition of the additional element of a plurality of vias
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05075Plural internal layers
    • H01L2224/0508Plural internal layers being stacked
    • H01L2224/05085Plural internal layers being stacked with additional elements, e.g. vias arrays, interposed between the stacked layers
    • H01L2224/05089Disposition of the additional element
    • H01L2224/05093Disposition of the additional element of a plurality of vias
    • H01L2224/05096Uniform arrangement, i.e. array
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/051Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05163Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
    • H01L2224/05181Tantalum [Ta] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/05186Material with a principal constituent of the material being a non metallic, non metalloid inorganic material
    • H01L2224/05187Ceramics, e.g. crystalline carbides, nitrides or oxides
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0555Shape
    • H01L2224/05552Shape in top view
    • H01L2224/05554Shape in top view being square
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0555Shape
    • H01L2224/05556Shape in side view
    • H01L2224/05558Shape in side view conformal layer on a patterned surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05617Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
    • H01L2224/05624Aluminium [Al] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • H01L2224/48463Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/8538Bonding interfaces outside the semiconductor or solid-state body
    • H01L2224/85399Material
    • H01L2224/854Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/85417Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
    • H01L2224/85424Aluminium (Al) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/8538Bonding interfaces outside the semiconductor or solid-state body
    • H01L2224/85399Material
    • H01L2224/854Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/85438Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/85447Copper (Cu) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01004Beryllium [Be]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01005Boron [B]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01007Nitrogen [N]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01013Aluminum [Al]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01014Silicon [Si]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01019Potassium [K]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01073Tantalum [Ta]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01082Lead [Pb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/049Nitrides composed of metals from groups of the periodic table
    • H01L2924/04955th Group
    • H01L2924/04953TaN
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/049Nitrides composed of metals from groups of the periodic table
    • H01L2924/050414th Group
    • H01L2924/05042Si3N4
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1904Component type
    • H01L2924/19043Component type being a resistor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/30105Capacitance

Definitions

  • the present invention relates to a semiconductor device and a method of manufacturing the same, and particularly relates to a semiconductor device, which employs an interlayer insulating film of a low mechanical strength and a low dielectric constant, and has a highly reliable metal pad, as well as a method of manufacturing the same.
  • the signal delay in the device is represented by a sum of a signal delay in a transistor and an interconnection delay, and the influence by the interconnection delay has been increasing with rapid reduction in interconnection pitch, as compared with the signal delay in the transistor. Since the interconnection delay is proportional to a product (R ⁇ C) of a resistance (R) and an interlayer capacitance (C), lowering of the interconnection resistance or reduction of the capacitance of the interlayer insulating film can effectively reduce the interconnection delay.
  • R ⁇ C product of a resistance
  • C interlayer capacitance
  • an embedded interconnection structure in which an interlayer insulating film of a low dielectric constant and a copper interconnection are combined, has been actively studied.
  • a metal pad and its surrounding portion generally have a layer structure, in which a pad of aluminum or alloy of aluminum and copper is arranged at an uppermost layer for wire bonding, and is supported by a pad of a copper interconnection and a bear-plug both arranged under the pad of the aluminum or the alloy of aluminum and copper.
  • CMOS4 High Performance Copper and Low-k Interconnect Technology Fully Compatible to 90 nm-node SOC application
  • the interlayer insulating film of a low dielectric constant into a leading-edge system LSI for lowering the interconnection delay.
  • a material of a low dielectric constant it is possible to employ materials, which are formed of a spin coating method, such as hydrogen silsesquiooxane, methyl silsesquioxane, poly-arylether, polyphenylene polymer, benzocyclobutene, polytetrafluoroethylene and porous silica (e.g., xerogel or aerogel) as well as materials, which are formed of a CVD (Chemical Vapor Deposition) method, such as a fluorine-doped silicon oxide film (SiOF film), fluorine-doped amorphous carbon film (CF film), parylene and carbon-doped silicon oxide film (SiOC film).
  • a spin coating method such as hydrogen silsesquiooxane, methyl silsesquioxane, poly-arylether, poly
  • the foregoing materials have a much smaller mechanical strength than conventional silicon oxide films.
  • the following table 1 represents a result of comparison of a hardness and an elastic modulus between a silicon oxide film and a SiOC film used in a typical interlayer insulating film of a low dielectric constant.
  • TABLE 1 Hardness Elastic Module SiO film (not low elastic modulus) 9(GPa) 70-100 (GPa) SiOC film (low elastic modulus) 2(GPa) 13(GPa)
  • the hardness and elastic modulus of the SiOC film having a low dielectric constant are much lower than those of the conventional silicon oxide film.
  • the lowering of the hardness and the lowering of the elastic modulus will be generally referred to as “lowering of a mechanical strength”.
  • An object of the invention is to provide a semiconductor device and a method of manufacturing the same, which can prevent problems, i.e., cracking of an interlayer insulating film and a junction failure due to use of an interlayer insulating film of a low mechanical strength and a low dielectric constant.
  • a semiconductor device includes multiple kinds of interlayer insulating films formed on a semiconductor substrate and having different elastic moduli, respectively, and a metal pad arranged on the multiple kinds of interlayer insulating films.
  • the semiconductor device has the interlayer insulating film of a low elastic modulus having the lowest elastic modulus among the different elastic moduli and having an opening located under the metal pad, the interlayer insulating film of a not-low elastic modulus having the elastic modulus larger than the elastic modulus of the interlayer insulating film of the low elastic modulus, being layered in contact with the interlayer insulating film of the low elastic modulus and continuously extending over the opening and a region surrounding the opening, and a metal interconnection layer arranged under the metal pad, filling the opening in the interlayer insulating film of the low elastic modulus and being in contact with the interlayer insulating film of the not-low elastic modulus.
  • the interlayer insulating film of the not-low elastic modulus and the metal interconnection layer are located under the metal pad, and the interlayer insulating film of the low elastic modulus is not located under the metal pad. Therefore, the interlayer insulating film of the low elastic modulus, in which a crack may occur in a wire bond, does not directly receive an impact stress caused by the wire bonding so that the crack can be prevented. It is also possible to suppress a strain, which may occur at an interface between the metal interconnection layer and the interlayer insulating film of the not-low elastic modulus, so that it is possible to prevent reliably the interlayer insulating film of the low elastic modulus from peeling at a position shifted from a position immediately under the metal pad.
  • the present invention also provides a method of manufacturing a semiconductor device having a metal pad for external electrical connection and formed on a semiconductor substrate.
  • This manufacturing method includes the steps of forming an insulating layer of a low elastic modulus located above the semiconductor substrate, and having a smaller elastic modulus than a silicon oxide film; and providing an opening located at a portion of the insulating layer of the low elastic modulus to be used for formation of the metal pad.
  • the method also includes the steps of forming a metal layer filling the opening and covering the insulating layer of the low elastic modulus; and effecting chemical mechanical polishing on the metal layer to expose the insulating layer of the low elastic modulus and the metal layer in the opening.
  • the method further includes the steps of covering the metal layer subjected to the chemical mechanical polishing and the insulating layer of the low elastic modulus with an insulating layer having a larger elastic modulus than the insulating layer of the low elastic modulus; and providing the metal pad above a layer structure formed of the insulating layer of the low elastic modulus, the metal layer and the insulating layer of the not-low elastic modulus.
  • the above method can easily form a metal pad structure of high reliability.
  • FIG. 1 shows a structure of a metal pad portion of a semiconductor device according to a first embodiment of the invention.
  • FIGS. 2A and 2B are cross sections taken along line II-II in FIG. 1 , and show a metal interconnection layer without an aperture and a metal interconnection layer with apertures, respectively.
  • FIG. 3 shows a structure of a metal pad portion of a semiconductor device according to a second embodiment of the invention.
  • FIGS. 4A and 4B are cross sections taken along line IV-IV in FIG. 3 , and show a structure having discrete apertures filled with a metal interconnection layer and a structure having stripe-shaped apertures filled with a metal interconnection layer, respectively.
  • FIG. 5 shows a structure of a metal pad portion of a semiconductor device according to a third embodiment of the invention.
  • FIG. 1 shows a structure including a metal pad and a portion surrounding it according to a first embodiment of the invention.
  • an underlying insulating layer 2 including elements such as transistors is formed on a silicon substrate 1
  • a first interlayer insulating film 3 which has a low dielectric constant selected for suppressing an interconnection capacitance, is formed on underlying insulating layer 2 .
  • the low dielectric constant may generally be lower than that of a silicon oxide film. Since the silicon oxide film has the dielectric constant of 4.3, first interlayer insulating film 3 substantially has the dielectric constant lower than 4.3. For reducing the interconnection capacitance, it is desirable that the dielectric constant takes a lower value. For example, it is desired that interlayer insulating film 3 is made of a material having a low dielectric constant not exceeding 3 .
  • First interlayer insulating film 3 of the low dielectric constant has a low mechanical strength such as a low elastic modulus, and therefore may also be referred to as a “first interlayer insulating film of a low elastic modulus”.
  • This low elastic modulus may generally be lower than that of the silicon oxide film, and is specifically lower than 50 GPa in this embodiment. Therefore, the “interlayer insulating film of the not-low elastic modulus” already described represents an interlayer insulating film having an elastic modulus of 50 GPa or more.
  • An “extremely large elastic modulus” represents an elastic modulus of 100 GPa or more.
  • the “interlayer insulating film of the not-low elastic modulus” in this description represents the interlayer insulating film having the extremely large elastic modulus unless otherwise specified.
  • the elastic modulus can be obtained by a nano-indentation method.
  • first copper interconnection 4 is provided with barrier metal such as tantalum or tantalum nitride for the purpose of preventing diffusion of copper into the interlayer insulating film.
  • barrier metal such as tantalum or tantalum nitride for the purpose of preventing diffusion of copper into the interlayer insulating film. This barrier metal covers the lower surface and the opposite side surfaces of first copper interconnection 4 . Copper interconnections, which will be described below, are likewise covered with barrier metal unless otherwise specified.
  • first interlayer insulating film 3 of the low dielectric constant is formed of a carbon-doped silicon oxide film (SiOC film) formed by a plasma CVD method.
  • the copper interconnection employed in this embodiment is formed in the following manner. First, a sputter method is executed to form a thin film of copper on the barrier metal of tantalum or tantalum nitride formed by a sputter method. Plating is then executed to form a thick film of copper on the thin film. Thus, the copper interconnection is formed of the thin film of copper formed by the sputter method and the thick film of copper formed by the plating.
  • Copper interconnection 4 may be an ordinary thin film having neither an aperture nor a space, or may be a thin film, which is internally provided with aligned apertures.
  • first copper interconnection 4 may be a thin film having a solid structure as shown in FIG. 2A , or may be a thin film provided with apertures 4 a aligned therein as shown in FIG. 2B .
  • Apertures 4 a are filled with insulating film 3 located in the same layer as copper interconnection 4 .
  • apertures 4 a are filled with first interlayer insulating film 3 of the low dielectric constant.
  • first and second interlayer insulating films 5 and 6 of the not-low dielectric constant each having a dielectric constant and an elastic modulus higher than those of first interlayer insulating film 3 of the low dielectric constant.
  • a layer formed of first interlayer insulating film 3 of the low dielectric constant, first interlayer insulating film 5 of the not-low dielectric constant and second interlayer insulating film 6 of the not-low dielectric constant is generally referred to as a “first layer.”
  • a second interlayer insulating film 7 having a low dielectric constant is formed on the first layer.
  • lithography and dry etching are effected on second interlayer insulating film 7 of the low dielectric constant to form a groove (opening) 7 a of an intended interconnection pattern.
  • the CMP processing or the like is then executed to form a second copper interconnection 8 in opening 7 a .
  • Third and fourth interlayer insulating films 9 and 10 of the not-low dielectric constant are formed on second copper interconnection 8 .
  • Second interlayer insulating film 7 of the low dielectric constant as well as third and fourth interlayer insulating films 9 and 10 of the not-low dielectric constant form a second layer.
  • First and third interlayer insulating films 6 and 9 of the not-low dielectric constant in this embodiment may be formed of a silicon nitride film or a silicon carbide film deposited by the plasma CVD method, or may be formed of a nitrogen-doped silicon carbide film or an oxygen-doped silicon carbide film.
  • This embodiment employs the silicon carbide films.
  • Second and fourth interlayer insulating films 6 and 10 of the not-low dielectric constant are formed of silicon oxide films deposited by the plasma CVD method. As represented in the table 1, these silicon oxide films have a hardness and an elastic modulus higher than those of the SiOC film forming the interlayer insulating film of the low dielectric constant of the embodiment, and can effectively suppress cracks due to probing and wire bonding
  • interlayer insulating films and copper interconnections providing third and fourth layers are formed in a manner similar to that for the second layer.
  • interlayer insulating film 19 of the low dielectric constant and a copper interconnection 20 in a fifth layer are formed.
  • a first passivation film 21 is formed on the copper interconnection in the fifth layer thus formed. Then, etching is effected on first passivation film 21 in accordance with a pattern of arrangement of a connection aperture 21 a so that copper interconnection 20 in the fifth layer is exposed on the surface.
  • First passivation film 21 may be formed of a silicon nitride film, silicon oxide film or silicon oxynitride film prepared by the plasma CVD method.
  • an aluminum pad 22 is formed by the sputtering method, and a second passivation film 23 is formed to cover the surfaces thereof.
  • Second passivation film 23 may likewise be formed of a silicon nitride film, silicon oxide film or silicon. oxynitride film prepared by the plasma CVD method.
  • Second passivation film 23 is etched in accordance with an intended pattern to provide wire bond so that aluminum pad 22 is exposed. Finally, a wire bond portion 24 is formed on aluminum pad 22 .
  • an interlayer insulating film of a low elastic modulus having a low elastic modulus is arranged under the metal pad.
  • the aluminum pad having the above structure is strained vertically downward, a large amount of strain occurs on an interface between portions having significantly different elastic moduli, respectively, and thus on an interface between a copper interconnection and an SiOC film, or between a silicon oxide film and an SiOC film. Consequently, an internal stress accumulated on such an interface locally increases. This increase in internal stress promotes peeling on the interface, and consequently causes cracks in the film and a junction failure (peeling) in the wire bond portion.
  • the silicon oxide film having a large elastic modulus and the interconnection of copper which generally has an elastic modulus of about 130 GPa similarly to the silicon oxide film, are arranged immediately under the aluminum pad, and the interlayer insulating film of the low elastic modulus is not arranged immediately under the aluminum pad. Consequently, a difference in elastic modulus can be reduced by the structure of the embodiment, in which the silicon oxide film and the copper interconnection having the high elastic moduli are arranged immediately under the aluminum pad.
  • the copper interconnections are inserted into all the five interconnection layers, respectively.
  • the copper interconnection(s) may be inserted into one or some of the interconnection layers, in which case the substantially same effect can be achieved. In the latter case, it is desired to insert the copper interconnection(s) into the interconnection layer(s) near the aluminum pad.
  • the silicon oxide film having the high elastic modulus is arranged as layer 21 having connection aperture 21 a .
  • the silicon oxide film arranged in the layer having the connection aperture is present also in portions other than the aluminum pad such as a portion, in which a metal interconnection (copper interconnection) is arranged for connecting elements together.
  • a metal interconnection copper interconnection
  • arrangement of the silicon oxide film causes only slight increase in capacitance between the interconnections.
  • an interlayer insulating film of a low dielectric constant may be arranged at metal interconnection portions other than the aluminum pad in the layer having the connection aperture.
  • a silicon oxide film may be selectively arranged at a portion, which is located immediately under the aluminum pad, and a portion surrounding it in the layer having the connection aperture.
  • FIG. 3 shows a structure of a metal pad of a semiconductor device according to a second embodiment of the invention.
  • a method of forming the interlayer insulating films and the copper interconnections is completely the same as that in the first embodiment, and therefore description thereof is not repeated.
  • the second embodiment of the invention differs from the first embodiment in that the copper interconnection in each layer fills the connection aperture under it. More specifically, second copper interconnection 8 in the second layer fills connection apertures 5 a and 6 a . In the third layer, a third copper interconnection 12 fills connection apertures 9 a and 10 a . Likewise, a fourth layer includes a fourth copper interconnection 16 filling connection apertures 13 a and 14 a , and a fifth layer includes fifth copper interconnection 20 filling connection apertures 17 a and 18 a .
  • the connection apertures described above may be merely referred to as “apertures”, respectively.
  • a section taken along line IV-IV in FIG. 3 may have a structure represented by FIG. 4A or 4 B.
  • the copper interconnection may fill discrete apertures 14 a as shown in FIG. 14A , or may fill stripe-shaped apertures 14 a as shown in FIG. 4B . In either of these cases, the connection apertures are represented by the “apertures”.
  • the mechanical strength of the portion immediately under the aluminum pad can be larger than that in the first embodiment. This can reduce further effectively the strain due to the wire bonding or test probing. Consequently, it is possible to prevent a crack due to the wire bonding or test probing as well as a junction failure in the wire bond.
  • FIG. 5 shows a structure of a metal pad of a semiconductor device according to a third embodiment of the invention.
  • a method of forming the interlayer insulating films and the copper interconnections in this embodiment is completely the same as that in the first embodiment, and therefore description thereof is not repeated.
  • the third embodiment differs from the first embodiment in that copper interconnections 4 , 8 , 12 , 16 and 20 arranged in openings 3 a , 7 a , 11 a , 15 a and 19 a , which are provided at the interlayer insulating films of low elastic moduli in the respective layers, do not have uniform planar sizes. More specifically, the copper interconnection in each layer has a planar size different from that of the copper interconnection(s) in a vertically neighboring layer(s).
  • Copper interconnection 8 in the second layer has a larger planar size than copper interconnection 4 in the first layer.
  • the copper interconnections in the third and fifth layers have a small planar size similarly to that in the first layer, and the copper interconnection in the fourth layer has a large planar size similarly to that in the second layer.
  • the third embodiment since copper interconnections 4 , 8 , 12 , 16 and 20 have alternately varying sizes, it is possible to suppress concentration of a strain around the copper interconnections. If the inserted copper interconnections have uniform planar sizes, edges of the copper interconnections are vertically aligned to each other. This increases the strain concentrated around the copper interconnections, which are in contact with the interlayer insulating films of the low dielectric constant. The staggered edges of the copper interconnections in this embodiment can suppress concentration of the strain.
  • the structure in which the copper interconnections have the sizes varying in an alternating fashion, may be provided with the copper interconnections filling the connection apertures similarly to the second embodiment. This can achieve an effect similar to that of the second embodiment in addition to the foregoing effect of this embodiment.
  • the interlayer insulating film of the not-low elastic modulus may be formed of a first interlayer insulating film of a not-low elastic modulus and a second interlayer insulating film of a not-low elastic modulus, which is located above and in contact with the first interlayer insulating film, and is made of a material different from that of the first interlayer insulating film.
  • Two interlayer insulating films each having a not-low elastic modulus may be layered so that an impact energy can be damped at an interface between these two interlayer insulating films having a high strength, and a crack caused by another stress-concentrated portion can be prevented.
  • the invention is predicated on that the interlayer insulating film of the not-low elastic modulus has a larger dielectric constant than the interlayer insulating film of the low elastic modulus.
  • the interlayer insulating film of the not-low elastic modulus located in the opening under the metal pad may be provided with an aperture, which is filled by a metal interconnection layer.
  • a metal interconnection of copper or the like has an extremely high elastic modulus of about 100 GPa or more.
  • the structure, in which the metal interconnection filling the apertures extends vertically continuously, can achieve a high mechanical strength. It can be expected that the above structure can damp an impact energy at the interfaces between side surfaces of the apertures of the interlayer insulating films and the metal interconnection.
  • the above metal interconnection layer may be provided with an aperture, which is filled with an interlayer insulating film of a low elastic modulus located in the same layer as this metal interconnection layer.
  • an interlayer insulating film of a low elastic modulus located in the same layer as this metal interconnection layer.
  • a large difference in elastic modulus does not occur at the interface between the layers so that the mechanical strength can be improved. It can be expected to damp an impact energy at the interface between a side surface of the aperture of the metal interconnection and the interlayer insulating film.
  • Two or more layer structures each of which includes an interlayer insulating film of a not-low elastic modulus and an interlayer insulating film of a low elastic modulus having an opening filled with the metal interconnection layer, may be layered in the opening already described.
  • This multi-layer structure can achieve matching with many other portions forming a structure, which achieve original functions of the semiconductor device. Further, each interface in the multi-layer structure can be effective at absorbing the impact energy, e.g., at the wire bond.
  • the metal interconnection layers in the vertically neighboring layers may have different planar sizes, respectively.
  • This structure can prevent vertical alignment of the edges of the metal interconnections, and thus can suppress concentration of the stress, which may be caused by metal interconnections having aligned edges.

Abstract

A semiconductor device includes: multiple kinds of interlayer insulating films formed on a semiconductor substrate and having different elastic moduli, respectively; a metal pad arranged on said multiple kinds of interlayer insulating films; the interlayer insulating film of a low elastic modulus having the lowest elastic modulus and having an opening located under the metal pad, the interlayer insulating film of a not-low elastic modulus having the elastic modulus larger than the elastic modulus of the interlayer insulating film of the low elastic modulus, being layered in contact with the interlayer insulating film of the low elastic modulus, and continuously extending over the opening and a region surrounding the opening and a metal interconnection layer arranged under the metal pad, filling the opening in the interlayer insulating film of the low elastic modulus, and being in contact with the interlayer insulating film of the not-low elastic modulus.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The present invention relates to a semiconductor device and a method of manufacturing the same, and particularly relates to a semiconductor device, which employs an interlayer insulating film of a low mechanical strength and a low dielectric constant, and has a highly reliable metal pad, as well as a method of manufacturing the same.
  • 2. Description of the Background Art
  • In system LSIs in and after 0.18-micron generation, it is important to reduce signal delays in devices for achieving fast operations. The signal delay in the device is represented by a sum of a signal delay in a transistor and an interconnection delay, and the influence by the interconnection delay has been increasing with rapid reduction in interconnection pitch, as compared with the signal delay in the transistor. Since the interconnection delay is proportional to a product (R×C) of a resistance (R) and an interlayer capacitance (C), lowering of the interconnection resistance or reduction of the capacitance of the interlayer insulating film can effectively reduce the interconnection delay. For overcoming a problem of the signal delay, an embedded interconnection structure, in which an interlayer insulating film of a low dielectric constant and a copper interconnection are combined, has been actively studied.
  • A metal pad and its surrounding portion generally have a layer structure, in which a pad of aluminum or alloy of aluminum and copper is arranged at an uppermost layer for wire bonding, and is supported by a pad of a copper interconnection and a bear-plug both arranged under the pad of the aluminum or the alloy of aluminum and copper. This special structure of the metal pad and the portion surrounding it is disclosed in “High Performance Copper and Low-k Interconnect Technology Fully Compatible to 90 nm-node SOC application (CMOS4)”, M. Inohara et al., Technical Digest of 2002 IEDM, pp. 77-80.
  • As described above, it has been actively studied to employ the interlayer insulating film of a low dielectric constant into a leading-edge system LSI for lowering the interconnection delay. As such a material of a low dielectric constant, it is possible to employ materials, which are formed of a spin coating method, such as hydrogen silsesquiooxane, methyl silsesquioxane, poly-arylether, polyphenylene polymer, benzocyclobutene, polytetrafluoroethylene and porous silica (e.g., xerogel or aerogel) as well as materials, which are formed of a CVD (Chemical Vapor Deposition) method, such as a fluorine-doped silicon oxide film (SiOF film), fluorine-doped amorphous carbon film (CF film), parylene and carbon-doped silicon oxide film (SiOC film).
  • The foregoing materials have a much smaller mechanical strength than conventional silicon oxide films. The following table 1 represents a result of comparison of a hardness and an elastic modulus between a silicon oxide film and a SiOC film used in a typical interlayer insulating film of a low dielectric constant.
    TABLE 1
    Hardness Elastic Module
    SiO film (not low elastic modulus) 9(GPa) 70-100 (GPa)
    SiOC film (low elastic modulus) 2(GPa) 13(GPa)
  • According to the table 1, the hardness and elastic modulus of the SiOC film having a low dielectric constant are much lower than those of the conventional silicon oxide film. In the following description, the lowering of the hardness and the lowering of the elastic modulus will be generally referred to as “lowering of a mechanical strength”.
  • Due to the lowering of mechanical strength of the interlayer insulating film, a crack may occur in the interlayer insulating film arranged in the layer under the metal pad, or a junction failure may occur in wire-bond when probing is executed for wire bonding or device test. Therefore, many proposals have been made for increasing reliability of the metal pad and its surrounding portion, e.g., in Japanese Patent Laying-Open Nos. 2000-340569, 2000-183104 and 2001-308100.
  • SUMMARY OF THE INVENTION
  • However, an impact stress applied during wire boding increases with reduction in size of the metal pad. Therefore, it has been required to provide a lower structure of a metal pad, which can suppress a large strain, and thereby can prevent cracking and peeling of a film.
  • An object of the invention is to provide a semiconductor device and a method of manufacturing the same, which can prevent problems, i.e., cracking of an interlayer insulating film and a junction failure due to use of an interlayer insulating film of a low mechanical strength and a low dielectric constant.
  • A semiconductor device according to the invention includes multiple kinds of interlayer insulating films formed on a semiconductor substrate and having different elastic moduli, respectively, and a metal pad arranged on the multiple kinds of interlayer insulating films. The semiconductor device has the interlayer insulating film of a low elastic modulus having the lowest elastic modulus among the different elastic moduli and having an opening located under the metal pad, the interlayer insulating film of a not-low elastic modulus having the elastic modulus larger than the elastic modulus of the interlayer insulating film of the low elastic modulus, being layered in contact with the interlayer insulating film of the low elastic modulus and continuously extending over the opening and a region surrounding the opening, and a metal interconnection layer arranged under the metal pad, filling the opening in the interlayer insulating film of the low elastic modulus and being in contact with the interlayer insulating film of the not-low elastic modulus.
  • According to the above structure, the interlayer insulating film of the not-low elastic modulus and the metal interconnection layer are located under the metal pad, and the interlayer insulating film of the low elastic modulus is not located under the metal pad. Therefore, the interlayer insulating film of the low elastic modulus, in which a crack may occur in a wire bond, does not directly receive an impact stress caused by the wire bonding so that the crack can be prevented. It is also possible to suppress a strain, which may occur at an interface between the metal interconnection layer and the interlayer insulating film of the not-low elastic modulus, so that it is possible to prevent reliably the interlayer insulating film of the low elastic modulus from peeling at a position shifted from a position immediately under the metal pad.
  • The present invention also provides a method of manufacturing a semiconductor device having a metal pad for external electrical connection and formed on a semiconductor substrate. This manufacturing method includes the steps of forming an insulating layer of a low elastic modulus located above the semiconductor substrate, and having a smaller elastic modulus than a silicon oxide film; and providing an opening located at a portion of the insulating layer of the low elastic modulus to be used for formation of the metal pad. The method also includes the steps of forming a metal layer filling the opening and covering the insulating layer of the low elastic modulus; and effecting chemical mechanical polishing on the metal layer to expose the insulating layer of the low elastic modulus and the metal layer in the opening. The method further includes the steps of covering the metal layer subjected to the chemical mechanical polishing and the insulating layer of the low elastic modulus with an insulating layer having a larger elastic modulus than the insulating layer of the low elastic modulus; and providing the metal pad above a layer structure formed of the insulating layer of the low elastic modulus, the metal layer and the insulating layer of the not-low elastic modulus.
  • The above method can easily form a metal pad structure of high reliability.
  • The foregoing and other objects, features, aspects and advantages of the present invention will become more apparent from the following detailed description of the present invention when taken in conjunction with the accompanying drawings.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 shows a structure of a metal pad portion of a semiconductor device according to a first embodiment of the invention.
  • FIGS. 2A and 2B are cross sections taken along line II-II in FIG. 1, and show a metal interconnection layer without an aperture and a metal interconnection layer with apertures, respectively.
  • FIG. 3 shows a structure of a metal pad portion of a semiconductor device according to a second embodiment of the invention.
  • FIGS. 4A and 4B are cross sections taken along line IV-IV in FIG. 3, and show a structure having discrete apertures filled with a metal interconnection layer and a structure having stripe-shaped apertures filled with a metal interconnection layer, respectively.
  • FIG. 5 shows a structure of a metal pad portion of a semiconductor device according to a third embodiment of the invention.
  • DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • Embodiments of the invention will now be described with reference to the drawings.
  • FIG. 1 shows a structure including a metal pad and a portion surrounding it according to a first embodiment of the invention. According to the first embodiment, an underlying insulating layer 2 including elements such as transistors is formed on a silicon substrate 1, and a first interlayer insulating film 3, which has a low dielectric constant selected for suppressing an interconnection capacitance, is formed on underlying insulating layer 2. The low dielectric constant may generally be lower than that of a silicon oxide film. Since the silicon oxide film has the dielectric constant of 4.3, first interlayer insulating film 3 substantially has the dielectric constant lower than 4.3. For reducing the interconnection capacitance, it is desirable that the dielectric constant takes a lower value. For example, it is desired that interlayer insulating film 3 is made of a material having a low dielectric constant not exceeding 3.
  • First interlayer insulating film 3 of the low dielectric constant has a low mechanical strength such as a low elastic modulus, and therefore may also be referred to as a “first interlayer insulating film of a low elastic modulus”. This low elastic modulus may generally be lower than that of the silicon oxide film, and is specifically lower than 50 GPa in this embodiment. Therefore, the “interlayer insulating film of the not-low elastic modulus” already described represents an interlayer insulating film having an elastic modulus of 50 GPa or more. An “extremely large elastic modulus” represents an elastic modulus of 100 GPa or more. In many cases, the “interlayer insulating film of the not-low elastic modulus” in this description represents the interlayer insulating film having the extremely large elastic modulus unless otherwise specified. The elastic modulus can be obtained by a nano-indentation method.
  • Then, lithography and dry etching are effected on first interlayer insulating film 3 of the low dielectric constant to form an intended interconnection pattern groove (opening) 3 a, and a first copper interconnection 4 is formed in opening 3 a. Although not shown, first copper interconnection 4 is provided with barrier metal such as tantalum or tantalum nitride for the purpose of preventing diffusion of copper into the interlayer insulating film. This barrier metal covers the lower surface and the opposite side surfaces of first copper interconnection 4. Copper interconnections, which will be described below, are likewise covered with barrier metal unless otherwise specified.
  • According to this embodiment, first interlayer insulating film 3 of the low dielectric constant is formed of a carbon-doped silicon oxide film (SiOC film) formed by a plasma CVD method. The copper interconnection employed in this embodiment is formed in the following manner. First, a sputter method is executed to form a thin film of copper on the barrier metal of tantalum or tantalum nitride formed by a sputter method. Plating is then executed to form a thick film of copper on the thin film. Thus, the copper interconnection is formed of the thin film of copper formed by the sputter method and the thick film of copper formed by the plating.
  • Thereafter, Chemical Mechanical Polishing (CMP) is effected to remove the copper and barrier metal from portions not requiring them so that first copper interconnection 4 is finally formed in groove (opening) 3 a. Copper interconnection 4 may be an ordinary thin film having neither an aperture nor a space, or may be a thin film, which is internally provided with aligned apertures. Thus, on a section taken along line II-II in FIG. 1, first copper interconnection 4 may be a thin film having a solid structure as shown in FIG. 2A, or may be a thin film provided with apertures 4 a aligned therein as shown in FIG. 2B. Apertures 4 a are filled with insulating film 3 located in the same layer as copper interconnection 4. Thus, apertures 4 a are filled with first interlayer insulating film 3 of the low dielectric constant.
  • Then, first and second interlayer insulating films 5 and 6 of the not-low dielectric constant each having a dielectric constant and an elastic modulus higher than those of first interlayer insulating film 3 of the low dielectric constant. In this description, a layer formed of first interlayer insulating film 3 of the low dielectric constant, first interlayer insulating film 5 of the not-low dielectric constant and second interlayer insulating film 6 of the not-low dielectric constant is generally referred to as a “first layer.”
  • Then, a second interlayer insulating film 7 having a low dielectric constant is formed on the first layer. Then, lithography and dry etching are effected on second interlayer insulating film 7 of the low dielectric constant to form a groove (opening) 7 a of an intended interconnection pattern. The CMP processing or the like is then executed to form a second copper interconnection 8 in opening 7 a. Third and fourth interlayer insulating films 9 and 10 of the not-low dielectric constant are formed on second copper interconnection 8. Second interlayer insulating film 7 of the low dielectric constant as well as third and fourth interlayer insulating films 9 and 10 of the not-low dielectric constant form a second layer.
  • First and third interlayer insulating films 6 and 9 of the not-low dielectric constant in this embodiment may be formed of a silicon nitride film or a silicon carbide film deposited by the plasma CVD method, or may be formed of a nitrogen-doped silicon carbide film or an oxygen-doped silicon carbide film. This embodiment employs the silicon carbide films. Second and fourth interlayer insulating films 6 and 10 of the not-low dielectric constant are formed of silicon oxide films deposited by the plasma CVD method. As represented in the table 1, these silicon oxide films have a hardness and an elastic modulus higher than those of the SiOC film forming the interlayer insulating film of the low dielectric constant of the embodiment, and can effectively suppress cracks due to probing and wire bonding
  • Then, interlayer insulating films and copper interconnections providing third and fourth layers are formed in a manner similar to that for the second layer. Finally, interlayer insulating film 19 of the low dielectric constant and a copper interconnection 20 in a fifth layer are formed.
  • A first passivation film 21 is formed on the copper interconnection in the fifth layer thus formed. Then, etching is effected on first passivation film 21 in accordance with a pattern of arrangement of a connection aperture 21 a so that copper interconnection 20 in the fifth layer is exposed on the surface.
  • First passivation film 21 may be formed of a silicon nitride film, silicon oxide film or silicon oxynitride film prepared by the plasma CVD method. On first passivation film 21, an aluminum pad 22 is formed by the sputtering method, and a second passivation film 23 is formed to cover the surfaces thereof. Second passivation film 23 may likewise be formed of a silicon nitride film, silicon oxide film or silicon. oxynitride film prepared by the plasma CVD method. Second passivation film 23 is etched in accordance with an intended pattern to provide wire bond so that aluminum pad 22 is exposed. Finally, a wire bond portion 24 is formed on aluminum pad 22.
  • In a structure of a conventional metal pad, an interlayer insulating film of a low elastic modulus having a low elastic modulus is arranged under the metal pad. When the aluminum pad having the above structure is strained vertically downward, a large amount of strain occurs on an interface between portions having significantly different elastic moduli, respectively, and thus on an interface between a copper interconnection and an SiOC film, or between a silicon oxide film and an SiOC film. Consequently, an internal stress accumulated on such an interface locally increases. This increase in internal stress promotes peeling on the interface, and consequently causes cracks in the film and a junction failure (peeling) in the wire bond portion.
  • According to the structure of the semiconductor device of the embodiment, the silicon oxide film having a large elastic modulus and the interconnection of copper, which generally has an elastic modulus of about 130 GPa similarly to the silicon oxide film, are arranged immediately under the aluminum pad, and the interlayer insulating film of the low elastic modulus is not arranged immediately under the aluminum pad. Consequently, a difference in elastic modulus can be reduced by the structure of the embodiment, in which the silicon oxide film and the copper interconnection having the high elastic moduli are arranged immediately under the aluminum pad. Accordingly, it is possible to reduce an amount of vertical strain, which may occur immediately under the aluminum pad at the times of the wire bonding and test probing, and therefore it is possible to prevent a crack due to the wire bonding or test probing as well as a junction failure in the wire bond.
  • According to the above embodiment, the copper interconnections are inserted into all the five interconnection layers, respectively. However, the copper interconnection(s) may be inserted into one or some of the interconnection layers, in which case the substantially same effect can be achieved. In the latter case, it is desired to insert the copper interconnection(s) into the interconnection layer(s) near the aluminum pad.
  • In this embodiment, the silicon oxide film having the high elastic modulus is arranged as layer 21 having connection aperture 21 a. In this structure, the silicon oxide film arranged in the layer having the connection aperture is present also in portions other than the aluminum pad such as a portion, in which a metal interconnection (copper interconnection) is arranged for connecting elements together. Even in this structure, since the interlayer insulating film of the low dielectric constant is arranged between the metal interconnections, arrangement of the silicon oxide film causes only slight increase in capacitance between the interconnections. For the purpose of minimizing the capacitance between interconnections, an interlayer insulating film of a low dielectric constant may be arranged at metal interconnection portions other than the aluminum pad in the layer having the connection aperture. In this case, a silicon oxide film may be selectively arranged at a portion, which is located immediately under the aluminum pad, and a portion surrounding it in the layer having the connection aperture.
  • Second Embodiment
  • FIG. 3 shows a structure of a metal pad of a semiconductor device according to a second embodiment of the invention. A method of forming the interlayer insulating films and the copper interconnections is completely the same as that in the first embodiment, and therefore description thereof is not repeated.
  • The second embodiment of the invention differs from the first embodiment in that the copper interconnection in each layer fills the connection aperture under it. More specifically, second copper interconnection 8 in the second layer fills connection apertures 5 a and 6 a. In the third layer, a third copper interconnection 12 fills connection apertures 9 a and 10 a. Likewise, a fourth layer includes a fourth copper interconnection 16 filling connection apertures 13 a and 14 a, and a fifth layer includes fifth copper interconnection 20 filling connection apertures 17 a and 18 a. The connection apertures described above may be merely referred to as “apertures”, respectively.
  • A section taken along line IV-IV in FIG. 3 may have a structure represented by FIG. 4A or 4B. The copper interconnection may fill discrete apertures 14 a as shown in FIG. 14A, or may fill stripe-shaped apertures 14 a as shown in FIG. 4B. In either of these cases, the connection apertures are represented by the “apertures”.
  • In this embodiment, since a portion of the copper filling the connection aperture is added to the structure, the mechanical strength of the portion immediately under the aluminum pad can be larger than that in the first embodiment. This can reduce further effectively the strain due to the wire bonding or test probing. Consequently, it is possible to prevent a crack due to the wire bonding or test probing as well as a junction failure in the wire bond.
  • Third Embodiment
  • FIG. 5 shows a structure of a metal pad of a semiconductor device according to a third embodiment of the invention. A method of forming the interlayer insulating films and the copper interconnections in this embodiment is completely the same as that in the first embodiment, and therefore description thereof is not repeated. The third embodiment differs from the first embodiment in that copper interconnections 4, 8, 12, 16 and 20 arranged in openings 3 a, 7 a, 11 a, 15 a and 19 a, which are provided at the interlayer insulating films of low elastic moduli in the respective layers, do not have uniform planar sizes. More specifically, the copper interconnection in each layer has a planar size different from that of the copper interconnection(s) in a vertically neighboring layer(s). Copper interconnection 8 in the second layer has a larger planar size than copper interconnection 4 in the first layer. The copper interconnections in the third and fifth layers have a small planar size similarly to that in the first layer, and the copper interconnection in the fourth layer has a large planar size similarly to that in the second layer.
  • According to the third embodiment, since copper interconnections 4, 8, 12, 16 and 20 have alternately varying sizes, it is possible to suppress concentration of a strain around the copper interconnections. If the inserted copper interconnections have uniform planar sizes, edges of the copper interconnections are vertically aligned to each other. This increases the strain concentrated around the copper interconnections, which are in contact with the interlayer insulating films of the low dielectric constant. The staggered edges of the copper interconnections in this embodiment can suppress concentration of the strain.
  • The structure, in which the copper interconnections have the sizes varying in an alternating fashion, may be provided with the copper interconnections filling the connection apertures similarly to the second embodiment. This can achieve an effect similar to that of the second embodiment in addition to the foregoing effect of this embodiment.
  • Finally, various embodiments of the invention including the embodiments already described are set forth below.
  • The interlayer insulating film of the not-low elastic modulus may be formed of a first interlayer insulating film of a not-low elastic modulus and a second interlayer insulating film of a not-low elastic modulus, which is located above and in contact with the first interlayer insulating film, and is made of a material different from that of the first interlayer insulating film.
  • Two interlayer insulating films each having a not-low elastic modulus may be layered so that an impact energy can be damped at an interface between these two interlayer insulating films having a high strength, and a crack caused by another stress-concentrated portion can be prevented.
  • As already described repetitively, the invention is predicated on that the interlayer insulating film of the not-low elastic modulus has a larger dielectric constant than the interlayer insulating film of the low elastic modulus.
  • The interlayer insulating film of the not-low elastic modulus located in the opening under the metal pad may be provided with an aperture, which is filled by a metal interconnection layer. A metal interconnection of copper or the like has an extremely high elastic modulus of about 100 GPa or more. The structure, in which the metal interconnection filling the apertures extends vertically continuously, can achieve a high mechanical strength. It can be expected that the above structure can damp an impact energy at the interfaces between side surfaces of the apertures of the interlayer insulating films and the metal interconnection.
  • The above metal interconnection layer may be provided with an aperture, which is filled with an interlayer insulating film of a low elastic modulus located in the same layer as this metal interconnection layer. In this structure, a large difference in elastic modulus does not occur at the interface between the layers so that the mechanical strength can be improved. It can be expected to damp an impact energy at the interface between a side surface of the aperture of the metal interconnection and the interlayer insulating film.
  • Two or more layer structures, each of which includes an interlayer insulating film of a not-low elastic modulus and an interlayer insulating film of a low elastic modulus having an opening filled with the metal interconnection layer, may be layered in the opening already described. This multi-layer structure can achieve matching with many other portions forming a structure, which achieve original functions of the semiconductor device. Further, each interface in the multi-layer structure can be effective at absorbing the impact energy, e.g., at the wire bond.
  • In the above multi-layer structure, which is provided with the two or more layer structures arranged in the opening and each including the interlayer insulating film of the not-low elastic modulus and the interlayer insulating film of the low elastic modulus having the opening filled with the metal interconnection layer, the metal interconnection layers in the vertically neighboring layers may have different planar sizes, respectively. This structure can prevent vertical alignment of the edges of the metal interconnections, and thus can suppress concentration of the stress, which may be caused by metal interconnections having aligned edges.
  • Although the present invention has been described and illustrated in detail, it is clearly understood that the same is by way of illustration and example only and is not to be taken by way of limitation, the spirit and scope of the present invention being limited only by the terms of the appended claims.

Claims (11)

1-10. (canceled)
11. A semiconductor device comprising:
multiple kinds of interlayer insulating films formed on a semiconductor substrate and having different elastic moduli, respectively;
a metal pad for wire bonding arranged on said multiple kinds of interlayer insulating films;
the multiple kinds of interlayer insulating films including a first interlayer insulating film having the lowest elastic modulus among said different elastic moduli and having an opening located under said metal pad;
the multiple kinds of interlayer insulating films including a second interlayer insulating film having an elastic modulus larger than the lowest elastic modulus, being underlying and in contact with said first interlayer insulating film;
a metal interconnection layer having an elastic modulus larger than the lowest elastic modulus, arranged under said metal pad, filling the opening in said first interlayer insulating film, and being in contact with said second interlayer insulating film at a lower surface of the metal interconnection layer; and
a wire bond portion formed on the metal pad,
wherein the first interlayer insulating film is not arranged under the metal pad by arranging the metal pad in an area of the opening.
12. The semiconductor device according to claim 11, wherein said second interlayer insulating film is formed of a third interlayer insulating film of a not-low elastic modulus and a fourth interlayer insulating film of a not-low elastic modulus different in material from said first interlayer insulating film of the not-low elastic modulus.
13. The semiconductor device according to claim 12, wherein said second interlayer insulating film located under said metal pad is provided with an aperture, and the metal interconnection layer fills said aperture.
14. The semiconductor device according to claim 12, further comprising: two or more layer structures each including an interlayer insulating film of a not-low elastic modulus, and the interlayer insulating films of a low elastic modulus each having an opening filled with a metal interconnection layer.
15. The semiconductor device according to claim 12, further comprising: two or more layer structures each including an interlayer insulating film of a not-low elastic modulus, and the interlayer insulating films of the low elastic modulus each having an opening filled with a metal interconnection layer, wherein the layer structures vertically neighboring to each other have said metal interconnection layers having different planar sizes, respectively.
16. The semiconductor device according to claim 12, wherein said metal interconnection layer has an aperture, and an interlayer insulating film of the lowest elastic modulus located in the same layer structure as said metal interconnection layer having said aperture fills said aperture.
17. The semiconductor device according to claim 16, further comprising: two or more layer structures each including an interlayer insulating film of a not-low elastic modulus, and the interlayer insulating films of the low elastic modulus each having an opening filled with a metal interconnection layer, wherein the layer structures vertically neighboring to each other have said metal interconnection layers having different planar sizes, respectively.
18. The semiconductor device according to claim 11, wherein said second interlayer insulating film has a larger dielectric constant than said first interlayer insulating film.
19. The semiconductor device according to claim 18, wherein two or more layer structures each including an interlayer insulating film of a not-low elastic modulus, and an interlayer insulating film of the lowest elastic modulus having an opening filled with a metal interconnection layer, wherein the layer structures vertically neighboring to each other have said metal interconnection layers having different planar sizes, respectively.
20. A method of manufacturing a semiconductor device having a metal pad for external electrical connection and formed on a semiconductor substrate, comprising the steps of:
forming a first insulating layer located above said semiconductor substrate,
forming a second insulating layer located on said first insulating layer, and having a smaller elastic modulus than the first insulating layer and a silicon oxide film;
providing an opening in said second insulating layer exposing the first insulating layer at the bottom, and extending a whole area for formation of said metal pad in plan view;
forming a metal layer filling said opening and covering said second insulating layer, and contacting the first insulating layer at the bottom of the opening;
effecting chemical mechanical polishing on said metal layer to expose said insulating layer of the low elastic modulus and said metal layer in said opening;
providing the metal pad above a layer structure formed of said insulating layer of the low elastic modulus, the metal layer and the insulating layer of the not-low elastic modulus;
forming a wire bond portion on the metal pad.
US11/708,473 2003-09-08 2007-02-21 Semiconductor device and method of manufacturing the same Abandoned US20070145583A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/708,473 US20070145583A1 (en) 2003-09-08 2007-02-21 Semiconductor device and method of manufacturing the same

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
JPJP2003-315496 2003-09-08
JP2003315496A JP2005085939A (en) 2003-09-08 2003-09-08 Semiconductor device and its manufacturing method
US10/933,423 US7202565B2 (en) 2003-09-08 2004-09-03 Semiconductor device which employs an interlayer insulating film of a low mechanical strength and a highly reliable metal pad, and a method of manufacturing the same
US11/708,473 US20070145583A1 (en) 2003-09-08 2007-02-21 Semiconductor device and method of manufacturing the same

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/933,423 Continuation US7202565B2 (en) 2003-09-08 2004-09-03 Semiconductor device which employs an interlayer insulating film of a low mechanical strength and a highly reliable metal pad, and a method of manufacturing the same

Publications (1)

Publication Number Publication Date
US20070145583A1 true US20070145583A1 (en) 2007-06-28

Family

ID=34225204

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/933,423 Expired - Fee Related US7202565B2 (en) 2003-09-08 2004-09-03 Semiconductor device which employs an interlayer insulating film of a low mechanical strength and a highly reliable metal pad, and a method of manufacturing the same
US11/708,473 Abandoned US20070145583A1 (en) 2003-09-08 2007-02-21 Semiconductor device and method of manufacturing the same

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US10/933,423 Expired - Fee Related US7202565B2 (en) 2003-09-08 2004-09-03 Semiconductor device which employs an interlayer insulating film of a low mechanical strength and a highly reliable metal pad, and a method of manufacturing the same

Country Status (5)

Country Link
US (2) US7202565B2 (en)
JP (1) JP2005085939A (en)
KR (1) KR100605428B1 (en)
CN (1) CN100394561C (en)
TW (1) TWI253120B (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9698096B2 (en) 2013-03-22 2017-07-04 Panasonic Intellectual Property Management Co., Ltd. Semiconductor device

Families Citing this family (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2005085939A (en) * 2003-09-08 2005-03-31 Renesas Technology Corp Semiconductor device and its manufacturing method
JP4517843B2 (en) * 2004-12-10 2010-08-04 エルピーダメモリ株式会社 Semiconductor device
JP2007005536A (en) * 2005-06-23 2007-01-11 Renesas Technology Corp Semiconductor device
WO2007020688A1 (en) 2005-08-17 2007-02-22 Fujitsu Limited Semiconductor device and method for manufacturing same
US7598620B2 (en) * 2006-05-31 2009-10-06 Hebert Francois Copper bonding compatible bond pad structure and method
KR100769152B1 (en) 2006-09-25 2007-10-22 동부일렉트로닉스 주식회사 Wire pad of semiconductor device
US7598164B2 (en) * 2006-10-12 2009-10-06 Technion Research & Development Foundation Ltd. Method for direct bonding of metallic conductors to a ceramic substrate
US8912657B2 (en) 2006-11-08 2014-12-16 Rohm Co., Ltd. Semiconductor device
US7777340B2 (en) 2006-11-08 2010-08-17 Rohm Co., Ltd. Semiconductor device
KR100791080B1 (en) * 2007-01-23 2008-01-03 삼성전자주식회사 Electronic device having a metal pad structure and method of fabrication thereof
US7652379B2 (en) * 2007-07-23 2010-01-26 National Semiconductor Corporation Bond pad stacks for ESD under pad and active under pad bonding
US8581423B2 (en) * 2008-11-17 2013-11-12 Taiwan Semiconductor Manufacturing Company, Ltd. Double solid metal pad with reduced area
JP5610905B2 (en) * 2010-08-02 2014-10-22 パナソニック株式会社 Semiconductor device
KR20130001513A (en) * 2011-06-27 2013-01-04 삼성디스플레이 주식회사 Display device and method for manufacturing the same
US9773732B2 (en) 2013-03-06 2017-09-26 Taiwan Semiconductor Manufacturing Company, Ltd. Method and apparatus for packaging pad structure
CN111106084B (en) * 2018-10-25 2021-08-10 株洲中车时代半导体有限公司 Substrate metal layer structure for wire bonding and power semiconductor device

Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5149674A (en) * 1991-06-17 1992-09-22 Motorola, Inc. Method for making a planar multi-layer metal bonding pad
US5736791A (en) * 1995-02-07 1998-04-07 Mitsubishi Denki Kabushiki Kaisha Semiconductor device and bonding pad structure therefor
US5739587A (en) * 1995-02-21 1998-04-14 Seiko Epson Corporation Semiconductor device having a multi-latered wiring structure
US6486557B1 (en) * 2000-02-29 2002-11-26 International Business Machines Corporation Hybrid dielectric structure for improving the stiffness of back end of the line structures
US6492200B1 (en) * 1998-06-12 2002-12-10 Hyundai Electronics Industries Co., Inc. Semiconductor chip package and fabrication method thereof
US20040058520A1 (en) * 2002-09-20 2004-03-25 Burrell Lloyd G. Support structures for wirebond regions of contact pads over low modulus materials
US20050253271A1 (en) * 2003-05-21 2005-11-17 Yoshihiro Nakata Semiconductor apparatus
US7202565B2 (en) * 2003-09-08 2007-04-10 Renesas Technology Corp. Semiconductor device which employs an interlayer insulating film of a low mechanical strength and a highly reliable metal pad, and a method of manufacturing the same

Family Cites Families (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2916326B2 (en) 1992-06-11 1999-07-05 三菱電機株式会社 Pad structure of semiconductor device
US6143396A (en) * 1997-05-01 2000-11-07 Texas Instruments Incorporated System and method for reinforcing a bond pad
JP3121311B2 (en) 1998-05-26 2000-12-25 日本電気株式会社 Multilayer wiring structure, semiconductor device having the same, and manufacturing method thereof
US6232662B1 (en) * 1998-07-14 2001-05-15 Texas Instruments Incorporated System and method for bonding over active integrated circuits
US6037668A (en) 1998-11-13 2000-03-14 Motorola, Inc. Integrated circuit having a support structure
JP2000183104A (en) 1998-12-15 2000-06-30 Texas Instr Inc <Ti> Method and system for bonding on integrated circuit
JP3727818B2 (en) 1999-03-19 2005-12-21 株式会社東芝 Wiring structure of semiconductor device and method for forming the same
TW444252B (en) * 1999-03-19 2001-07-01 Toshiba Corp Semiconductor apparatus and its fabricating method
JP2001085465A (en) 1999-09-16 2001-03-30 Matsushita Electronics Industry Corp Semiconductor device
US6495917B1 (en) 2000-03-17 2002-12-17 International Business Machines Corporation Method and structure of column interconnect
JP2001267323A (en) 2000-03-21 2001-09-28 Matsushita Electric Ind Co Ltd Semiconductor device and its manufacturing method
US20030020163A1 (en) 2001-07-25 2003-01-30 Cheng-Yu Hung Bonding pad structure for copper/low-k dielectric material BEOL process

Patent Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5149674A (en) * 1991-06-17 1992-09-22 Motorola, Inc. Method for making a planar multi-layer metal bonding pad
US5736791A (en) * 1995-02-07 1998-04-07 Mitsubishi Denki Kabushiki Kaisha Semiconductor device and bonding pad structure therefor
US5739587A (en) * 1995-02-21 1998-04-14 Seiko Epson Corporation Semiconductor device having a multi-latered wiring structure
US6492200B1 (en) * 1998-06-12 2002-12-10 Hyundai Electronics Industries Co., Inc. Semiconductor chip package and fabrication method thereof
US6486557B1 (en) * 2000-02-29 2002-11-26 International Business Machines Corporation Hybrid dielectric structure for improving the stiffness of back end of the line structures
US20040058520A1 (en) * 2002-09-20 2004-03-25 Burrell Lloyd G. Support structures for wirebond regions of contact pads over low modulus materials
US20050253271A1 (en) * 2003-05-21 2005-11-17 Yoshihiro Nakata Semiconductor apparatus
US7202565B2 (en) * 2003-09-08 2007-04-10 Renesas Technology Corp. Semiconductor device which employs an interlayer insulating film of a low mechanical strength and a highly reliable metal pad, and a method of manufacturing the same

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9698096B2 (en) 2013-03-22 2017-07-04 Panasonic Intellectual Property Management Co., Ltd. Semiconductor device

Also Published As

Publication number Publication date
CN100394561C (en) 2008-06-11
KR20050025916A (en) 2005-03-14
US7202565B2 (en) 2007-04-10
TWI253120B (en) 2006-04-11
KR100605428B1 (en) 2006-07-28
US20050054188A1 (en) 2005-03-10
CN1595621A (en) 2005-03-16
JP2005085939A (en) 2005-03-31
TW200518228A (en) 2005-06-01

Similar Documents

Publication Publication Date Title
US20070145583A1 (en) Semiconductor device and method of manufacturing the same
US7459792B2 (en) Via layout with via groups placed in interlocked arrangement
US7397125B2 (en) Semiconductor device with bonding pad support structure
US7323784B2 (en) Top via pattern for bond pad structure
US6650010B2 (en) Unique feature design enabling structural integrity for advanced low K semiconductor chips
US6864583B2 (en) Wiring structure of semiconductor device
KR100812731B1 (en) Interconnects with harmonized stress and methods for fabricating the same
US7652378B2 (en) Aluminum-based interconnection in bond pad layer
US8310056B2 (en) Semiconductor device
US8421236B2 (en) Semiconductor device
US20060006547A1 (en) Semiconductor device and a method of manufacturing the semiconductor device
US20070096322A1 (en) Interconnection structure of semiconductor device
US20060099823A1 (en) Active area bonding compatible high current structures
US8698312B2 (en) Semiconductor device including a hybrid metallization layer stack for enhanced mechanical strength during and after packaging
JP2000340569A (en) Wiring structre of semiconductor device and formation method thereof
US6566244B1 (en) Process for improving mechanical strength of layers of low k dielectric material
US11929296B2 (en) Relating to passivation layers
US20080054478A1 (en) Semiconductor Device and Fabricating Method Thereof

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION