US20040232493A1 - Integrated circuits having channel regions with different ion levels - Google Patents

Integrated circuits having channel regions with different ion levels Download PDF

Info

Publication number
US20040232493A1
US20040232493A1 US10/868,049 US86804904A US2004232493A1 US 20040232493 A1 US20040232493 A1 US 20040232493A1 US 86804904 A US86804904 A US 86804904A US 2004232493 A1 US2004232493 A1 US 2004232493A1
Authority
US
United States
Prior art keywords
region
implantation
ion
channel
substrate
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/868,049
Inventor
Gwan-Hyeob Koh
Ki-nam Kim
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US10/868,049 priority Critical patent/US20040232493A1/en
Publication of US20040232493A1 publication Critical patent/US20040232493A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • H10B12/01Manufacture or treatment
    • H10B12/02Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
    • H10B12/05Making the transistor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
    • H01L27/10Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/823418MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the source or drain structures, e.g. specific source or drain implants or silicided source or drain structures or raised source or drain structures
    • H01L21/823425MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the source or drain structures, e.g. specific source or drain implants or silicided source or drain structures or raised source or drain structures manufacturing common source or drain regions between a plurality of conductor-insulator-semiconductor structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/823481MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type isolation region manufacturing related aspects, e.g. to avoid interaction of isolation region with adjacent structure

Definitions

  • the present invention relates to methods of forming integrated circuits and to integrated circuits in general, and more particularly, to methods of forming integrated circuit memory devices using ion implantation and to integrated circuits formed using same.
  • DRAMs dynamic random access memories
  • data can be recorded by storing charge in a capacitor of a memory cell.
  • the data may need to be refreshed periodically.
  • Data retention time is one of the characteristics used to determine the performance of DRAMs.
  • One of the factors that influences data retention time is junction leakage current.
  • Junction leakage current can be produced by an electric field at a pn junction boundary or by substrate defects in a depletion region. Decreasing the junction leakage current may increase data retention time and thereby improve the performance of DRAMs.
  • the size of a transistor included therein may decrease. Decreasing the size of a transistor may decrease the length of a channel region, thereby causing short channel effects such as a decrease in the threshold voltage V T of the transistor.
  • a doping concentration can be increased gradually during channel ion-implantation to compensate for a decrease in V T and thereby adjust V T to a proper level.
  • the dopant implanted during the channel ion-implantation may have a polarity that is opposite a dopant that is ion-implanted into the source/drain region, an electric field at the pn junction boundary may be increased, thereby increasing junction leakage current. Consequently, data retention time may be decreased.
  • channel ion-implantation performed at a high concentration may increase junction capacitance. As a result, when charge stored in the capacitors of memory cells is read, the information may be affected by noise, so that a sensing margin is decreased.
  • boron ions are implanted in the exposed region and then boron difluoride ions are implanted in the exposed region.
  • a gate electrode can be formed on the channel region and a contact can be formed on the shielded region. Source and drain regions can be formed in the channel region self aligned to the gate electrode.
  • FIGS. 1, 2A and 2 B are a cross-sectional views that illustrate conventional methods of forming channel regions in integrated circuit memory devices using ion implantation.
  • FIGS. 3A through 8 are diagrams that illustrate embodiments of methods for forming channel regions in integrated circuits and integrated circuit according to the present invention.
  • FIG. 9 is a graph that illustrates electrical characteristics of integrated circuits formed using embodiments of methods according to the present invention and conventional integrated circuits.
  • FIG. 3A is a top view of a integrated circuit substrate 100 in which an isolation region 102 is formed using a trench isolation method.
  • FIG. 3B is a cross-sectional view of FIG. 3A taken along the line III-III′.
  • a well (not shown) and a channel stop layer 106 are formed in the integrated circuit substrate 100 using an ion-implantation method in which an active region 104 is defined by the isolation region 102 .
  • the active region 104 includes two portions 104 a that are spaced apart from one another and on which gate electrodes can be subsequently formed.
  • the active region 104 also includes two portions 104 c each located between respective ones of the portions 104 a and the isolation region 102 adjacent thereto and on which storage node contacts of a capacitor can be subsequently formed.
  • the active region 104 further includes a portion 104 b between the two portions 104 a on which a bit line contact can be subsequently formed.
  • FIG. 4A is a top view of the integrated circuit substrate 100 including the isolation region 102 therein and having a channel ion-implantation mask 110 thereon.
  • FIG. 4B is a cross-sectional view of FIG. 4A taken along the line IV-IV′.
  • the mask pattern 110 is formed on the isolation region 102 and extends onto a portion of the substrate 100 adjacent to the isolation region 102 to shield the portions 104 c of the substrate 100 adjacent to the isolation region.
  • the shielded portions 104 c of the substrate 100 extend about 0.4 mm microns beyond the isolation region 102 and may be controlled with a range of about 0.1 mm to 0.18 mm.
  • the mask pattern 110 also includes an opening 112 that exposes the portions 104 a and 104 b of the active region 104 .
  • the mask pattern 110 can be formed to completely shield the entire portion 104 c .
  • the mask pattern 110 can be formed, for example, of a photoresist film.
  • a p-type dopant 120 is implanted into the integrated circuit substrate 100 using the mask pattern 110 as an ion-implantation mask, thereby forming a channel region 122 in the portions 104 a and 104 b of the active region 104 .
  • the p-type dopant 120 may be formed of boron ions or boron difluoride ions.
  • the channel implantation may be performed two or more times to form the channel region 122 . For example, a first channel ion-implantation can be performed using boron ions and a second local channel ion-implantation process can be performed thereafter using boron difluoride ions to form the channel ion-implantation region 122 .
  • ion energies and ion implantation concentrations per unit area may be controlled.
  • the substrate may have different ion concentration distributions depending on the depth of the substrate after an ion implantation process. Further, the ion concentration distributions in the substrate may be changed after a subsequent heat treatment.
  • the level of ion concentration can be known accurately for the dimension ions/cm 2 , and can be estimated for the dimension ions/cm 3 .
  • the first and second levels of ion concentrations resulting from a channel ion implantation can be about 1 ⁇ 10 17 ions/cm 3 .
  • the first and second levels of ion concentrations can be about 5 ⁇ 10 12 to 15 ⁇ 10 12 ions/cm 2 .
  • the mask pattern 110 is removed, and a gate electrode 130 is formed on the portion 104 a .
  • a silicon nitride film pattern 132 which can be used as an etching mask to form the gate electrode 130 , can remain on the upper surface of the gate electrode 130 .
  • a nitride spacer 134 is formed on the sidewalls of the gate electrode 130 and the silicon nitride film pattern 132 . Thereafter, an n-type dopant 140 is ion-implanted into the integrated circuit substrate 100 to form source/drain regions 142 a and 142 b in the portions 104 b and 104 c , respectively. It will be understood by those having skill in the art that the source/drain regions 142 a and 142 b can be formed to have a lightly doped drain (LDD) structure.
  • LDD lightly doped drain
  • a contact plug for connecting the source/drain region 142 a to a bit line is formed on the source/drain region 142 a
  • a contact plug for connecting the source/drain region 142 b to a storage node of a capacitor is formed on the source/drain region 142 b .
  • the channel region 122 is positioned below the two gate electrodes 130 and a bit line contact, which is formed in the portion 104 b between the two gate electrodes 130 , but is not positioned below a storage node contact of a capacitor formed in the portion 104 c . Accordingly, the effect of the channel ion-implantation on the source/drain region 142 b may be reduced.
  • junction leakage current may be produced in the source/drain region 142 a below the bit line contact due to the effect of the channel ion-implantation region 122 , but the effects of such leakage current can be ignored.
  • a contact plug 150 a is formed on the portion 104 b to connect to the source/drain region 142 a
  • a contact plug 150 b is formed on the portion 104 c to be connected to the source/drain region 142 b
  • Each of the contact plugs 150 a and 150 b is formed self-aligned to each gate electrode 130 .
  • the contact plug 150 a connects the source/drain region 142 a to a bit line
  • the contact plug 150 b connects the source/drain region 142 b to a storage node of a capacitor.
  • the source/drain region 142 b may not be influenced by channel ion-implantation used to adjust V T of a transistor to a proper level, thereby decreasing junction leakage current. Consequently, sheet resistance at a junction area can be decreased so that the saturation current of a transistor can be increased. In addition, junction capacitance can be decreased so that the floating capacitance of the bit line can be decreased.
  • FIG. 9 is a graph illustrates the electrical characteristics of integrated circuit memory devices formed using embodiments of methods according to the present invention.
  • boron ions were implanted into a portion over which a gate electrode would be formed and into a portion where a source/drain region connected to a bit line contact would be formed in an active region at a dose of about 1.0E13/cm 2 and with ion-implantation energy of about 30 KeV in a first local ion-implantation step. Then boron difluoride ions were implanted into the portion over which the gate electrode would be formed and the portion where the source/drain region connected to the bit line contact would be formed in the active region at a dose of about 1.2E13/cm 2 and with ion-implantation energy of about 30 KeV in a second local ion-implantation process.
  • boron ions were implanted into a portion over which a gate electrode would be formed and into a portion where a source/drain region connected to a bit line contact would be formed in an active region at a dose of about 1.0E13/cm 2 and with ion-implantation energy of about 30 KeV in a first local ion-implantation step, and then boron difluoride ions were implanted into only the portion over which the gate electrode would be formed and the portion where the source/drain region connecting to the bit line contact would be formed in the active region at a dose of about 1.5E13/cm 2 and with ion-implantation energy of about 30 KeV in a second local ion-implantation process.
  • the number of failed cells in an integrated circuit memory device manufactured by local channel ion-implantation on an active region according to the present invention can be reduced by about 20-30% compared to a integrated circuit memory device formed using conventional channel ion-implantation throughout an active region according to a conventional method.
  • a mask pattern can be formed to include an opening which exposes a portion of the substrate where a gate electrode is formed and a portion where a source/drain region connected to a bit line contact is formed in an active region of a integrated circuit substrate. Ions can be implanted through the mask to adjust V T of a cell transistor to a proper level. A source/drain region connected to a storage node contact of a capacitor, may not be affected by the channel ion-implantation. As a result, damage to a substrate or an increase in junction leakage current due to an increase in an electric field can be reduced near a source/drain region connected to a storage node contact. In addition, sheet resistance in a junction area can be reduced, thereby increasing the saturation current of a cell transistor, and junction capacitance can be reduced, thereby decreasing the floating capacitance of a bit line.

Abstract

Methods of forming a channel region between isolation regions of an integrated circuit substrate are disclosed. In particular, a mask can be formed on an isolation region that extends onto a portion of the substrate adjacent to the isolation region to provide a shielded portion of the substrate adjacent to the isolation region and an exposed portion of the substrate spaced apart from the isolation region having the shielded portion therebetween. A channel region can be formed in the exposed portion of the substrate. Related integrated circuits are also discussed.

Description

    RELATED APPLICATIONS
  • This application is a divisional of U.S. application Ser. No. 09/891,905, filed Jun. 26, 2001, which claims priority from Korean Application No. 2000-35707, filed Jun. 27, 2000, the disclosure of which is hereby incorporated herein by reference.[0001]
  • FIELD OF THE INVENTION
  • The present invention relates to methods of forming integrated circuits and to integrated circuits in general, and more particularly, to methods of forming integrated circuit memory devices using ion implantation and to integrated circuits formed using same. [0002]
  • BACKGROUND
  • In dynamic random access memories (DRAMs), data can be recorded by storing charge in a capacitor of a memory cell. To keep data recorded in DRAMs, the data may need to be refreshed periodically. Data retention time is one of the characteristics used to determine the performance of DRAMs. One of the factors that influences data retention time is junction leakage current. Junction leakage current can be produced by an electric field at a pn junction boundary or by substrate defects in a depletion region. Decreasing the junction leakage current may increase data retention time and thereby improve the performance of DRAMs. [0003]
  • As the integration density of DRAMs increases, the size of a transistor included therein may decrease. Decreasing the size of a transistor may decrease the length of a channel region, thereby causing short channel effects such as a decrease in the threshold voltage V[0004] T of the transistor. A doping concentration can be increased gradually during channel ion-implantation to compensate for a decrease in VT and thereby adjust VT to a proper level.
  • FIG. 1 is a cross-sectional view of a conventional channel ion-implantation used to adjust V[0005] T. A p-type dopant can be ion-implanted into an entire p-type integrated circuit substrate 10, including a isolation region 12, to form a doping region 20 without using an ion-implantation mask. Thereafter, a gate electrode 24 and an n-type source/drain region 26 can be formed.
  • When the channel ion-implantation is performed throughout the [0006] entire substrate 10, as shown in FIG. 1, the source/drain region 26 can be influenced by the doping region 20 formed by the channel ion-implantation. In this case, when the doping concentration is increased during the channel ion-implantation to prevent a short channel effect, substrate defects may occur between the isolation region 12 and the source/drain region 26 or in a depletion region.
  • Since the dopant implanted during the channel ion-implantation may have a polarity that is opposite a dopant that is ion-implanted into the source/drain region, an electric field at the pn junction boundary may be increased, thereby increasing junction leakage current. Consequently, data retention time may be decreased. Moreover, channel ion-implantation performed at a high concentration may increase junction capacitance. As a result, when charge stored in the capacitors of memory cells is read, the information may be affected by noise, so that a sensing margin is decreased. [0007]
  • FIGS. 2A and 2B are cross-sectional views that illustrate conventional channel ion-implantation to adjust V[0008] T. A doping region 50 can be formed by implanting a p-type dopant 46 into only a region where a gate electrode 54 will be formed on an integrated circuit substrate 40, using a reverse gate pattern 44, formed of a photoresist film, as an ion-implantation mask. Thereafter, the gate electrode 54 can be formed on the doping region 50.
  • According to some conventional methods described with reference to FIGS. 2A and 2B, as the integration density of devices increases, it may become difficult to form the [0009] reverse gate pattern 44 used as a channel ion-implantation mask. In addition, when conventional methods are applied to the manufacturing of devices having a small pitch between gate electrodes 54, various problems can be caused by the misalignment of the mask or by variation in the critical dimension in a channel ion-implantation step or a gate electrode-patterning step followed by the channel ion-implantation step. For example, when the reverse gate pattern 44 is misaligned, the doping region 50 formed at the edge of an isolation region 42 may be affected by the junction leakage current. Accordingly, the operation of a device may be adversely affected.
  • In other conventional methods, channel ion-implantation can be performed using a reverse gate pattern as shown in FIG. 2A, and then a gate electrode may be formed to be self-aligned to the reverse gate pattern. However, in this method it may be difficult to form the structure of a gate electrode having multiple layers. In addition, processes of forming self-aligned contacts, such as a landing pad self-aligned with respect to a gate electrode may be impracticable. [0010]
  • SUMMARY OF THE INVENTION
  • Embodiments of methods according to the present invention may allow a channel region to be formed between isolation regions of an integrated circuit substrate. Pursuant to these embodiments, a mask can be formed on an isolation region that extends onto a portion of the substrate adjacent to the isolation region to provide a shielded portion of the substrate adjacent to the isolation region and an exposed portion of the substrate spaced apart from the isolation region having the shielded portion therebetween. A channel region can be formed in the exposed portion of the substrate. [0011]
  • In some embodiments according to the present invention, a first level of ions can be implanted in the shielded region adjacent to the isolation region. A second level of ions can be implanted in the channel region spaced apart from the isolation region, wherein the second level is greater than the first level. [0012]
  • In some embodiments according to the present invention, boron ions are implanted in the exposed region and then boron difluoride ions are implanted in the exposed region. In some embodiments according to the present invention, a gate electrode can be formed on the channel region and a contact can be formed on the shielded region. Source and drain regions can be formed in the channel region self aligned to the gate electrode. [0013]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIGS. 1, 2A and [0014] 2B are a cross-sectional views that illustrate conventional methods of forming channel regions in integrated circuit memory devices using ion implantation.
  • FIGS. 3A through 8 are diagrams that illustrate embodiments of methods for forming channel regions in integrated circuits and integrated circuit according to the present invention. [0015]
  • FIG. 9 is a graph that illustrates electrical characteristics of integrated circuits formed using embodiments of methods according to the present invention and conventional integrated circuits.[0016]
  • DETAILED DESCRIPTION OF THE PRESENT INVENTION
  • The present invention now will be described more fully hereinafter with reference to the accompanying drawings, in which preferred embodiments of the invention are shown. This invention may, however, be embodied in many different forms and should not be construed as limited to the embodiments set forth herein; rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the invention to those skilled in the art. In the drawings, the thickness of layers and regions are exaggerated for clarity. It will be understood that when an element such as a layer, region or substrate is referred to as being “on” another element, it can be directly on the other element or intervening elements may also be present. Like numbers refer to like elements throughout. [0017]
  • FIG. 3A is a top view of a integrated [0018] circuit substrate 100 in which an isolation region 102 is formed using a trench isolation method. FIG. 3B is a cross-sectional view of FIG. 3A taken along the line III-III′. As shown in FIGS. 3A and 3B, a well (not shown) and a channel stop layer 106 are formed in the integrated circuit substrate 100 using an ion-implantation method in which an active region 104 is defined by the isolation region 102. The active region 104 includes two portions 104 a that are spaced apart from one another and on which gate electrodes can be subsequently formed. The active region 104 also includes two portions 104 c each located between respective ones of the portions 104 a and the isolation region 102 adjacent thereto and on which storage node contacts of a capacitor can be subsequently formed. The active region 104 further includes a portion 104 b between the two portions 104 a on which a bit line contact can be subsequently formed.
  • FIG. 4A is a top view of the [0019] integrated circuit substrate 100 including the isolation region 102 therein and having a channel ion-implantation mask 110 thereon. FIG. 4B is a cross-sectional view of FIG. 4A taken along the line IV-IV′. As shown in FIGS. 4A and 4B, the mask pattern 110 is formed on the isolation region 102 and extends onto a portion of the substrate 100 adjacent to the isolation region 102 to shield the portions 104 c of the substrate 100 adjacent to the isolation region. In some embodiments, the shielded portions 104 c of the substrate 100 extend about 0.4 mm microns beyond the isolation region 102 and may be controlled with a range of about 0.1 mm to 0.18 mm.
  • The [0020] mask pattern 110 also includes an opening 112 that exposes the portions 104 a and 104 b of the active region 104. The mask pattern 110 can be formed to completely shield the entire portion 104 c. The mask pattern 110 can be formed, for example, of a photoresist film.
  • Referring to FIG. 5, a p-[0021] type dopant 120 is implanted into the integrated circuit substrate 100 using the mask pattern 110 as an ion-implantation mask, thereby forming a channel region 122 in the portions 104 a and 104 b of the active region 104. The p-type dopant 120 may be formed of boron ions or boron difluoride ions. The channel implantation may be performed two or more times to form the channel region 122. For example, a first channel ion-implantation can be performed using boron ions and a second local channel ion-implantation process can be performed thereafter using boron difluoride ions to form the channel ion-implantation region 122. In some embodiments of ion implantation according to the present invention, ion energies and ion implantation concentrations per unit area may be controlled. The substrate may have different ion concentration distributions depending on the depth of the substrate after an ion implantation process. Further, the ion concentration distributions in the substrate may be changed after a subsequent heat treatment. Thus, the level of ion concentration can be known accurately for the dimension ions/cm2, and can be estimated for the dimension ions/cm3. In some embodiment of the present invention, the first and second levels of ion concentrations resulting from a channel ion implantation can be about 1×1017 ions/cm3. The first and second levels of ion concentrations can be about 5×1012 to 15×1012 ions/cm2.
  • Referring to FIG. 6, the [0022] mask pattern 110 is removed, and a gate electrode 130 is formed on the portion 104 a. A silicon nitride film pattern 132, which can be used as an etching mask to form the gate electrode 130, can remain on the upper surface of the gate electrode 130.
  • Referring to FIG. 7, a [0023] nitride spacer 134 is formed on the sidewalls of the gate electrode 130 and the silicon nitride film pattern 132. Thereafter, an n-type dopant 140 is ion-implanted into the integrated circuit substrate 100 to form source/ drain regions 142 a and 142 b in the portions 104 b and 104 c, respectively. It will be understood by those having skill in the art that the source/ drain regions 142 a and 142 b can be formed to have a lightly doped drain (LDD) structure.
  • A contact plug for connecting the source/[0024] drain region 142 a to a bit line is formed on the source/drain region 142 a, and a contact plug for connecting the source/drain region 142 b to a storage node of a capacitor is formed on the source/drain region 142 b. As illustrated in FIG. 5, the channel region 122 is positioned below the two gate electrodes 130 and a bit line contact, which is formed in the portion 104 b between the two gate electrodes 130, but is not positioned below a storage node contact of a capacitor formed in the portion 104 c. Accordingly, the effect of the channel ion-implantation on the source/drain region 142 b may be reduced. Therefore, damage from the channel ion-implantation (and/or an increase in junction leakage current or junction capacitance) due to an increase in an electric field can be prevented, thereby increasing data retention time. Junction leakage current may be produced in the source/drain region 142 a below the bit line contact due to the effect of the channel ion-implantation region 122, but the effects of such leakage current can be ignored.
  • Referring to FIG. 8, a [0025] contact plug 150 a is formed on the portion 104 b to connect to the source/drain region 142 a, and a contact plug 150 b is formed on the portion 104 c to be connected to the source/drain region 142 b. Each of the contact plugs 150 a and 150 b is formed self-aligned to each gate electrode 130. The contact plug 150 a connects the source/drain region 142 a to a bit line, and the contact plug 150 b connects the source/drain region 142 b to a storage node of a capacitor.
  • As described above, according to embodiments of methods of forming integrated circuits, the source/[0026] drain region 142 b may not be influenced by channel ion-implantation used to adjust VT of a transistor to a proper level, thereby decreasing junction leakage current. Consequently, sheet resistance at a junction area can be decreased so that the saturation current of a transistor can be increased. In addition, junction capacitance can be decreased so that the floating capacitance of the bit line can be decreased.
  • FIG. 9 is a graph illustrates the electrical characteristics of integrated circuit memory devices formed using embodiments of methods according to the present invention. An integrated circuit memory device according to the present invention, as shown in FIG. 8, was used to obtain the estimated results shown in FIG. 9. [0027]
  • During channel ion-implantation, boron ions were implanted into a portion over which a gate electrode would be formed and into a portion where a source/drain region connected to a bit line contact would be formed in an active region at a dose of about 1.0E13/cm[0028] 2 and with ion-implantation energy of about 30 KeV in a first local ion-implantation step. Then boron difluoride ions were implanted into the portion over which the gate electrode would be formed and the portion where the source/drain region connected to the bit line contact would be formed in the active region at a dose of about 1.2E13/cm2 and with ion-implantation energy of about 30 KeV in a second local ion-implantation process. This case is represented by—in the graph of FIG. 9. In another case, dual channel ion-implantation was performed under the same conditions as the above case, but channel ion-implantation was performed on an entire active region as in the prior art described in FIG. 1. This case is represented by—in the graph of FIG. 9. The two cases are represented by the numbers of accumulated failed cells according to refresh time.
  • In addition, during channel ion-implantation, boron ions were implanted into a portion over which a gate electrode would be formed and into a portion where a source/drain region connected to a bit line contact would be formed in an active region at a dose of about 1.0E13/cm[0029] 2 and with ion-implantation energy of about 30 KeV in a first local ion-implantation step, and then boron difluoride ions were implanted into only the portion over which the gate electrode would be formed and the portion where the source/drain region connecting to the bit line contact would be formed in the active region at a dose of about 1.5E13/cm2 and with ion-implantation energy of about 30 KeV in a second local ion-implantation process. This case is represented by -∇- in the graph of FIG. 9. In another case, dual channel ion-implantation was performed under the same conditions as the above case, but the channel ion-implantation was performed on an entire active region as in the prior art described in FIG. 1. This case is represented by—in the graph of FIG. 9. The two cases are represented by the numbers of accumulated failed cells according to refresh time.
  • As shown in FIG. 9, the number of failed cells in an integrated circuit memory device manufactured by local channel ion-implantation on an active region according to the present invention can be reduced by about 20-30% compared to a integrated circuit memory device formed using conventional channel ion-implantation throughout an active region according to a conventional method. [0030]
  • In embodiments of methods of forming integrated circuit memory devices according to the present invention, a mask pattern can be formed to include an opening which exposes a portion of the substrate where a gate electrode is formed and a portion where a source/drain region connected to a bit line contact is formed in an active region of a integrated circuit substrate. Ions can be implanted through the mask to adjust V[0031] T of a cell transistor to a proper level. A source/drain region connected to a storage node contact of a capacitor, may not be affected by the channel ion-implantation. As a result, damage to a substrate or an increase in junction leakage current due to an increase in an electric field can be reduced near a source/drain region connected to a storage node contact. In addition, sheet resistance in a junction area can be reduced, thereby increasing the saturation current of a cell transistor, and junction capacitance can be reduced, thereby decreasing the floating capacitance of a bit line.
  • In the drawings and specification, there have been disclosed typical preferred embodiments of the invention and, although specific terms are employed, they are used in a generic and descriptive sense only and not for purposes of limitation, the scope of the invention being set forth in the following claims. [0032]

Claims (2)

What is claimed:
1. An integrated circuit comprising:
a substrate having an isolation region therein;
a channel region in the substrate having a first portion adjacent to the isolation region having a first level of ions therein and having a second portion spaced apart from the isolation region and having the first portion therebetween, the second portion having a second level of ions therein.
2. An integrated circuit according to claim 5 further comprising:
a gate electrode on the second portion;
a contact on the first portion; and
source and drain regions on the channel region self aligned to the gate electrode.
US10/868,049 2000-06-27 2004-06-15 Integrated circuits having channel regions with different ion levels Abandoned US20040232493A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/868,049 US20040232493A1 (en) 2000-06-27 2004-06-15 Integrated circuits having channel regions with different ion levels

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
KR1020000035707A KR100351055B1 (en) 2000-06-27 2000-06-27 Method of manufacturing semiconductor memory device using mask pattern for channel ion implantation
KR00-35707 2000-06-27
US09/891,905 US6767787B2 (en) 2000-06-27 2001-06-26 Methods of forming integrated circuits using masks to provide ion implantation shielding to portions of a substrate adjacent to an isolation region therein
US10/868,049 US20040232493A1 (en) 2000-06-27 2004-06-15 Integrated circuits having channel regions with different ion levels

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/891,905 Division US6767787B2 (en) 2000-06-27 2001-06-26 Methods of forming integrated circuits using masks to provide ion implantation shielding to portions of a substrate adjacent to an isolation region therein

Publications (1)

Publication Number Publication Date
US20040232493A1 true US20040232493A1 (en) 2004-11-25

Family

ID=19674226

Family Applications (2)

Application Number Title Priority Date Filing Date
US09/891,905 Expired - Fee Related US6767787B2 (en) 2000-06-27 2001-06-26 Methods of forming integrated circuits using masks to provide ion implantation shielding to portions of a substrate adjacent to an isolation region therein
US10/868,049 Abandoned US20040232493A1 (en) 2000-06-27 2004-06-15 Integrated circuits having channel regions with different ion levels

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US09/891,905 Expired - Fee Related US6767787B2 (en) 2000-06-27 2001-06-26 Methods of forming integrated circuits using masks to provide ion implantation shielding to portions of a substrate adjacent to an isolation region therein

Country Status (4)

Country Link
US (2) US6767787B2 (en)
JP (1) JP2002043439A (en)
KR (1) KR100351055B1 (en)
TW (1) TW508755B (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11690213B2 (en) 2020-09-07 2023-06-27 Samsung Electronics Co., Ltd. Semiconductor devices having a decreasing height gate structure

Families Citing this family (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7301748B2 (en) 1997-04-08 2007-11-27 Anthony Anthony A Universal energy conditioning interposer with circuit architecture
US7321485B2 (en) 1997-04-08 2008-01-22 X2Y Attenuators, Llc Arrangement for energy conditioning
US7336468B2 (en) 1997-04-08 2008-02-26 X2Y Attenuators, Llc Arrangement for energy conditioning
US9054094B2 (en) 1997-04-08 2015-06-09 X2Y Attenuators, Llc Energy conditioning circuit arrangement for integrated circuit
KR100713905B1 (en) * 2001-06-29 2007-05-07 주식회사 하이닉스반도체 Method for fabricating semiconductor device
KR100557997B1 (en) * 2003-01-29 2006-03-06 삼성전자주식회사 Method of fabricating semiconductor device including landing pad
US7675729B2 (en) 2003-12-22 2010-03-09 X2Y Attenuators, Llc Internally shielded energy conditioner
KR100593445B1 (en) * 2004-02-13 2006-06-28 삼성전자주식회사 Transistors having a channel region between the channel portion holes and manufacturing methods thereof
KR100596851B1 (en) * 2004-09-02 2006-07-05 주식회사 하이닉스반도체 Cell channel ion-implant method of semiconductor device
KR100564434B1 (en) * 2004-12-03 2006-03-28 주식회사 하이닉스반도체 Recess gate and the forming method thereof
WO2006093831A2 (en) 2005-03-01 2006-09-08 X2Y Attenuators, Llc Energy conditioner with tied through electrodes
JP2008535207A (en) 2005-03-01 2008-08-28 エックストゥーワイ アテニュエイターズ,エルエルシー Regulator with coplanar conductor
CN101395683A (en) 2006-03-07 2009-03-25 X2Y衰减器有限公司 Energy conditioner structures
KR20080063882A (en) * 2007-01-03 2008-07-08 주식회사 하이닉스반도체 Method for fabricating semiconductor device
JP5608313B2 (en) * 2007-03-16 2014-10-15 ピーエスフォー ルクスコ エスエイアールエル Manufacturing method of semiconductor device
CN101459137B (en) * 2007-12-13 2011-03-23 中芯国际集成电路制造(上海)有限公司 DRAM unit transistor device and method
US8421127B2 (en) * 2011-07-15 2013-04-16 Windbond Electronics Corp. Semiconductor device and method for fabricating the same
CN110880300B (en) 2018-09-06 2021-03-05 上海和辉光电股份有限公司 Display mother board, display panel and preparation method of display panel
CN111816658B (en) * 2019-04-10 2022-06-10 长鑫存储技术有限公司 Memory and forming method thereof

Citations (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5395784A (en) * 1993-04-14 1995-03-07 Industrial Technology Research Institute Method of manufacturing low leakage and long retention time DRAM
US5789787A (en) * 1996-09-03 1998-08-04 Advanced Micro Devices, Inc. Asymmetrical N-channel and P-channel devices
US5841168A (en) * 1996-11-04 1998-11-24 Advanced Micro Devices, Inc. High performance asymmetrical MOSFET structure and method of making the same
US5936277A (en) * 1995-10-31 1999-08-10 Nkk Corporation MOS transistor with impurity-implanted region
US6008085A (en) * 1998-04-01 1999-12-28 Vanguard International Semiconductor Corporation Design and a novel process for formation of DRAM bit line and capacitor node contacts
US6066881A (en) * 1998-01-29 2000-05-23 Mitsubishi Denki Kabushiki Kaisha Integrated circuit having a memory cell transistor with a gate oxide layer which is thicker than the gate oxide layer of a peripheral circuit transistor
US6091111A (en) * 1995-01-17 2000-07-18 National Semiconductor Corporation High voltage mos device having an extended drain region with different dopant species
US6165825A (en) * 1997-03-28 2000-12-26 Matsushita Electronics Corporation Semiconductor device and method for producing the same
US20010020725A1 (en) * 1997-12-24 2001-09-13 Yasutoshi Okuno Structure and method for a large-permittivity gate using a germanium layer
US6329233B1 (en) * 2000-06-23 2001-12-11 United Microelectronics Corp. Method of manufacturing photodiode CMOS image sensor
US6359301B1 (en) * 1997-06-25 2002-03-19 Sony Corporation Semiconductor device and method of manufacturing the same
US20030034521A1 (en) * 1999-04-08 2003-02-20 Hyundai Electronics Industries Co., Ltd. Fabrication method for punch-through defect resistant semiconductor memory device
US20030139027A1 (en) * 1998-12-21 2003-07-24 Shuji Ikeda Semiconductor integrated circuit device and a method of manufacturing the same
US6774001B2 (en) * 1998-10-13 2004-08-10 Stmicroelectronics, Inc. Self-aligned gate and method
US20050104107A1 (en) * 1993-04-02 2005-05-19 Micron Technology, Inc. Method for forming a storage cell capacitor compatible with high dielectric constant materials
US20050121713A1 (en) * 1998-12-22 2005-06-09 Kabushiki Kaisha Toshiba Semiconductor device and method for manufacturing the same
US6911694B2 (en) * 2001-06-27 2005-06-28 Ricoh Company, Ltd. Semiconductor device and method for fabricating such device
US20060049526A1 (en) * 1997-02-28 2006-03-09 Reinberg Alan R Processing methods of forming an electrically conductive plug to a node location

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS60263430A (en) * 1984-06-12 1985-12-26 Oki Electric Ind Co Ltd Manufacture of semiconductor device
JPS6373685A (en) * 1986-09-17 1988-04-04 Mitsubishi Electric Corp Semiconductor laser array and manufacture thereof
JP3716505B2 (en) * 1996-08-08 2005-11-16 富士通株式会社 Semiconductor device and manufacturing method thereof
KR20000024755A (en) * 1998-10-01 2000-05-06 윤종용 Method for forming gate electrode of semiconductor device

Patent Citations (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050104107A1 (en) * 1993-04-02 2005-05-19 Micron Technology, Inc. Method for forming a storage cell capacitor compatible with high dielectric constant materials
US5395784A (en) * 1993-04-14 1995-03-07 Industrial Technology Research Institute Method of manufacturing low leakage and long retention time DRAM
US6091111A (en) * 1995-01-17 2000-07-18 National Semiconductor Corporation High voltage mos device having an extended drain region with different dopant species
US5936277A (en) * 1995-10-31 1999-08-10 Nkk Corporation MOS transistor with impurity-implanted region
US5789787A (en) * 1996-09-03 1998-08-04 Advanced Micro Devices, Inc. Asymmetrical N-channel and P-channel devices
US5841168A (en) * 1996-11-04 1998-11-24 Advanced Micro Devices, Inc. High performance asymmetrical MOSFET structure and method of making the same
US20060049526A1 (en) * 1997-02-28 2006-03-09 Reinberg Alan R Processing methods of forming an electrically conductive plug to a node location
US6165825A (en) * 1997-03-28 2000-12-26 Matsushita Electronics Corporation Semiconductor device and method for producing the same
US6359301B1 (en) * 1997-06-25 2002-03-19 Sony Corporation Semiconductor device and method of manufacturing the same
US20010020725A1 (en) * 1997-12-24 2001-09-13 Yasutoshi Okuno Structure and method for a large-permittivity gate using a germanium layer
US6066881A (en) * 1998-01-29 2000-05-23 Mitsubishi Denki Kabushiki Kaisha Integrated circuit having a memory cell transistor with a gate oxide layer which is thicker than the gate oxide layer of a peripheral circuit transistor
US20020060331A1 (en) * 1998-01-29 2002-05-23 Mitsubishi Denki Kabushiki Kaisha Integrated circuit having a memory cell transistor with a gate oxide layer which is thicker than the gate oxide layer of a peripheral circuit transistor
US6008085A (en) * 1998-04-01 1999-12-28 Vanguard International Semiconductor Corporation Design and a novel process for formation of DRAM bit line and capacitor node contacts
US6774001B2 (en) * 1998-10-13 2004-08-10 Stmicroelectronics, Inc. Self-aligned gate and method
US20030139027A1 (en) * 1998-12-21 2003-07-24 Shuji Ikeda Semiconductor integrated circuit device and a method of manufacturing the same
US20050121713A1 (en) * 1998-12-22 2005-06-09 Kabushiki Kaisha Toshiba Semiconductor device and method for manufacturing the same
US20030034521A1 (en) * 1999-04-08 2003-02-20 Hyundai Electronics Industries Co., Ltd. Fabrication method for punch-through defect resistant semiconductor memory device
US6329233B1 (en) * 2000-06-23 2001-12-11 United Microelectronics Corp. Method of manufacturing photodiode CMOS image sensor
US6911694B2 (en) * 2001-06-27 2005-06-28 Ricoh Company, Ltd. Semiconductor device and method for fabricating such device

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11690213B2 (en) 2020-09-07 2023-06-27 Samsung Electronics Co., Ltd. Semiconductor devices having a decreasing height gate structure

Also Published As

Publication number Publication date
KR100351055B1 (en) 2002-09-05
KR20020001263A (en) 2002-01-09
TW508755B (en) 2002-11-01
US6767787B2 (en) 2004-07-27
JP2002043439A (en) 2002-02-08
US20010054734A1 (en) 2001-12-27

Similar Documents

Publication Publication Date Title
US6767787B2 (en) Methods of forming integrated circuits using masks to provide ion implantation shielding to portions of a substrate adjacent to an isolation region therein
US5489791A (en) Field effect transistor having impurity regions of different depths and manufacturing method thereof
US5292676A (en) Self-aligned low resistance buried contact process
US7244650B2 (en) Transistor and method for manufacturing the same
US20060205162A1 (en) Method for manufacturing semiconductor device with recess channels and asymmetrical junctions
KR100486187B1 (en) Semiconductor device and its manufacturing method
US5324680A (en) Semiconductor memory device and the fabrication method thereof
KR100195209B1 (en) Fabrication method of semiconductor device
US6211007B1 (en) Process for enhancing refresh in dynamic random access memory devices
US5994182A (en) Method of reducing outdiffusion from a doped three-dimensional polysilicon film into substrate by using angled implants
JP2624709B2 (en) Method for manufacturing semiconductor device
KR100243741B1 (en) Manufacturing method of a semiconductor device
US6087213A (en) Semiconductor memory device and manufacturing method thereof
US6342418B1 (en) Semiconductor device and manufacturing method thereof
US20050272202A1 (en) Random access memory
KR940000510B1 (en) Semiconductor memory device and fabricating method thereof
JP3691966B2 (en) Manufacturing method of semiconductor device
KR100541697B1 (en) DRAM cell transistor manufacturing method
KR100250685B1 (en) Manufacturing method of a transistor for dram
KR100320611B1 (en) Semiconductor Memory Device Manufacturing Method
KR100434955B1 (en) CMOS of semiconductor device and method for manufacturing the same
KR20010060037A (en) Method for manufacturing dram cell capacitor
KR20080016329A (en) Method for fabricating semiconductor device
KR20010061600A (en) Method for manufacturing semiconductor device
KR20000030971A (en) Method for fabricating semiconductor device

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION