US20040160408A1 - Driver circuit for liquid crystal panel and LCD using the same - Google Patents

Driver circuit for liquid crystal panel and LCD using the same Download PDF

Info

Publication number
US20040160408A1
US20040160408A1 US10/780,922 US78092204A US2004160408A1 US 20040160408 A1 US20040160408 A1 US 20040160408A1 US 78092204 A US78092204 A US 78092204A US 2004160408 A1 US2004160408 A1 US 2004160408A1
Authority
US
United States
Prior art keywords
liquid crystal
horizontal
vertical synchronization
signal
set forth
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US10/780,922
Other versions
US7330170B2 (en
Inventor
Gi-soon Hwang
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Samsung Display Co Ltd
Original Assignee
Samsung Electronics Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Samsung Electronics Co Ltd filed Critical Samsung Electronics Co Ltd
Assigned to SAMSUNG ELECTRONICS CO., LTD. reassignment SAMSUNG ELECTRONICS CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HWANG, GI-SOON
Publication of US20040160408A1 publication Critical patent/US20040160408A1/en
Application granted granted Critical
Publication of US7330170B2 publication Critical patent/US7330170B2/en
Assigned to SAMSUNG DISPLAY CO., LTD. reassignment SAMSUNG DISPLAY CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: SAMSUNG ELECTRONICS CO., LTD.
Expired - Fee Related legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/34Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
    • G09G3/36Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G5/00Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
    • G09G5/003Details of a display terminal, the details relating to the control arrangement of the display terminal and to the interfaces thereto
    • G09G5/006Details of the interface to the display terminal
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/34Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
    • G09G3/36Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
    • G09G3/3611Control of matrices with row and column drivers
    • G09G3/3648Control of matrices with row and column drivers using an active matrix
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2330/00Aspects of power supply; Aspects of display protection and defect management
    • G09G2330/02Details of power systems and of start or stop of display operation
    • G09G2330/021Power management, e.g. power saving
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2330/00Aspects of power supply; Aspects of display protection and defect management
    • G09G2330/02Details of power systems and of start or stop of display operation
    • G09G2330/021Power management, e.g. power saving
    • G09G2330/022Power management, e.g. power saving in absence of operation, e.g. no data being entered during a predetermined time
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters

Definitions

  • the present invention relates generally to a driver circuit for a liquid crystal panel and LCD using the same, and more particularly to a driver circuit for a liquid crystal panel and LCD using the same, which can reduce unnecessary power consumption by shutting off power to the liquid crystal panel during a power saving mode.
  • TFT-LCD Thin Film Transistor-Liquid Crystal Display
  • CRT Cathode Ray Tube
  • TFT-LCDs are the display devices that exploit an optical characteristic of liquid crystals in which the molecular arrangement thereof is changed by an electric field, and are used as units for performing a display function in systems, such as notebook computers, televisions and monitors.
  • a TFT-LCD 10 includes a backlight 20 having a light source, a liquid crystal panel 30 formed by injecting liquid crystals between combined upper and lower substrates, and a driver circuit 40 having data and gate driving unit 41 and 42 for driving the liquid crystal panel 30 and a timing controller 43 for generating control signals to control the driving units 41 and 42 .
  • ADC Analog Digital Converter
  • the conventional TFT-LCD monitor should be additionally equipped with the ADC and the like, the manufacturing costs thereof are increased. Additionally, since the processes of converting digital signals output from the computer body into analog signals in a graphic card and converting the converted analog signals into digital signals should be undergone, the conventional TFT-LCD monitor is problematic in that the distortion of screens may be caused by a signal loss and noise generated during the signal conversion processes.
  • the conventional digital type TFT-LCD monitor is constructed so that power is supplied to a liquid crystal panel in a power saving mode, the conventional digital type TFT-LCD monitor is problematic in that power consumption is great, so that it is difficult to satisfy the Display Power Management System (DPMS) standard.
  • DPMS Display Power Management System
  • the above-described digital type TFT-LCD monitor reduces unnecessary power consumption by blanking image being displayed so as to prevent a user from recognizing the input of an abnormal image signal when the abnormal image signal is input from a computer body.
  • the conventional digital type TFT-LCD monitor is disadvantageous in that power consumption during the blanking period is the same as that during a normal operation.
  • an object of the present invention is to provide a driver circuit for a liquid crystal panel and a LCD using the same, which performs a normal mode or power saving mode depending on whether horizontal or vertical synchronization signals are input from the outside and shuts off power supplied to the liquid crystal panel during the power consumption mode, thus reducing power consumption during the power saving mode and satisfying the DPMS standard.
  • Another object of the present invention is to provide a driver circuit for a liquid crystal panel and LCD using the same, which shuts off power supplied to the liquid crystal panel when an abnormal signal is input, thus preventing power from being unnecessarily consumed.
  • the present invention provides a driver circuit for a liquid crystal panel, including gate and data driving units for applying signal voltages to gate and data lines of a liquid crystal panel, a determination unit for determining whether horizontal or vertical synchronization signals are input from an outside and performing a normal mode or power saving mode depending upon determination results, and a switching unit for shutting off power to the data and gate driving units depending upon the determination results.
  • the present invention provides a liquid crystal display, including a backlight having a light source; a liquid crystal panel on which a plurality of thin film transistors are formed on intersections of a plurality of data and gate lines, and a driver circuit for driving the liquid crystal panel, the driver circuit including gate and data driving units for applying signal voltages to gate and data lines of a liquid crystal panel, a determination unit for determining whether horizontal or vertical synchronization signals are input from an outside and performing a normal mode or power saving mode depending upon determination results, and a switching unit for shutting off power to the data and gate driving units depending upon the determination results.
  • FIG. 1 is a schematic perspective view of a conventional LCD
  • FIG. 2 is a block diagram of a LCD according to the present invention.
  • FIG. 2 is a block diagram of a LCD according to the present invention.
  • a LCD 100 of the present invention includes a backlight having a light source, a liquid crystal panel 300 having a plurality of pixels, and a driver circuit 400 for driving the liquid crystal panel 300 .
  • the backlight 200 generates planar light having uniform brightness through the use of a fluorescent lamp used as a light source and irradiates the planer light all over the liquid crystal panel 300 . Since the liquid crystal panel 300 does not emit light by itself and cannot be used at places without light, light is irradiated to the entire liquid crystal panel 300 from the back of the liquid crystal panel 300 through the use of the backlight 200 .
  • the liquid crystal panel 300 includes a plurality of pixel electrodes, and TFTs arranged at the intersections of a plurality of data and gate lines to form a TFT array and to function as switches.
  • the TFTs are the switches that apply and shut off signal voltages to the pixel electrodes.
  • the gate lines are connected to gate electrodes of the TFTs, the data lines are connected to source electrodes of the TFTs, and the pixel electrodes are connected to drain electrodes of the TFTs, so that signal voltages are applied to the liquid crystals through the pixel electrodes by switching action caused by signal voltages applied through the gate and data lines, thus displaying images.
  • the liquid crystal panel 300 displays color images by controlling white planar light input from the backlight 200 and transmitted through pixels in response to pixel signal voltages input from the driver circuit 400 .
  • the driver circuit 400 is used to drive the liquid crystal panel 300 .
  • the construction and operation of the driver circuit 400 are described in detail below.
  • the driver circuit 400 includes a Transmission Minimized Differential Signaling (TMDS) reception unit 410 , a timing controller 420 , a data driving unit 430 , a gate driving unit 440 , a power supply unit 450 , a determination unit 460 , and a switching unit 470 .
  • the TMDS reception unit 410 decodes TMDS data signals input from the outside to a horizontal or vertical synchronization signal and a digital image signal, and outputs the horizontal or vertical synchronization signal and the digital image signal.
  • the timing controller 430 generates timing signals to drive the liquid crystal panel 300 in response to the horizontal or vertical synchronization signal transmitted from the TMDS reception unit 410 .
  • the data driving unit 430 feeds digital image signals to the data lines of the liquid crystal panel 300 .
  • the gate driving unit 440 applies scanning signals to the gate lines of the liquid crystal panel 300 .
  • the power supply unit 450 supplies power to the units of the LCD.
  • the determiation unit 460 determines whether the horizontal or vertical synchronization signals transmitted from the TMDS reception unit 410 are input, and performs a normal mode or power saving mode depending upon determination results.
  • the switching unit 470 shuts off power to the data driving unit 430 and the gate driving unit 440 depending upon the determination results output from the determination unit 460 .
  • the TMDS reception unit 410 of the LCD 100 decodes the TMDS data signal input through the TMDS conversion method to the horizontal or vertical synchronization signal Hsync or Vsync and the digital image signal (RGB data) and outputs the horizontal or vertical synchronization signal Hsync or Vsync and the digital image signal (RGB data).
  • the TMDS conversion method denotes the technology in which a transmission side modulates parallel data to high speed, serial data and transmits the high speed, serial data and a reception side receives and demodulates the high speed, serial data.
  • the timing controller 420 outputs timing signals C 1 and C 2 to the data driving unit 430 and the gate driving unit 440 in response to the horizontal or vertical synchronization signal Hsync or Vsync transmitted from the TMDS reception unit 410 so as to drive the LCD 300 .
  • the data driving unit 430 is electrically connected to the plurality of gate lines formed on the liquid crystal panel 300 , and feeds the digital image signal (RGB data) to the plurality of data lines of the liquid crystal panel 300 in synchronization with the horizontal synchronization signal input from the timing controller 420 .
  • the gate driving unit 440 is electrically connected to a plurality of gate lines formed on the liquid crystal panel 300 , sequentially generates gate pulses in synchronization with the vertical synchronization signal input from the timing controller 420 , and feeds the generated gate pulses to the gate lines of the liquid crystal panel 300 so that the digital image signals input through the data lines are fed to the respective pixels.
  • the data driving unit 430 and the gate driving unit 440 are each composed of a plurality of driving Integrated Chips (ICs) required for the driving of the data and gate lines formed depending upon the resolution of the liquid crystal panel 300 , and may be fabricated in the form of a TCP (Tape Carrier Package).
  • ICs Integrated Chips
  • the power supply unit 450 receives commercial alternating current power from the outside and supplies power to the units of the LCD 100 . Since the power supply unit 450 has the same construction and operation as those generally used in an LCD field, a detailed description of the construction and operation of the power supply unit 450 is omitted.
  • the determination unit 460 determines whether the horizontal or vertical synchronization signals transmitted from the TMDS reception unit 410 are input, performs a normal mode or power saving mode depending upon determination results, and shuts off power applied to the liquid crystal panel 300 during the power saving mode, thus reducing power consumption during the power saving mode and satisfying the DPMS standard.
  • the operation of the determination unit 460 is described in detail below.
  • the DPMS standard was developed to reduce the amount of power consumption of a display device by managing power depending upon whether the horizontal or vertical synchronization signals are input from the computer body, and provides four modes: a normal mode, a standby mode, a suspend mode and an off mode.
  • the normal mode denotes the mode in which both of horizontal and vertical synchronization signals are input
  • the standby mode denotes the mode in which only a vertical synchronization signal is input
  • the suspend mode denotes the mode in which only a horizontal synchronization signal is input
  • the off mode denotes the mode in which both of horizontal and vertical signals are not input.
  • the determination unit 460 determines whether the horizontal or vertical signals transmitted from the TMDS reception unit 410 are input, performs the normal mode if both of the horizontal and vertical synchronization signals Hsync and Vsync are input, and performs a power saving mode (standby, suspend or off mode) if one or both of the horizontal and vertical synchronization signals are not input.
  • the reason why the determination unit 460 determines whether the horizontal or vertical synchronization signals Hsync or Vsync is input at the output end of the TMDS reception unit 410 is that it is difficult to determine whether the horizontal or vertical synchronization signals Hsync or Vsync are input using the TMDS data signal because the TMDS data signal has high frequency and small amplitude.
  • the determination unit 460 sets a Power Down Control (PDC) signal to a high level (for example, “1”) if one or both of the horizontal and vertical synchronization signals are not input, or to a low level (for example, “0”) if both of the horizontal and vertical synchronization signals are input, and outputs the set PDC signal to the timing controller 420 and the switching unit 470 , so that power is shut off or supplied to the data driving unit 430 and the gate driving unit 440 .
  • PDC Power Down Control
  • the switching unit 470 supplies power to the data driving unit 430 and the gate driving unit 440 if a PDC signal of a low level (“0”) is input from the determination unit 460 , shuts off power to the data driving unit 430 and the gate driving unit 440 if a PDC signal of a high level (“1”) is input from the determination unit 460 , and resumes the supply of power to the data driving unit 430 and the gate driving unit 440 if a PDC signal of a low level (“0”) is input from the determination unit 460 .
  • the switching unit 470 is preferably implemented using a Metal-Oxide Semiconductor Field-Effect Transistor (MOSFET) having a small amount of power consumption and switching speed.
  • MOSFET Metal-Oxide Semiconductor Field-Effect Transistor
  • the switching unit 470 may be implemented using switching devices other than the MOSFET.
  • the conventional TFT-LCD monitor blanks a screen when an abnormal signal is input from a computer body. Since power is supplied to the liquid crystal panel during a blanking period, power is unnecessarily consumed. Accordingly, in order to reduce power consumption as much as possible, it is necessary to control the supply of power to the liquid crystal panel when abnormal signals are input to the TFT-LCD monitor.
  • the determination unit 460 determines whether the horizontal or vertical synchronization signals Hsync or Vsync are normal when determining whether the horizontal or vertical synchronization signals Hsync or Vsync are input, and shuts off power to the data driving unit 430 and the gate driving unit 440 through the switching unit 470 if it is determined that the horizontal or vertical synchronization signals Hsync or Vsync are abnormal. In this case, it can be determined by checking the periods of the signals and counting the numbers of clocks in specified ranges whether the horizontal or vertical synchronization signals Hsync or Vsync are normal. Further, it can be determined by other methods whether the horizontal or vertical synchronization signals Hsync or Vsync are normal.
  • the determination unit 460 outputs a PDC signal of a high level “1” to the timing controller 420 and the switching unit 470 and shuts off power to the data driving unit 430 and the gate driving unit 440 . Since the operation of the switching unit 470 has been described in detail above, a detailed description thereof is omitted.
  • the timing controller 420 when a PDC signal of a low level “0” is input from the determination unit 460 , the timing controller 420 outputs timing signals C 1 and C 2 to the data driving unit 430 and the gate driving unit 440 ; when a PDC signal of a high level “1” is input, the timing controller 420 does not output timing signals C 1 and C 2 to the data driving unit 430 and the gate driving unit 440 .
  • the timing controller 420 holds digital image signals (RGB data) until the horizontal or vertical synchronization signals become normal, and outputs the digital image signals (RGB data) at the moment when it is determined that the horizontal and vertical synchronization signal are normal.
  • the LCD 100 of the present invention may further include a power failure countermeasure circuit for protecting the driving circuit 400 from a power failure, and a RC circuit for eliminating noise included from the outside.
  • the digital interface type LCD of the present invention performs the power saving mode depending upon whether the horizontal or vertical synchronization signals are input and shuts off power to the liquid crystal panel, thus reducing power consumption during the power saving mode.
  • the LCD of the present invention performs the power saving mode depending upon whether the horizontal or vertical synchronization signals are input and shuts off power to the liquid crystal panel, thus reducing power consumption during the power saving mode and satisfying DPMS standard.
  • the LCD of the present invention has an effect in which unnecessary power consumption can be prevented by shutting off power to the liquid crystal panel when an abnormal signal is input from the outside.
  • the LCD of the present invention can provide high quality digital images to users because signals do not undergo digital/analog conversion or analog/digital conversion, and can be small-sized, lightweight and inexpensive because it is not necessary to additionally install an ADC in the LCD.

Abstract

Disclosed herein is a driver circuit for a liquid crystal panel and liquid crystal display using the same. The driver circuit includes a gate and data driving units, a determination unit, and a switching unit. The gate and data driving units apply signal voltages to gate and data lines of a liquid crystal panel. The determination unit determines whether horizontal or vertical synchronization signals are input from the outside, and performs a normal mode or power saving mode depending upon determination results. The switching unit shuts off power to the data and gate driving units depending upon the determination results.

Description

  • This application claims the priority of Korean Patent Application No. 10-2003-0009845 filed on Feb. 17, 2003 in the Korean Intellectual Property Office, the disclosure of which is incorporated herein in its entirety by reference. [0001]
  • BACKGROUND OF THE INVENTION
  • 1. Field of the Invention [0002]
  • The present invention relates generally to a driver circuit for a liquid crystal panel and LCD using the same, and more particularly to a driver circuit for a liquid crystal panel and LCD using the same, which can reduce unnecessary power consumption by shutting off power to the liquid crystal panel during a power saving mode. [0003]
  • 2. Description of the Related Art [0004]
  • Recently, there is widely used a Thin Film Transistor-Liquid Crystal Display (TFT-LCD) that is lightweight, is small-sized and can implement full colors and high resolution compared to a Cathode Ray Tube (CRT) type display. Such TFT-LCDs are the display devices that exploit an optical characteristic of liquid crystals in which the molecular arrangement thereof is changed by an electric field, and are used as units for performing a display function in systems, such as notebook computers, televisions and monitors. [0005]
  • As shown in FIG. 1, a TFT-[0006] LCD 10 includes a backlight 20 having a light source, a liquid crystal panel 30 formed by injecting liquid crystals between combined upper and lower substrates, and a driver circuit 40 having data and gate driving unit 41 and 42 for driving the liquid crystal panel 30 and a timing controller 43 for generating control signals to control the driving units 41 and 42.
  • Although a TFT-LCD monitor to which the above-described TFT-[0007] LCD 10 is applied can use digital signals output from a computer body without conversion, an Analog Digital Converter (ADC) for converting analog signals into digital signals is employed to be compatible with existing graphic cards because most graphic cards currently use the way of converting digital signals output from the computer body into analog signals and outputting the converted analog signals.
  • However, since the conventional TFT-LCD monitor should be additionally equipped with the ADC and the like, the manufacturing costs thereof are increased. Additionally, since the processes of converting digital signals output from the computer body into analog signals in a graphic card and converting the converted analog signals into digital signals should be undergone, the conventional TFT-LCD monitor is problematic in that the distortion of screens may be caused by a signal loss and noise generated during the signal conversion processes. [0008]
  • In order to solve the problem, demands for digital type TFT-LCD monitors using digital signals output from a computer body without conversion are increased, and it is expected that the trend toward the increased demands will be further increased due to the popularization of graphic cards. [0009]
  • However, since the above-described conventional digital type TFT-LCD monitor is constructed so that power is supplied to a liquid crystal panel in a power saving mode, the conventional digital type TFT-LCD monitor is problematic in that power consumption is great, so that it is difficult to satisfy the Display Power Management System (DPMS) standard. [0010]
  • Additionally, the above-described digital type TFT-LCD monitor reduces unnecessary power consumption by blanking image being displayed so as to prevent a user from recognizing the input of an abnormal image signal when the abnormal image signal is input from a computer body. However, since the liquid crystal panel is still supplied with power during a blanking period, the conventional digital type TFT-LCD monitor is disadvantageous in that power consumption during the blanking period is the same as that during a normal operation. [0011]
  • SUMMARY
  • Accordingly, the present invention has been made keeping in mind the above problems occurring in the prior art, and an object of the present invention is to provide a driver circuit for a liquid crystal panel and a LCD using the same, which performs a normal mode or power saving mode depending on whether horizontal or vertical synchronization signals are input from the outside and shuts off power supplied to the liquid crystal panel during the power consumption mode, thus reducing power consumption during the power saving mode and satisfying the DPMS standard. [0012]
  • Another object of the present invention is to provide a driver circuit for a liquid crystal panel and LCD using the same, which shuts off power supplied to the liquid crystal panel when an abnormal signal is input, thus preventing power from being unnecessarily consumed. [0013]
  • In order to accomplish the above object, the present invention provides a driver circuit for a liquid crystal panel, including gate and data driving units for applying signal voltages to gate and data lines of a liquid crystal panel, a determination unit for determining whether horizontal or vertical synchronization signals are input from an outside and performing a normal mode or power saving mode depending upon determination results, and a switching unit for shutting off power to the data and gate driving units depending upon the determination results. [0014]
  • In addition, the present invention provides a liquid crystal display, including a backlight having a light source; a liquid crystal panel on which a plurality of thin film transistors are formed on intersections of a plurality of data and gate lines, and a driver circuit for driving the liquid crystal panel, the driver circuit including gate and data driving units for applying signal voltages to gate and data lines of a liquid crystal panel, a determination unit for determining whether horizontal or vertical synchronization signals are input from an outside and performing a normal mode or power saving mode depending upon determination results, and a switching unit for shutting off power to the data and gate driving units depending upon the determination results.[0015]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The above and other objects, features and other advantages of the present invention will be more clearly understood from the following detailed description taken in conjunction with the accompanying drawings, in which: [0016]
  • FIG. 1 is a schematic perspective view of a conventional LCD; and [0017]
  • FIG. 2 is a block diagram of a LCD according to the present invention.[0018]
  • DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • Reference now should be made to the drawings, in which the same reference numerals are used throughout the different drawings to designate the same or similar components. [0019]
  • FIG. 2 is a block diagram of a LCD according to the present invention. As shown in FIG. 2, a [0020] LCD 100 of the present invention includes a backlight having a light source, a liquid crystal panel 300 having a plurality of pixels, and a driver circuit 400 for driving the liquid crystal panel 300.
  • The [0021] backlight 200 generates planar light having uniform brightness through the use of a fluorescent lamp used as a light source and irradiates the planer light all over the liquid crystal panel 300. Since the liquid crystal panel 300 does not emit light by itself and cannot be used at places without light, light is irradiated to the entire liquid crystal panel 300 from the back of the liquid crystal panel 300 through the use of the backlight 200.
  • The [0022] liquid crystal panel 300 includes a plurality of pixel electrodes, and TFTs arranged at the intersections of a plurality of data and gate lines to form a TFT array and to function as switches. The TFTs are the switches that apply and shut off signal voltages to the pixel electrodes. The gate lines are connected to gate electrodes of the TFTs, the data lines are connected to source electrodes of the TFTs, and the pixel electrodes are connected to drain electrodes of the TFTs, so that signal voltages are applied to the liquid crystals through the pixel electrodes by switching action caused by signal voltages applied through the gate and data lines, thus displaying images.
  • That is, the [0023] liquid crystal panel 300 displays color images by controlling white planar light input from the backlight 200 and transmitted through pixels in response to pixel signal voltages input from the driver circuit 400.
  • Meanwhile, the [0024] driver circuit 400 is used to drive the liquid crystal panel 300. The construction and operation of the driver circuit 400 are described in detail below.
  • As illustrated in FIG. 2, the [0025] driver circuit 400 includes a Transmission Minimized Differential Signaling (TMDS) reception unit 410, a timing controller 420, a data driving unit 430, a gate driving unit 440, a power supply unit 450, a determination unit 460, and a switching unit 470. The TMDS reception unit 410 decodes TMDS data signals input from the outside to a horizontal or vertical synchronization signal and a digital image signal, and outputs the horizontal or vertical synchronization signal and the digital image signal. The timing controller 430 generates timing signals to drive the liquid crystal panel 300 in response to the horizontal or vertical synchronization signal transmitted from the TMDS reception unit 410. The data driving unit 430 feeds digital image signals to the data lines of the liquid crystal panel 300. The gate driving unit 440 applies scanning signals to the gate lines of the liquid crystal panel 300. The power supply unit 450 supplies power to the units of the LCD. The determiation unit 460 determines whether the horizontal or vertical synchronization signals transmitted from the TMDS reception unit 410 are input, and performs a normal mode or power saving mode depending upon determination results. The switching unit 470 shuts off power to the data driving unit 430 and the gate driving unit 440 depending upon the determination results output from the determination unit 460.
  • When a graphic card embedded in the computer body codes the horizontal or vertical synchronization signal and the digital image signal to the TMDS data signal in a compressed manner using a TMDS conversion method and outputs the TMDS data signal along with a clock signal to the [0026] LCD 100, the TMDS reception unit 410 of the LCD 100 decodes the TMDS data signal input through the TMDS conversion method to the horizontal or vertical synchronization signal Hsync or Vsync and the digital image signal (RGB data) and outputs the horizontal or vertical synchronization signal Hsync or Vsync and the digital image signal (RGB data).
  • In the above-described case, the TMDS conversion method denotes the technology in which a transmission side modulates parallel data to high speed, serial data and transmits the high speed, serial data and a reception side receives and demodulates the high speed, serial data. [0027]
  • The [0028] timing controller 420 outputs timing signals C1 and C2 to the data driving unit 430 and the gate driving unit 440 in response to the horizontal or vertical synchronization signal Hsync or Vsync transmitted from the TMDS reception unit 410 so as to drive the LCD 300.
  • The [0029] data driving unit 430 is electrically connected to the plurality of gate lines formed on the liquid crystal panel 300, and feeds the digital image signal (RGB data) to the plurality of data lines of the liquid crystal panel 300 in synchronization with the horizontal synchronization signal input from the timing controller 420.
  • The [0030] gate driving unit 440 is electrically connected to a plurality of gate lines formed on the liquid crystal panel 300, sequentially generates gate pulses in synchronization with the vertical synchronization signal input from the timing controller 420, and feeds the generated gate pulses to the gate lines of the liquid crystal panel 300 so that the digital image signals input through the data lines are fed to the respective pixels.
  • The [0031] data driving unit 430 and the gate driving unit 440 are each composed of a plurality of driving Integrated Chips (ICs) required for the driving of the data and gate lines formed depending upon the resolution of the liquid crystal panel 300, and may be fabricated in the form of a TCP (Tape Carrier Package).
  • The [0032] power supply unit 450 receives commercial alternating current power from the outside and supplies power to the units of the LCD 100. Since the power supply unit 450 has the same construction and operation as those generally used in an LCD field, a detailed description of the construction and operation of the power supply unit 450 is omitted.
  • Meanwhile, the [0033] determination unit 460 determines whether the horizontal or vertical synchronization signals transmitted from the TMDS reception unit 410 are input, performs a normal mode or power saving mode depending upon determination results, and shuts off power applied to the liquid crystal panel 300 during the power saving mode, thus reducing power consumption during the power saving mode and satisfying the DPMS standard. The operation of the determination unit 460 is described in detail below.
  • The DPMS standard was developed to reduce the amount of power consumption of a display device by managing power depending upon whether the horizontal or vertical synchronization signals are input from the computer body, and provides four modes: a normal mode, a standby mode, a suspend mode and an off mode. The normal mode denotes the mode in which both of horizontal and vertical synchronization signals are input, the standby mode denotes the mode in which only a vertical synchronization signal is input, the suspend mode denotes the mode in which only a horizontal synchronization signal is input, and the off mode denotes the mode in which both of horizontal and vertical signals are not input. [0034]
  • In more detail, the [0035] determination unit 460 determines whether the horizontal or vertical signals transmitted from the TMDS reception unit 410 are input, performs the normal mode if both of the horizontal and vertical synchronization signals Hsync and Vsync are input, and performs a power saving mode (standby, suspend or off mode) if one or both of the horizontal and vertical synchronization signals are not input.
  • The reason why the [0036] determination unit 460 determines whether the horizontal or vertical synchronization signals Hsync or Vsync is input at the output end of the TMDS reception unit 410 is that it is difficult to determine whether the horizontal or vertical synchronization signals Hsync or Vsync are input using the TMDS data signal because the TMDS data signal has high frequency and small amplitude.
  • Thereafter, the [0037] determination unit 460 sets a Power Down Control (PDC) signal to a high level (for example, “1”) if one or both of the horizontal and vertical synchronization signals are not input, or to a low level (for example, “0”) if both of the horizontal and vertical synchronization signals are input, and outputs the set PDC signal to the timing controller 420 and the switching unit 470, so that power is shut off or supplied to the data driving unit 430 and the gate driving unit 440. The operation of the switching unit 470 is described in detail below.
  • The [0038] switching unit 470 supplies power to the data driving unit 430 and the gate driving unit 440 if a PDC signal of a low level (“0”) is input from the determination unit 460, shuts off power to the data driving unit 430 and the gate driving unit 440 if a PDC signal of a high level (“1”) is input from the determination unit 460, and resumes the supply of power to the data driving unit 430 and the gate driving unit 440 if a PDC signal of a low level (“0”) is input from the determination unit 460.
  • The [0039] switching unit 470 is preferably implemented using a Metal-Oxide Semiconductor Field-Effect Transistor (MOSFET) having a small amount of power consumption and switching speed. The switching unit 470 may be implemented using switching devices other than the MOSFET.
  • Meanwhile, as described above, the conventional TFT-LCD monitor blanks a screen when an abnormal signal is input from a computer body. Since power is supplied to the liquid crystal panel during a blanking period, power is unnecessarily consumed. Accordingly, in order to reduce power consumption as much as possible, it is necessary to control the supply of power to the liquid crystal panel when abnormal signals are input to the TFT-LCD monitor. [0040]
  • To the end, the [0041] determination unit 460 determines whether the horizontal or vertical synchronization signals Hsync or Vsync are normal when determining whether the horizontal or vertical synchronization signals Hsync or Vsync are input, and shuts off power to the data driving unit 430 and the gate driving unit 440 through the switching unit 470 if it is determined that the horizontal or vertical synchronization signals Hsync or Vsync are abnormal. In this case, it can be determined by checking the periods of the signals and counting the numbers of clocks in specified ranges whether the horizontal or vertical synchronization signals Hsync or Vsync are normal. Further, it can be determined by other methods whether the horizontal or vertical synchronization signals Hsync or Vsync are normal.
  • That is, if the horizontal or vertical synchronization signals Hsync or Vsync are abnormal (for example, the TMDS data signal output from the computer body is abnormal, noise is included in the TMDS signal, or the pulse output of the horizontal or vertical synchronization signals become unstable), the [0042] determination unit 460 outputs a PDC signal of a high level “1” to the timing controller 420 and the switching unit 470 and shuts off power to the data driving unit 430 and the gate driving unit 440. Since the operation of the switching unit 470 has been described in detail above, a detailed description thereof is omitted.
  • In the meantime, when a PDC signal of a low level “0” is input from the [0043] determination unit 460, the timing controller 420 outputs timing signals C1 and C2 to the data driving unit 430 and the gate driving unit 440; when a PDC signal of a high level “1” is input, the timing controller 420 does not output timing signals C1 and C2 to the data driving unit 430 and the gate driving unit 440.
  • That is, the [0044] timing controller 420 holds digital image signals (RGB data) until the horizontal or vertical synchronization signals become normal, and outputs the digital image signals (RGB data) at the moment when it is determined that the horizontal and vertical synchronization signal are normal.
  • Meanwhile, the [0045] LCD 100 of the present invention may further include a power failure countermeasure circuit for protecting the driving circuit 400 from a power failure, and a RC circuit for eliminating noise included from the outside.
  • As described above, the digital interface type LCD of the present invention performs the power saving mode depending upon whether the horizontal or vertical synchronization signals are input and shuts off power to the liquid crystal panel, thus reducing power consumption during the power saving mode. [0046]
  • That is, the LCD of the present invention performs the power saving mode depending upon whether the horizontal or vertical synchronization signals are input and shuts off power to the liquid crystal panel, thus reducing power consumption during the power saving mode and satisfying DPMS standard. [0047]
  • Additionally, the LCD of the present invention has an effect in which unnecessary power consumption can be prevented by shutting off power to the liquid crystal panel when an abnormal signal is input from the outside. [0048]
  • Additionally, the LCD of the present invention can provide high quality digital images to users because signals do not undergo digital/analog conversion or analog/digital conversion, and can be small-sized, lightweight and inexpensive because it is not necessary to additionally install an ADC in the LCD. [0049]
  • Further, as all information is digitalized, it is expected that a digital LCD becomes popularzed. Since the LCD of the present invention can reduce power consumption while displaying high quality images, it is expected that the LCD of the present invention can be used in the various fields of applications. [0050]
  • Although the preferred embodiments of the present invention have been disclosed for illustrative purposes, those skilled in the art will appreciate that various modifications, additions and substitutions are possible, without departing from the scope and spirit of the invention as disclosed in the accompanying claims. [0051]

Claims (22)

What is claimed is:
1. A driver circuit for a liquid crystal panel, comprising:
a gate driving unit for applying signal voltages to gate lines of a liquid crystal panel;
a data driving unit for applying signal voltages to data lines of a liquid crystal panel;
a determination unit for determining whether horizontal or vertical synchronization signals are input from an outside and performing a normal mode or power saving mode depending upon determination results; and
a switching unit for shutting off power to the data and gate driving units depending upon the determination results.
2. The driver circuit as set forth in claim 1, wherein the determination unit outputs a Power Down Control (PDC) signal to the switching unit unless one of the horizontal and vertical synchronization signals is input.
3. The driver circuit as set forth in claim 1, wherein the determination unit outputs a PDC signal to the switching unit unless both of the horizontal and vertical synchronization signals are input.
4. The driver circuit as set forth in claim 1, wherein the determination unit further determines whether the horizontal or vertical synchronization signals are normal.
5. The driver circuit as set forth in claim 4, wherein the determination unit determines whether the horizontal or vertical synchronization signals are normal by checking periods of the horizontal or vertical synchronization signals or counting numbers of clocks in a specified range.
6. The driver circuit as set forth in claim 4, wherein the determination unit outputs a PDC signal to the switching unit if the horizontal or vertical synchronization signals are abnormal.
7. The driver circuit as set forth in claim 1, wherein the switching unit is a Metal-Oxide Semiconductor Field-Effect Transistor (MOSFET).
8. The driver circuit as set forth in claim 2, 3 or 6, wherein the switching unit shuts off power to the data driving unit and the gate driving unit when the PDC signal is input from the determination unit.
9. The driver circuit as set forth in claim 1, further comprising a Transmission Minimized Differential Signaling (TMDS) reception unit for decoding a TMDS data signal input from an outside to a horizontal or vertical synchronization signal and a digital image signal and outputting the decoded horizontal or vertical synchronization signal and the decoded digital image signal.
10. The driver circuit as set forth in claim 1, further comprising a timing controller for generating timing signals to drive the liquid crystal panel depending upon the horizontal or vertical synchronization signal.
11. The driver circuit as set forth in claim 10, wherein the timing controller holds the timing signal until the horizontal or vertical synchronization signal becomes normal.
12. A liquid crystal display, comprising:
a backlight having a light source;
a liquid crystal panel on which a plurality of thin film transistors are formed on intersections of a plurality of data and gate lines; and
a driver circuit for driving the liquid crystal panel, the driver circuit comprising:
a gate driving unit for applying signal voltages to gate lines of a liquid crystal panel;
a data driving unit for applying signal voltages to data lines of a liquid crystal panel;
a determination unit for determining whether horizontal or vertical synchronization signals are input from an outside and performing a normal mode or power saving mode depending upon determination results, and
a switching unit for shutting off power to the data and gate driving units depending upon the determination results.
13. The liquid crystal display as set forth in claim 12, wherein the determination unit outputs a PDC signal to the switching unit unless one of the horizontal and vertical synchronization signals is input.
14. The liquid crystal display as set forth in claim 12, wherein the determination unit outputs a PDC signal to the switching unit unless both of the horizontal and vertical synchronization signals are input.
15. The liquid crystal display as set forth in claim 12, wherein the determination unit further determines whether the horizontal or vertical synchronization signals are normal.
16. The liquid crystal display as set forth in claim 15, wherein the determination unit determines whether the horizontal or vertical synchronization signals are normal by checking periods of the horizontal or vertical synchronization signals or counting numbers of clocks in specified ranges.
17. The liquid crystal display as set forth in claim 15, wherein the determination unit outputs a PDC signal to the switching unit if the horizontal or vertical synchronization signals are abnormal.
18. The liquid crystal display as set forth in claim 12, wherein the switching unit is a MOSFET.
19. The liquid crystal display as set forth in claim 13, 14 or 17, wherein the switching unit shuts off power to the data driving unit and the gate driving unit when the PDC signal is input from the determination unit.
20. The liquid crystal display as set forth in claim 12, further comprising a TMDS reception unit for decoding a TMDS data signal input from an outside to a horizontal or vertical synchronization signal and a digital image signal and outputting the decoded horizontal or vertical synchronization signal and the decoded digital image signal.
21. The liquid crystal display as set forth in claim 12, further comprising a timing controller for generating a timing signal to drive the liquid crystal panel depending upon the horizontal or vertical synchronization signal.
22. The liquid crystal display as set forth in claim 21, wherein the timing controller holds the timing signal until the horizontal or vertical synchronization signal becomes normal.
US10/780,922 2003-02-17 2004-02-17 Driver circuit for liquid crystal panel and LCD using the same Expired - Fee Related US7330170B2 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
KR10-2003-0009845 2003-02-17
KR1020030009845A KR100948375B1 (en) 2003-02-17 2003-02-17 Driver circuit of liquid crystal pannel and liquid crystal display device using this

Publications (2)

Publication Number Publication Date
US20040160408A1 true US20040160408A1 (en) 2004-08-19
US7330170B2 US7330170B2 (en) 2008-02-12

Family

ID=32844855

Family Applications (1)

Application Number Title Priority Date Filing Date
US10/780,922 Expired - Fee Related US7330170B2 (en) 2003-02-17 2004-02-17 Driver circuit for liquid crystal panel and LCD using the same

Country Status (3)

Country Link
US (1) US7330170B2 (en)
KR (1) KR100948375B1 (en)
WO (1) WO2004072943A1 (en)

Cited By (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060284860A1 (en) * 2005-06-16 2006-12-21 Delta Electronics, Inc. Display device and method for recovering from abnormal power-on therefor
US20060285024A1 (en) * 2005-06-20 2006-12-21 Zippy Technology Corp. Audio/video playback control system of liquid crystal display television
EP1736866A1 (en) * 2005-06-25 2006-12-27 Samsung Electronics Co, Ltd Display apparatus with a network connection
US20070005785A1 (en) * 2005-06-29 2007-01-04 Kim Kyoung-Wook Display apparatus and control method thereof
US20070091040A1 (en) * 2005-10-20 2007-04-26 Innolux Display Corp. Driving circuit having voltage detecting circuit and liquid crystal display using same
EP1806918A2 (en) 2006-01-05 2007-07-11 Samsung Electronics Co., Ltd. Display apparatus and power control method thereof
US20070242022A1 (en) * 2006-04-14 2007-10-18 Monolithic Power Systems, Inc. Method for controlling a universal backlight inverter
US20080238857A1 (en) * 2007-03-30 2008-10-02 Hong Fu Jin Precision Industry (Shenzhen) Co., Ltd. Display device and method for controlling backlight module of the display device
US20090115752A1 (en) * 2007-11-02 2009-05-07 Samsung Electronics Co., Ltd. Display apparatus and method
US20100277462A1 (en) * 2009-04-29 2010-11-04 Au Optronics Corporation Display and method for eliminating residual image thereof
US20110221715A1 (en) * 2010-03-10 2011-09-15 Samsung Mobile Display Co., Ltd. Flat panel display device and method for driving thereof
US20140049533A1 (en) * 2011-04-28 2014-02-20 Sharp Kabushiki Kaisha Display module, display device comprising same, and electronic device
CN104299587A (en) * 2014-10-22 2015-01-21 重庆京东方光电科技有限公司 Display device driving method and display device
CN112073651A (en) * 2020-09-17 2020-12-11 中航华东光电有限公司 Control method for preventing signal switching display abnormity

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100366309B1 (en) 2000-09-29 2002-12-31 삼성전자 주식회사 A power-saving circuit in a digital video signal display system
US8144106B2 (en) * 2003-04-24 2012-03-27 Samsung Electronics Co., Ltd. Liquid crystal display and driving method thereof
KR101289651B1 (en) * 2010-12-08 2013-07-25 엘지디스플레이 주식회사 Liquid crystal display and scanning back light driving method thereof
TWM613252U (en) * 2021-02-26 2021-06-11 聯詠科技股份有限公司 Display device and driver integrated circuit

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20030020677A1 (en) * 2001-07-27 2003-01-30 Takao Nakano Liquid crystal display device
US20030043140A1 (en) * 2001-08-29 2003-03-06 Kyung-Pill Ko Display apparatus and controlling method thereof
US6587101B2 (en) * 2000-09-29 2003-07-01 Samsung Electronics Co., Ltd. Power-saving circuit and method for a digital video display device
US20040257319A1 (en) * 2001-12-26 2004-12-23 Haeng-Won Park Liquid crystal display module and liquid crystal display apparatus having the same

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR980003967A (en) * 1996-06-24 1998-03-30 김광호 L. Seed. D. How to save (LCD) monitor
JP2002258811A (en) * 2001-03-05 2002-09-11 Matsushita Electric Ind Co Ltd Liquid crystal display

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6587101B2 (en) * 2000-09-29 2003-07-01 Samsung Electronics Co., Ltd. Power-saving circuit and method for a digital video display device
US20030020677A1 (en) * 2001-07-27 2003-01-30 Takao Nakano Liquid crystal display device
US20030043140A1 (en) * 2001-08-29 2003-03-06 Kyung-Pill Ko Display apparatus and controlling method thereof
US20040257319A1 (en) * 2001-12-26 2004-12-23 Haeng-Won Park Liquid crystal display module and liquid crystal display apparatus having the same

Cited By (25)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060284860A1 (en) * 2005-06-16 2006-12-21 Delta Electronics, Inc. Display device and method for recovering from abnormal power-on therefor
US7595847B2 (en) * 2005-06-20 2009-09-29 Zippy Technology Corp. Audio/video playback control system of liquid crystal display television
US20060285024A1 (en) * 2005-06-20 2006-12-21 Zippy Technology Corp. Audio/video playback control system of liquid crystal display television
EP1736866A1 (en) * 2005-06-25 2006-12-27 Samsung Electronics Co, Ltd Display apparatus with a network connection
US20060290690A1 (en) * 2005-06-25 2006-12-28 Ahn Young-Ho Display apparatus
US20070005785A1 (en) * 2005-06-29 2007-01-04 Kim Kyoung-Wook Display apparatus and control method thereof
EP1739544B1 (en) * 2005-06-29 2019-07-31 Samsung Electronics Co., Ltd. Display apparatus and control method thereof
US8400441B2 (en) * 2005-06-29 2013-03-19 Samsung Electronics Co., Ltd. Display apparatus and control method thereof
US20070091040A1 (en) * 2005-10-20 2007-04-26 Innolux Display Corp. Driving circuit having voltage detecting circuit and liquid crystal display using same
US7746301B2 (en) * 2005-10-20 2010-06-29 Innolux Display Corp. Driving circuit having voltage detecting circuit and liquid crystal display using same
EP1806918A2 (en) 2006-01-05 2007-07-11 Samsung Electronics Co., Ltd. Display apparatus and power control method thereof
EP1806918A3 (en) * 2006-01-05 2007-07-25 Samsung Electronics Co., Ltd. Display apparatus and power control method thereof
US20070242022A1 (en) * 2006-04-14 2007-10-18 Monolithic Power Systems, Inc. Method for controlling a universal backlight inverter
US7825883B2 (en) * 2006-04-14 2010-11-02 Monolithic Power Systems, Inc. Method for controlling a universal backlight inverter
US20080238857A1 (en) * 2007-03-30 2008-10-02 Hong Fu Jin Precision Industry (Shenzhen) Co., Ltd. Display device and method for controlling backlight module of the display device
US20090115752A1 (en) * 2007-11-02 2009-05-07 Samsung Electronics Co., Ltd. Display apparatus and method
US20100277462A1 (en) * 2009-04-29 2010-11-04 Au Optronics Corporation Display and method for eliminating residual image thereof
US8305372B2 (en) * 2009-04-29 2012-11-06 Au Optronics Corporation Display and method for eliminating residual image thereof
TWI401665B (en) * 2009-04-29 2013-07-11 Au Optronics Corp Display and method for eliminating residual image thereof
US20110221715A1 (en) * 2010-03-10 2011-09-15 Samsung Mobile Display Co., Ltd. Flat panel display device and method for driving thereof
US20140049533A1 (en) * 2011-04-28 2014-02-20 Sharp Kabushiki Kaisha Display module, display device comprising same, and electronic device
US9165509B2 (en) * 2011-04-28 2015-10-20 Sharp Kabushiki Kaisha Display module, display device comprising same, and electronic device
CN104299587A (en) * 2014-10-22 2015-01-21 重庆京东方光电科技有限公司 Display device driving method and display device
US9761191B2 (en) 2014-10-22 2017-09-12 Boe Technology Group Co., Ltd. Method for driving display apparatus and display apparatus
CN112073651A (en) * 2020-09-17 2020-12-11 中航华东光电有限公司 Control method for preventing signal switching display abnormity

Also Published As

Publication number Publication date
KR100948375B1 (en) 2010-03-22
US7330170B2 (en) 2008-02-12
KR20040074305A (en) 2004-08-25
WO2004072943A1 (en) 2004-08-26

Similar Documents

Publication Publication Date Title
US7330170B2 (en) Driver circuit for liquid crystal panel and LCD using the same
JP4762431B2 (en) Liquid crystal display device and driving method thereof
US20060267972A1 (en) Power saving method for thin film transistor liquid crystal display
US20070132697A1 (en) Liquid crystal display and driving method thereof
KR102325816B1 (en) Display Device Being Capable Of Driving In Low-Speed And Driving Method Of The Same
US20090128540A1 (en) Liquid crystal display device with dynamically switching driving method to reduce power consumption
US20090201274A1 (en) Timing Signal Generating Circuit, Electronic Apparatus, Display Apparatus, Image-Reception Apparatus, and Driving Method
KR20040057805A (en) Connector And Apparatus Of Driving Liquid Crystal Display Using The Same
US20060139302A1 (en) Method for driving an active matrix liquid crystal display
KR101765798B1 (en) liquid crystal display device and method of driving the same
US20120306938A1 (en) Lcd device and driving method thereof
US8174470B2 (en) Liquid crystal display device
US7352351B2 (en) Active matrix-type display device and method of driving the same
US20040239609A1 (en) Liquid crystal display, method and apparatus for driving the same
US8581940B2 (en) Display device
KR100891593B1 (en) Liquid Crystal Display Device And Driving Method Thereof
US8416182B2 (en) Apparatus and method for driving a liquid crystal display device for reducing ripple noise
KR100499578B1 (en) driving circuit of liquid crystal display device
US7724233B2 (en) Driving circuit and LCD incorporating the same
KR100859469B1 (en) Liquid crystal display device and method for operating the same
KR20050052767A (en) Liquid crystal display and driving method thereof
KR100878273B1 (en) Liquid crystal display device and a driving method thereof
KR20110041266A (en) Liquid crystal display and removal method of removing image sticking thereof
KR100861276B1 (en) Liquid crystal display device
KR100909051B1 (en) Driving Method of Liquid Crystal Display

Legal Events

Date Code Title Description
AS Assignment

Owner name: SAMSUNG ELECTRONICS CO., LTD., KOREA, REPUBLIC OF

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HWANG, GI-SOON;REEL/FRAME:015005/0129

Effective date: 20040106

STCF Information on status: patent grant

Free format text: PATENTED CASE

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

AS Assignment

Owner name: SAMSUNG DISPLAY CO., LTD., KOREA, REPUBLIC OF

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SAMSUNG ELECTRONICS CO., LTD.;REEL/FRAME:028984/0774

Effective date: 20120904

FPAY Fee payment

Year of fee payment: 8

FEPP Fee payment procedure

Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

LAPS Lapse for failure to pay maintenance fees

Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20200212