US20020053897A1 - Switching regulator and lsi system - Google Patents

Switching regulator and lsi system Download PDF

Info

Publication number
US20020053897A1
US20020053897A1 US09/530,267 US53026700A US2002053897A1 US 20020053897 A1 US20020053897 A1 US 20020053897A1 US 53026700 A US53026700 A US 53026700A US 2002053897 A1 US2002053897 A1 US 2002053897A1
Authority
US
United States
Prior art keywords
switching transistors
turned
plural
output switching
transistors
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/530,267
Other versions
US6429633B1 (en
Inventor
Jun Kajiwara
Katsuji Satomi
Shiro Sakiyama
Masayoshi Kinoshita
Katsuhiro Ootani
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Panasonic Holdings Corp
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Assigned to MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD. reassignment MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: KAJIWARA, JUN, KINOSHITA, MASAYOSHI, OOTANI, KATSUHIRO, SAKIYAMA, SHIRO, SATOMI, KATSUJI
Publication of US20020053897A1 publication Critical patent/US20020053897A1/en
Application granted granted Critical
Publication of US6429633B1 publication Critical patent/US6429633B1/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K17/00Electronic switching or gating, i.e. not by contact-making and –breaking
    • H03K17/16Modifications for eliminating interference voltages or currents
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K17/00Electronic switching or gating, i.e. not by contact-making and –breaking
    • H03K17/16Modifications for eliminating interference voltages or currents
    • H03K17/161Modifications for eliminating interference voltages or currents in field-effect transistor switches
    • H03K17/162Modifications for eliminating interference voltages or currents in field-effect transistor switches without feedback from the output circuit to the control circuit
    • H03K17/163Soft switching
    • H03K17/164Soft switching using parallel switching arrangements

Definitions

  • the present invention relates to a technique concerning a switching regulator, and more particularly, it relates to a technique to reduce switching noise.
  • a switching regulator is known to have much higher efficiency than a linear regulator due to its operation principle, and various systems for a switching regulator have been studied and developed. In accordance with increase of the operation speed and decrease of the power consumption of an LSI, there are increasing demands for a switching regulator with higher efficiency and higher switching speed.
  • FIG. 18 is a diagram for showing a basic circuit configuration of a conventional switching regulator, that is, a synchronous rectifiable buck switched-mode power-supply (DC/DC converter).
  • a DC power-supply 1 is a source for generating the output of this switching regulator, and is a target to be chopped.
  • the DC power-supply 1 is connected, at its power-supply port, to the source terminal of an output switching transistor 2 constructed from a P-type MOS transistor, and is connected, at its GND port, to the source terminal of a rectifier switching transistor 3 constructed from an N-type MOS transistor.
  • FIG. 19 is a timing chart for showing the operation of the switching regulator of FIG. 18.
  • a controller 5 compares an output voltage Vout with a reference voltage Vref, and controls on/off operations of the switching transistors 2 and 3 on the basis of the result of the comparison.
  • a voltage comparator 4 compares the output voltage Vout with the reference voltage Vref, and a pulse generating circuit 6 outputs a pulse signal SC for controlling the on/off operations on the basis of the result of the comparison.
  • the signal SC is supplied to gate driving buffers 8 and 9 of the switching transistors 2 and 3 .
  • the drain voltage VD of each of the switching transistors 2 and 3 is chopped by the on/off operation of the switching transistor 2 or 3 and a diode 11 , and the chopped voltage is smoothed by a smoothing circuit 14 including an inductance device 12 and a capacitor 13 , so as to be output as the output voltage Vout.
  • the conversion efficiency is defined as follows:
  • a capacity inserting resonant switching regulator is conventionally used.
  • the resonant switching regulator conducts ZVC (zero voltage switching) by utilizing LC resonance.
  • the resonant switching regulator has a problem of a very complicated configuration of its control circuit and is difficult to timely control.
  • this resonant switching regulator has another problem that as the output current is larger, the AC loss is larger, resulting in decreasing the conversion efficiency.
  • An object of the invention is reducing switching noise of a switching regulator while keeping high conversion efficiency.
  • the switching regulator of this invention comprises plural output switching transistors operated in a predetermined order in at least one of an on operation and an off operation thereof.
  • the plural output switching transistors are operated in the predetermined order in at least one of the on operation and the off operation thereof.
  • abrupt current change can be suppressed in the switching operation.
  • di/dt noise derived from a parasitic inductor can be reduced.
  • the plural output switching transistors are preferably turned on in a descending order of on-resistance in the on operation thereof, and the plural output switching transistors are preferably turned off in an ascending order of on-resistance in the off operation thereof.
  • the plural output switching transistors are preferably turned on in an ascending order of transistor width in the on operation thereof, and the plural output switching transistors are preferably turned off in a descending order of transistor width in the off operation thereof.
  • one of the plural output switching transistors that is turned on first preferably has a drain current value in a non-saturation region larger than a maximum load current value of the switching regulator.
  • the plural output switching transistors are divided into plural groups, and in the on operation thereof, the plural output switching transistors are turned on by group in an ascending order of the number of output switching transistors belonging to each group, and in the off operation thereof, the plural output switching transistors are turned off by group in a descending order of the number of output switching transistors belonging to each group.
  • the switching regulator preferably further comprises plural driving circuits provided correspondingly to the plural output switching transistors each for operating a corresponding one of the output switching transistors in accordance with a driving signal thereof, and at least one of the plural driving circuits preferably includes an inverter for driving a gate of the corresponding one of the output switching transistors in accordance with the driving signal; and a constant current source circuit for controlling a current flowing through the inverter to be constant.
  • the at least one of the plural driving circuits preferably includes a current controlling circuit for controlling, in accordance with a load current quantity of the switching regulator, an amplitude of the current flowing through the inverter controlled by the constant current source circuit. Also, the at least one of the plural driving circuits preferably includes a non-overlap circuit that receives the driving signal and supplies a signal to the inverter for preventing a P-type MOS transistor and an N-type MOS transistor included in the inverter from being in an on state at the same time.
  • one of the plural output switching transistors having a comparatively large size is preferably placed comparatively closer to I/O pads of an LSI including the switching regulator and another of the plural output switching transistors having a comparatively small size is preferably placed comparatively farther from the I/O pads of the LSI.
  • the switching regulator preferably further comprises a timing setting circuit provided correspondingly to at least one of the plural output switching transistors, the timing setting circuit setting timing of turning on or off the corresponding one of the output switching transistors in accordance with a load current value of the switching regulator.
  • the switching regulator preferably further comprises plural rectifier switching transistors operated in a predetermined order in at least one of an on operation and an off operation thereof. Additionally, the plural rectifier switching transistors are preferably turned on in a descending order of on-resistance in the on operation thereof, and the plural rectifier switching transistors are preferably turned off in an ascending order of on-resistance in the off operation thereof.
  • the switching regulator preferably further comprises plural driving circuits provided correspondingly to the plural rectifier switching transistors each for operating a corresponding one of the plural rectifier switching transistors in accordance with a driving signal thereof, and at least one of the plural driving circuits preferably includes an inverter for driving a gate of the corresponding one of the rectifier switching transistors in accordance with the driving signal; and a constant current source circuit for controlling a current flowing through the inverter to be constant.
  • the switching regulator preferably further comprises a timing setting circuit provided correspondingly to at least one of the plural rectifier switching transistors for setting timing of turning on or off the corresponding one of the output switching transistors in accordance with a load current value of the switching regulator.
  • the switching regulator preferably further comprises a logic circuit for preventing the plural rectifier switching transistors from turning on when at least one of the plural output switching transistors is in an on state.
  • the switching regulator preferably further comprises a controller for controlling the on operation and the off operation of the plural output switching transistors, and in the on operation of the plural output switching transistors, the controller turns on one of the output switching transistors that is to be turned on first, and the rest of the output switching transistors are successively turned on in accordance with change of a gate signal of any of the output switching transistors that is turned on immediately before, and in the off operation of the plural output switching transistors, the controller turns off one of the output switching transistors that is to be turned off first, and the rest of the output switching transistors are successively turned off in accordance with change of a gate signal of any of the output switching transistors that is turned off immediately before.
  • a controller for controlling the on operation and the off operation of the plural output switching transistors, and in the on operation of the plural output switching transistors, the controller turns on one of the output switching transistors that is to be turned on first, and the rest of the output switching transistors are successively turned on in accordance with change of a gate signal of any of the output switching transistor
  • the switching regulator preferably further comprises plural rectifier switching transistors operated in a predetermined order in an on operation and an off operation thereof, and in the on operation of the plural output switching transistors, the controller turns off one of the rectifier switching transistors that is to be turned off first, and the rest of the rectifier switching transistors are successively turned off in accordance with change of a gate signal of any of the rectifier switching transistors that is turned off immediately before, and one of the output switching transistors that is to be turned on first is turned on in accordance with change of a gate signal of any of the rectifier switching transistors that is turned off lastly, and the rest of the output switching transistors are successively turned on in accordance with change of a gate signal of any of the output switching transistors that is turned on immediately before; and in the off operation of the plural output switching transistors, the controller turns off one of the output switching transistors that is to be turned off first, and the rest of the output switching transistors are successively turned off in accordance with change of a gate signal of any of the output switching transistors that is turned
  • the LSI system of this invention comprises the switching regulator of this invention; and an LSI core part operated by a voltage supplied from the switching regulator.
  • FIG. 1 is a diagram for showing the configuration of a switching regulator according to Embodiment 1 of the invention.
  • FIG. 2 is a diagram for showing the internal configuration of a pulse generating circuit 16 of FIG. 1;
  • FIG. 3 is a diagram for showing change with time of signals SG, SA 1 through SA 3 and SB 1 through SB 3 in the configuration of FIG. 1;
  • FIG. 4 is a diagram for showing the characteristics of output switching transistors 21 through 23 of FIG. 1;
  • FIG. 5 is a diagram for showing another configuration of plural output transistors
  • FIG. 6 is a diagram for showing the characteristics of transistors belonging to respective groups 24 through 26 ;
  • FIG. 7 is a circuit diagram for showing an internal configuration of a driving circuit 40 of FIG. 1;
  • FIG. 8 is a circuit diagram for showing another internal configuration of the driving circuit 40 of FIG. 1;
  • FIG. 9 is a circuit diagram for showing still another internal configuration of the driving circuit 40 of FIG. 1;
  • FIG. 10 is a diagram for showing an exemplified layout of the output switching transistors 21 through 23 and rectifier switching transistors 31 through 33 of FIG. 1;
  • FIG. 11 is a diagram for showing the configuration of a switching regulator according to Embodiment 2 of the invention.
  • FIG. 12( a ) is a diagram for showing the internal configuration of an edge detecting circuit 60 of FIG. 11 and FIG. 12( b ) is a timing chart of input/output of the edge detecting circuit 60 of FIG. 12( a );
  • FIG. 13 is a diagram for showing the configuration of a switching regulator according to Embodiment 3 of the invention.
  • FIG. 14 is a diagram for showing part of the configuration of a switching regulator according to Embodiment 4 of the invention.
  • FIG. 15 is a diagram for showing modification of part of the configuration of FIG. 14;
  • FIG. 16 is a diagram for showing the configuration of a switching regulator according to Embodiment 5 of the invention.
  • FIG. 17 is a diagram for showing the configuration of an LSI system equipped with a switching regulator of this invention.
  • FIG. 18 is a diagram for showing the configuration of a conventional switching regulator.
  • FIG. 19 is a voltage waveform diagram of the conventional switching regulator.
  • FIG. 1 is a diagram for showing the configuration of a switching regulator of Embodiment 1 of the invention.
  • the switching regulator of FIG. 1 is a synchronous rectifiable buck switched-mode regulator (DC/DC converter).
  • a DC power-supply 1 is a source for generating the output of the switching regulator.
  • the DC power-supply 1 is connected, at its power-supply port, to the source terminals of plural output switching transistors 21 , 22 and 23 each constructed from a P-type MOS transistor, and is connected, at its GND port, to the source terminals of plural rectifier switching transistors 31 , 32 and 33 each constructed from an N-type MOS transistor.
  • the drain terminals of the output switching transistors 21 , 22 and 23 and the rectifier switching transistors 31 , 32 and 33 are connected to a diode 11 and a smoothing circuit 10 including an inductance device 12 and a capacitor 13 .
  • a controller 15 controls the on/off operations of the switching transistors 21 through 23 and 31 through 33 in accordance with an output voltage Vout of the switching regulator output from the smoothing circuit 10 .
  • a voltage comparator 4 compares the output voltage Vout with a reference voltage Vref and outputs a signal SG corresponding to the result of the comparison.
  • a pulse generating circuit 16 outputs signals SA 1 through SA 3 and SB 1 through SB 3 for respectively controlling the on/off operations of the switching transistors 21 through 23 and 31 through 33 .
  • a driving circuit 40 is provided to each of the switching transistors 21 through 23 and 31 through 33 .
  • Each driving circuit 40 receives the output signal SA 1 , SA 2 , SA 3 , SB 1 , SB 2 or SB 3 of the controller 15 as a driving signal for driving the corresponding switching transistor 21 , 22 , 23 , 31 , 32 or 33 .
  • the voltage at the drain terminal of each of the switching transistors 21 through 23 and 31 through 33 is smoothed by the smoothing circuit 10 to be output as the output voltage Vout.
  • the respective output switching transistors 21 through 23 have different transistor widths, which become larger in the order of the switching transistors 21 , 22 and 23 (21 ⁇ 22 ⁇ 23). As a result, the on-resistances thereof are larger in the order of the switching transistors 23 , 22 and 21 (23 ⁇ 22 ⁇ 21).
  • the respective rectifier switching transistors 31 through 33 have different transistor widths, which become larger in the order of the rectifier switching transistors 31 , 32 and 33 (31 ⁇ 32 ⁇ 33). As a result, the on-resistances thereof are larger in the order of the rectifier switching transistors 33 , 32 and 31 (33 ⁇ 32 ⁇ 31).
  • the plural output switching transistors 21 through 23 and the plural rectifier switching transistors 31 through 33 are operated in a predetermined order in their on and off operations.
  • a current can be prevented from abruptly changing in the switching operation, so as to reduce switching noise.
  • FIG. 2 is a diagram for showing the internal configuration of the pulse generating circuit 16
  • FIG. 3 is a diagram for showing change with time of the output signal SG of the voltage comparator 4 and the output signals SA 1 through SA 3 and SB 1 through SB 3 of the pulse generating circuit 16 .
  • the respective signals SA 1 through SA 3 and SB 1 through SB 3 successively fall in a predetermined order.
  • the output switching transistors 21 through 23 that is, the P-type MOS transistors
  • the rectifier switching transistors 31 through 33 that is, the N-type MOS transistors
  • the respective signals SA 1 through SA 3 and SB 1 through SB 3 successively rise in a predetermined order.
  • the output switching transistors 21 through 23 conduct the off operation and the rectifier switching transistors 31 through 33 conduct the on operation.
  • the output switching transistors 21 through 23 are operated in accordance with the signals SA 1 through SA 3 in the ascending order of transistor width, namely, in the descending order of on-resistance. Specifically, the output switching transistor 21 having the smallest transistor width is turned on first, the output switching transistor 22 is turned on next, and the output switching transistor 23 having the largest transistor width is turned on lastly.
  • the output switching transistors 21 through 23 are operated in the descending order of transistor width, namely, in the ascending order of on-resistance. Specifically, the output switching transistor 23 having the largest transistor width is turned on first, the output switching transistor 22 is turned on next, and the output switching transistor 21 having the smallest transistor width is turned on lastly.
  • the rectifier switching transistors 31 through 33 are operated in accordance with the signals SB 1 through SB 3 in the ascending order of transistor width, namely, in the descending order of on-resistance (31 ⁇ 32 ⁇ 33).
  • the rectifier switching transistors 31 through 33 are operated in the descending order of transistor width, namely, in the ascending order of on-resistance (33 ⁇ 32 ⁇ 31).
  • Such switching operations can suppress the abrupt change of the drain current, resulting in reducing the L ⁇ di/dt noise derived from a parasitic inductor 102 .
  • FIG. 4 is a diagram for showing the characteristics of the output switching transistors 21 through 23 .
  • FIG. 4 it is assumed for the sake of understanding that the gate potentials of the respective output switching transistors 21 through 23 are set to fall at the same time.
  • the total size, namely, the total transistor width, of the plural output switching transistors is determined.
  • the on-resistance of each output switching transistor is as small as possible.
  • the transistor width is large, the parasitic capacitance of the transistor is increased, which elongates response time of the transistor serving as a switching device. Therefore, large switching loss and charge/discharge loss are caused by the switching device itself during the on/off operation.
  • the size determination of an output switching transistor is a significant factor in the design of a highly efficient switching regulator, and it is necessary to select an optimal size in consideration of the above-described matters. After the total size of the output switching transistors is determined, the transistor width of each switching transistor is determined.
  • the transistor width of the output switching transistor 21 at the first stage is determined so that a drain current value in a non-saturation region of the drain voltage-current characteristic can be larger than the maximum load current value to be output by the switching regulator.
  • a point A corresponds to a boundary between a non-saturation region and a saturation region in the characteristic of the output switching transistor 21 , and a current value at the point A is larger than the maximum load current value Imax of the switching regulator.
  • the transistor width of the output switching transistor 21 is determined as, for example, 1 mm.
  • the output switching transistor 21 at the first stage alone is in an on state, if the load current value of the switching regulator is larger than the drain current of the output switching transistor 21 at the first stage, the supply current from the diode 11 is large.
  • the output switching transistor 22 at the next stage is turned on under this condition, abrupt current change is caused, which causes the noise.
  • the output switching transistor 21 at the first stage is constructed to have a drain current in the non-saturation region of its characteristic larger than the maximum load current value of the switching regulator.
  • a switching interval is set so that the output switching transistor 22 can be turned on when the characteristic of the output switching transistor 21 reaches the non-saturation region from the saturation region.
  • the transistor width of the output switching transistor 22 is determined so that a time change ratio of a drain current, di/dt, can be constant at a drain-source voltage VDS attained when the characteristic of the output switching transistor 21 at the first stage reaches the non-saturation region from the saturation region.
  • the transistor width of the output switching transistor 22 is determined as, for example, 3 mm.
  • the transistor width is determined so that the time change ratio of a drain current, di/dt, can be constant when it is turned on.
  • the transistor width of the output switching transistor 23 is determined as, for example, 10 mm.
  • the transistor widths can be determined in the same manner as described above.
  • the plural output switching transistors are successively turned on in the descending order of on-resistance and turned off in the ascending order of on-resistance, and the transistor widths of the output switching transistors are optimized so as to make substantially constant the time change ratio of the current, di/dt. Accordingly, the abrupt current change can be prevented in the switching operation of the output switching transistors, resulting in reducing the noise derived from the parasitic inductor.
  • the rectifier switching transistors are not necessarily provided at the plural stages.
  • the effect to reduce the switching noise can be achieved even when the output switching transistors alone are provided at the plural stages.
  • the noise can be reduced more effectively.
  • the output switching transistors or the rectifier switching transistors can be operated in the predetermined order merely in either the on operation or the off operation.
  • the on-resistances of the output switching transistors and the rectifier switching transistors can be differently set by using a factor other than the transistor width.
  • FIG. 5 shows another exemplified configuration of the plural output switching transistors.
  • the plural output switching transistors 20 A of FIG. 5 includes eight transistors with an equal transistor width divided into three groups. Specifically, a first group 24 consists of a transistor 24 a , a second group 25 consists of transistors 25 a through 25 c , and a third group 26 consists of transistors 26 a through 26 e.
  • the controller 15 turns on or off the plural output switching transistors 20 A by group. Specifically, the transistor 24 a of the first group 24 is controlled in accordance with the signal SA 1 , the transistors 25 a through 25 c of the second group 25 are controlled in accordance with the signal SA 2 , and the transistors 26 a through 26 e of the third group 26 are controlled in accordance with the signal SA 3 .
  • FIG. 6 is a diagram for showing the characteristics of the transistors belonging to the groups 24 through 26 . Also in FIG. 6, it is assumed for the sake of understanding that the gate potentials of the respective output switching transistors are set to fall at the same time.
  • the number of transistors belonging to the first group 24 is determined so that a drain current value in a non-saturation region of the drain voltage-current characteristic can be larger than the maximum load current value to be output by the switching regulator.
  • a point A corresponds to a boundary between a non-saturation region and a saturation region in the characteristic of the transistor belonging to the first group 24 , and a current value at the point A is larger than the maximum load current value Imax of the switching regulator.
  • a switching interval is set so that they can be turned on when the characteristic of the transistor belonging to the first group 24 reaches the non-saturation region from the saturation region.
  • the number of transistors belonging to the second group 25 is determined as a maximum number so that a time change ratio di/dt of the total drain current can be constant at the drain-source voltage VDS attained when the characteristic of the transistor belonging to the first group 24 reaches the non-saturation region from the saturation region.
  • the number of transistors belonging to the second group is determined as three.
  • the number of transistors belonging to the third group 26 is determined so that the time change ratio di/dt of the total drain current can be constant when they are turned on.
  • the number of transistors belonging to the third group is determined as five.
  • the number of transistors belonging to each group is determined so as to make the time change ratio di/dt of the current constant, and the transistors are turned on in the on operation so that a larger number of transistors can be successively turned on and are turned off in the off operation so that a smaller number of transistors can be successively turned off.
  • the abrupt current change can be prevented in the switching operation of the output switching transistors, so as to reduce the noise derived from the parasitic inductor.
  • FIG. 7 is a circuit diagram for showing an internal configuration of the driving circuit 40 .
  • the driving circuit 40 of FIG. 7 drives the output switching transistor 23 , and includes an inverter 41 for driving the gate of the output switching transistor 23 in accordance with the signal SA 3 and a constant current source circuit 42 for allowing a constant current I to flow through the inverter 41 .
  • the logic of a signal is assumed not to be inverted in each driving circuit 40 , but the driving circuit 40 includes one inverter 41 in the description referring to FIG. 7.
  • the driving circuit 40 is constructed merely from the inverter 41 including a P-type MOS transistor 41 a and an N-type MOS transistor 41 b , current change is so large during charge/discharge of the gate that the di/dt noise can be caused. Therefore, the driving circuit 40 includes the constant current source circuit 42 for controlling the current I flowing through the inverter 41 to be constant as is shown in FIG. 7. Thus, the abrupt current change can be prevented from being caused during the charge/discharge of the gate, resulting in preventing the occurrence of the noise.
  • the constant current source circuit 42 as shown in FIG. 7 is not necessarily provided in all the driving circuits 40 but can be provided in merely part of the driving circuits 40 .
  • the di/dt noise derived from the current change caused during the charge/discharge of the gate is larger in a transistor with a large transistor width. Therefore, the effect of reducing the noise can be most remarkably attained when the constant current source circuit 42 is provided in the driving circuit 40 for driving the output switching transistor 23 with the largest transistor width.
  • FIG. 8 is a circuit diagram for showing another exemplified internal configuration of the driving circuit 40 .
  • a driving circuit 40 A of FIG. 8 includes, in addition to the inverter 41 and the constant current source circuit 42 , a load current monitoring circuit 43 and a current controlling circuit 44 .
  • the current controlling circuit 44 includes transistors 44 a and 44 b serially connected to each other and parallel connected to a resistance 42 a included in the constant current source circuit 42 .
  • the load current monitoring circuit 43 controls the on/off operations of the transistors 44 a and 44 b of the current controlling circuit 44 in accordance with the amplitude of a load current.
  • the resistance value of the resistance 42 a is substantially controlled, so as to control the amplitude of the constant current I flowing through the inverter 41 .
  • the load current monitoring circuit 43 can be realized in any of various configurations. For example, it can include plural comparators each for comparing the output voltage Vout with a predetermined reference voltage, so as to control the transistors 44 a and 44 b of the current controlling circuit 44 in accordance with the outputs of the respective comparators. Alternatively, it can monitor the drain voltage of the output switching transistor 23 . Further alternatively, it can determine the amplitude of the load current in accordance with the operation state of equipment including the switching regulator. For example, in the case where the switching regulator is included in a portable telephone, it can determine that the load current is large during a call and is small in a waiting state.
  • FIG. 9 is a circuit diagram for showing still another exemplified configuration of the driving circuit 40 .
  • a driving circuit 40 B of FIG. 9 includes, in addition to the inverter 41 and the constant current source circuit 42 , a non-overlap circuit 45 .
  • the constant current source circuit 42 is provided in order to slow down the current change in the gate charge/discharge of the output switching transistor 23 .
  • the current I flowing through the inverter 41 is made too small, however, a longer time is required for the gate charge/discharge, and hence, the efficiency is degraded although the noise can be reduced.
  • the switching of the inverter 41 can be slowed down.
  • the non-overlap circuit 45 is provided for gate control of the inverter elements 41 a and 41 b of the inverter 41 , so as to prevent the inverter elements 41 a and 41 b from being both placed in an on state. As a result, the occurrence of the through-current in the inverter 41 can be avoided.
  • the transistor widths of transistors therein are preferably asymmetrical. Specifically, the transistor width of the transistor in the inverter 45 a is set so that the output potential thereof can slowly fall and abruptly rise, thereby slowly turning on and rapidly turning off the P-type MOS transistor 41 a . Similarly, the transistor width of the transistor in the inverter 45 b is set so that the output potential thereof can slowly rise and abruptly fall, thereby slowly turning on and rapidly turning off the N-type MOS transistor 41 b.
  • FIG. 10 is a schematic diagram for showing an exemplified layout of the output switching transistors 21 through 23 and the rectifier switching transistors 31 through 33 of FIG. 1.
  • the transistors 21 and 3 l having comparatively large sizes are disposed comparatively closer to I/O pads while the transistors 23 and 33 having comparatively small sizes are disposed comparatively farther from the I/O pads. Since the transistors 21 and 31 with large sizes are provided for attaining high conversion efficiency, they should be disposed closer to the I/O pads, so as to reduce line resistances by decreasing the lengths of the lines. On the other hand, since the transistors 23 and 33 with small sizes are provided for reducing the noise by using their high on-resistances, increase of line resistances due to longer lines by placing them farther from the I/O pads is rather preferred.
  • each of the transistors 21 and 31 also works as a diode for releasing charge of a surge, and hence, it is preferred, in consideration of protection from the surge, that the transistors 21 and 31 with large sizes are disposed closer to the peripheral portion of an LSI chip.
  • FIG. 11 is a diagram for showing the configuration of a switching regulator of Embodiment 2 of the invention.
  • like reference numerals are used to refer to like elements used in FIG. 1.
  • a pulse generating circuit 16 A of a controller 15 A outputs, in response to an output signal SG of a voltage comparator 4 , two signals SA and SB for controlling the on/off operations of switching transistors 21 through 23 and 31 through 33 . Furthermore, each of the switching transistors 21 through 23 and 31 through 33 is provided with an edge detecting circuit 60 disposed at a previous stage of a driving circuit 40 . Each edge detecting circuit 60 receives, at its inputs A and B, the output signal of the pulse generating circuit 16 A or a gate signal output from the driving circuit 40 correspondingly provided to another switching transistor.
  • FIG. 12( a ) is a diagram for showing the internal configuration of the edge detecting circuit 60
  • FIG. 12( b ) is a timing chart of the inputs A and B and the output OUT of the edge detecting circuit 60 of FIG. 12( a ).
  • the output OUT of the edge detecting circuit 60 becomes high at the rise edge of the input A and becomes low at the fall edge of the input B.
  • the output switching transistors 21 through 23 are operated as follows: In the on operation of the output switching transistors 21 through 23 , the signal SA of the pulse generating circuit 16 A undergoes a low transition. In response to this fall of the signal SA, the output switching transistor 21 having the largest on-resistance is first turned on. Next, in response to the fall of the gate signal of the output switching transistor 21 , the output switching transistor 22 at the next stage is turned on. Similarly, in response to the fall of the gate signal of the output switching transistor 22 , the output switching transistor 23 having the smallest on-resistance is turned on. Specifically, the output switching transistors 21 through 23 are successively turned on in the descending order of on-resistance in response to the fall of the output signal SA of the pulse generating circuit 16 A.
  • the output switching transistor 23 In response to this rise of the signal SA, the output switching transistor 23 having the smallest on-resistance is turned off first. Next, in response to the rise of the gate signal of the output switching transistor 23 , the output switching transistor 22 is turned off, and similarly, in response to the rise of the gate signal of the output switching transistor 22 , the output switching transistor 21 is turned off. Specifically, the output switching transistors 21 through 23 are successively turned off in the ascending order of on-resistance in response to the rise of the output signal SA of the pulse generating circuit 16 A.
  • the rectifier switching transistors 31 through 33 are similarly operated. In the on operation of the rectifier switching transistors 31 through 33 , the signal SB of the pulse generating circuit 16 A undergoes a high transition. In response to this rise of the signal SB, the rectifier switching transistor 31 having the largest on-resistance is turned on. In response to the rise of the gate signal of the rectifier switching transistor 31 , the rectifier switching transistor 32 is turned on, and in response to the rise of the gate signal of the rectifier switching transistor 32 , the rectifier switching transistor 33 having the smallest on-resistance is turned on. On the other hand, in the off operation of the rectifier switching transistors 31 through 33 , the signal SB of the pulse generating circuit 16 A undergoes a low transition.
  • the rectifier switching transistor 33 having the smallest on-resistance is turned off, and thereafter, the rectifier switching transistors 32 and 31 are successively turned off.
  • the rectifier switching transistors 31 through 33 are successively turned on in the descending order of on-resistance in response to the rise of the output signal SB of the pulse generating circuit 16 A, and are successively turned off in the ascending order of on-resistance in response to the fall of the signal SB.
  • FIG. 13 is a diagram for showing the configuration of a switching regulator of Embodiment 3 of the invention.
  • like reference numerals are used to refer to like elements used in FIG. 11.
  • a pulse generating circuit 16 B included in a controller 15 B outputs one signal SX, which is supplied to an input A of an edge detecting circuit 60 corresponding to an output switching transistor 23 having the smallest on-resistance, to an input B of an edge detecting circuit 60 corresponding to a rectifier switching transistor 33 having the smallest on-resistance and to one input of an OR gate 65 .
  • agate signal of a rectifier switching transistor 31 having the largest on-resistance is supplied to the other input of the OR gate 65 .
  • the output of the OR gate 65 is supplied to an input B of an edge detecting circuit 60 corresponding to an output switching transistor 21 having the largest on-resistance.
  • a gate signal of the output switching transistor 21 is supplied.
  • the configuration of FIG. 13 is the same as that of FIG. 11 except for the above.
  • the on operation and the off operation of the output switching transistors 21 through 23 are respectively carried out continuously to the off operation and the on operation of the rectifier switching transistors 31 through 33 in this embodiment.
  • the on/off operations of the output and rectifier switching transistors can be controlled in accordance with one pulse signal SX output from the pulse generating circuit 16 B. Accordingly, even when the number of stages of the switching transistors is increased, there is no need to increase the numbers of gate control signals and signal lines.
  • FIG. 14 is a diagram for showing part of the configuration of a switching regulator of Embodiment 4 of the invention.
  • FIG. 14 shows the configuration related to an output switching transistor 21 alone, in which a reference numeral 71 denotes a load current monitoring circuit, reference numerals 72 a and 72 b denote delay circuits each including an inverter chain, and reference numerals 73 a and 73 b denote selection circuits each for outputting an input A as an output OUT when a selection input S is at a low level and outputting an input B as the output OUT when the selection input S is at a high level.
  • the delay circuits 72 a and 72 b and the selection circuits 73 a and 73 b together form a timing setting circuit.
  • the load current monitoring circuit 71 monitors a load current quantity of the switching regulator, so as to output a signal at a low level when the load current quantity is small and a signal at a high level when the load current quantity is large.
  • a delay between change of the gate signal of an output switching transistor 22 or change of the signal SA and change of the gate signal of the output switching transistor 21 is small when the load current is small, and is larger correspondingly to a delay obtained by the delay circuits 72 a and 72 b when the load current is large. Accordingly, when the load current is small, a sequential switching interval can be reduced, so that the degradation of the efficiency can be more effectively suppressed when the load current is small.
  • FIG. 14 can be provided also to the other output switching transistors or rectifier switching transistors. Furthermore, two kinds of delays can be set in accordance with the amplitude of the load current in the configuration of FIG. 14, but the configuration can be modified so that more than two kinds of delays can be set.
  • FIG. 15 shows an exemplified circuit having a configuration in which four kinds of delays can be set.
  • each sequential switching interval can be appropriately set in this embodiment, and hence, the degradation of the efficiency can be suppressed when the load current is small.
  • FIG. 16 is a circuit diagram for showing the configuration of a switching regulator of Embodiment 5 of the invention.
  • a switching regulator of Embodiment 5 of the invention.
  • a through-current flows therethrough.
  • a logic circuit 80 is provided for avoiding the occurrence of the through-current.
  • a 3-input AND circuit 81 receives, as its inputs, driving signals SA 1 through SA 3 for respectively driving output switching transistors 21 through 23 .
  • a 2-input AND circuits 82 a through 82 c receive, as one of their inputs, driving signals SB 1 through SB 3 for respectively driving rectifier switching transistors 31 through 33 , and also receive, as the other inputs, the output of the 3-input AND circuit 81 .
  • the 3-input AND circuit is used.
  • the number of inputs of the AND circuit can be changed in accordance with the number of output switching transistors.
  • the logic circuit can be in any configuration as far as it can control the switching transistors so that when any of the plural output switching transistors is in an on state, the plural rectifier switching transistors are all placed in an off sate.
  • a switching transistor is preferably fabricated as an on-chip with its on-resistance reduced as far as possible.
  • a switching transistor with a small on-resistance alone can be fabricated outside with other transistors constructed as anon-chip.
  • the switching noise can be reduced with keeping high conversion efficiency and with reducing the number of outside components.
  • FIG. 17 is a diagram for showing an example of an LSI system constructed by using the switching regulator of this invention.
  • an LSI 90 includes an LSI core part 91 and a DC/DC converter 92 , and is provided with a smoothing circuit 10 as an outside component.
  • Reference numerals 93 a through 93 e denote pads of the LSI 90 .
  • the DC/DC converter 92 includes, for example, plural output switching transistors as described in any of the aforementioned embodiments, and the DC/DC converter 92 and the smoothing circuit 10 together form the switching regulator of this invention.
  • the DC/DC converter 92 converts power-supply potentials Vdd and Vss supplied at the pads 93 a and 93 b into a voltage Vnd through the operation described in any of the aforementioned embodiments, and outputs the voltage to the pad 93 c .
  • the smoothing circuit 10 smoothes the output voltage Vnd of the DC/DC converter 92 so as to output the smoothed voltage as a voltage Vout.
  • the output voltage Vout of the smoothing circuit 10 is supplied as an internal power-supply voltage to the LSI core part 91 .

Abstract

In a switching regulator, switching noise is reduced with keeping high conversion efficiency. The switching regulator includes plural output switching transistors 21 through 23 having different on-resistances, which are operated in a descending order of on-resistance in the on operation and are operated in an ascending order of on-resistance in the off operation. In this manner, abrupt current change can be suppressed in the switching operation, resulting in reducing di/dt noise derived from a parasitic inductor 102.

Description

    TECHNICAL FIELD
  • The present invention relates to a technique concerning a switching regulator, and more particularly, it relates to a technique to reduce switching noise. [0001]
  • BACKGROUND ART
  • Recently, portable electronic equipment such as a portable telephone and a notebook personal computer has been remarkably spread. With the spread of such equipment, a technique to reduce power consumption has become indispensable in the field of semiconductor technology. In order to suppress the power consumption of an LSI, it is effective to reduce the power-supply voltage of the LSI itself, and for this purpose, a highly efficient power-supply voltage converting circuit is necessary. [0002]
  • A switching regulator is known to have much higher efficiency than a linear regulator due to its operation principle, and various systems for a switching regulator have been studied and developed. In accordance with increase of the operation speed and decrease of the power consumption of an LSI, there are increasing demands for a switching regulator with higher efficiency and higher switching speed. [0003]
  • FIG. 18 is a diagram for showing a basic circuit configuration of a conventional switching regulator, that is, a synchronous rectifiable buck switched-mode power-supply (DC/DC converter). A DC power-[0004] supply 1 is a source for generating the output of this switching regulator, and is a target to be chopped. The DC power-supply 1 is connected, at its power-supply port, to the source terminal of an output switching transistor 2 constructed from a P-type MOS transistor, and is connected, at its GND port, to the source terminal of a rectifier switching transistor 3 constructed from an N-type MOS transistor.
  • FIG. 19 is a timing chart for showing the operation of the switching regulator of FIG. 18. A [0005] controller 5 compares an output voltage Vout with a reference voltage Vref, and controls on/off operations of the switching transistors 2 and 3 on the basis of the result of the comparison. A voltage comparator 4 compares the output voltage Vout with the reference voltage Vref, and a pulse generating circuit 6 outputs a pulse signal SC for controlling the on/off operations on the basis of the result of the comparison. The signal SC is supplied to gate driving buffers 8 and 9 of the switching transistors 2 and 3. The drain voltage VD of each of the switching transistors 2 and 3 is chopped by the on/off operation of the switching transistor 2 or 3 and a diode 11, and the chopped voltage is smoothed by a smoothing circuit 14 including an inductance device 12 and a capacitor 13, so as to be output as the output voltage Vout. The conversion efficiency is defined as follows:
  • Conversion efficiency=(Output power)/(Input power) [0006]
  • Problems to be Solved by the Invention
  • In order to keep high conversion efficiency in the conventional switching regulator, it is necessary to optimize a switching size by decreasing the on-resistances of the [0007] switching transistors 2 and 3 as much as possible, or/and to decrease an AC loss by increasing a switching frequency so as to conduct rapid switching. There arises, however, a problem that the rapid switching causes large switching noise.
  • Specifically, there exists a so-called [0008] parasitic inductor 102 on a power-supply line as is shown in FIG. 18. When the source-drain voltage VDS of the switching transistors 2 and 3 is large, abrupt current change caused by the switching operation leads to occurrence of di/dt noise derived from the parasitic inductor 102. This noise fluctuates the power-supply voltage level in every switching operation, resulting in causing similar noise also in the output voltage Vout. As a result, L·di/dt switching noise derived from the parasitic inductor 102 of the power-supply line is unavoidably caused in the out put voltage Vout.
  • In order to reduce such switching noise, for example, a capacity inserting resonant switching regulator is conventionally used. The resonant switching regulator conducts ZVC (zero voltage switching) by utilizing LC resonance. The resonant switching regulator, however, has a problem of a very complicated configuration of its control circuit and is difficult to timely control. Furthermore, this resonant switching regulator has another problem that as the output current is larger, the AC loss is larger, resulting in decreasing the conversion efficiency. [0009]
  • Disclosure of the Invention
  • An object of the invention is reducing switching noise of a switching regulator while keeping high conversion efficiency. [0010]
  • Specifically, the switching regulator of this invention comprises plural output switching transistors operated in a predetermined order in at least one of an on operation and an off operation thereof. [0011]
  • According to the invention, the plural output switching transistors are operated in the predetermined order in at least one of the on operation and the off operation thereof. As a result, abrupt current change can be suppressed in the switching operation. Accordingly, di/dt noise derived from a parasitic inductor can be reduced. [0012]
  • In the switching regulator, the plural output switching transistors are preferably turned on in a descending order of on-resistance in the on operation thereof, and the plural output switching transistors are preferably turned off in an ascending order of on-resistance in the off operation thereof. [0013]
  • In the switching regulator, the plural output switching transistors are preferably turned on in an ascending order of transistor width in the on operation thereof, and the plural output switching transistors are preferably turned off in a descending order of transistor width in the off operation thereof. [0014]
  • In the switching regulator, one of the plural output switching transistors that is turned on first preferably has a drain current value in a non-saturation region larger than a maximum load current value of the switching regulator. [0015]
  • Preferably, in the switching regulator, the plural output switching transistors are divided into plural groups, and in the on operation thereof, the plural output switching transistors are turned on by group in an ascending order of the number of output switching transistors belonging to each group, and in the off operation thereof, the plural output switching transistors are turned off by group in a descending order of the number of output switching transistors belonging to each group. [0016]
  • The switching regulator preferably further comprises plural driving circuits provided correspondingly to the plural output switching transistors each for operating a corresponding one of the output switching transistors in accordance with a driving signal thereof, and at least one of the plural driving circuits preferably includes an inverter for driving a gate of the corresponding one of the output switching transistors in accordance with the driving signal; and a constant current source circuit for controlling a current flowing through the inverter to be constant. [0017]
  • The at least one of the plural driving circuits preferably includes a current controlling circuit for controlling, in accordance with a load current quantity of the switching regulator, an amplitude of the current flowing through the inverter controlled by the constant current source circuit. Also, the at least one of the plural driving circuits preferably includes a non-overlap circuit that receives the driving signal and supplies a signal to the inverter for preventing a P-type MOS transistor and an N-type MOS transistor included in the inverter from being in an on state at the same time. [0018]
  • In the switching regulator, one of the plural output switching transistors having a comparatively large size is preferably placed comparatively closer to I/O pads of an LSI including the switching regulator and another of the plural output switching transistors having a comparatively small size is preferably placed comparatively farther from the I/O pads of the LSI. [0019]
  • Furthermore, the switching regulator preferably further comprises a timing setting circuit provided correspondingly to at least one of the plural output switching transistors, the timing setting circuit setting timing of turning on or off the corresponding one of the output switching transistors in accordance with a load current value of the switching regulator. [0020]
  • Moreover, the switching regulator preferably further comprises plural rectifier switching transistors operated in a predetermined order in at least one of an on operation and an off operation thereof. Additionally, the plural rectifier switching transistors are preferably turned on in a descending order of on-resistance in the on operation thereof, and the plural rectifier switching transistors are preferably turned off in an ascending order of on-resistance in the off operation thereof. [0021]
  • Furthermore, the switching regulator preferably further comprises plural driving circuits provided correspondingly to the plural rectifier switching transistors each for operating a corresponding one of the plural rectifier switching transistors in accordance with a driving signal thereof, and at least one of the plural driving circuits preferably includes an inverter for driving a gate of the corresponding one of the rectifier switching transistors in accordance with the driving signal; and a constant current source circuit for controlling a current flowing through the inverter to be constant. [0022]
  • Moreover, the switching regulator preferably further comprises a timing setting circuit provided correspondingly to at least one of the plural rectifier switching transistors for setting timing of turning on or off the corresponding one of the output switching transistors in accordance with a load current value of the switching regulator. [0023]
  • Also, the switching regulator preferably further comprises a logic circuit for preventing the plural rectifier switching transistors from turning on when at least one of the plural output switching transistors is in an on state. [0024]
  • Also, the switching regulator preferably further comprises a controller for controlling the on operation and the off operation of the plural output switching transistors, and in the on operation of the plural output switching transistors, the controller turns on one of the output switching transistors that is to be turned on first, and the rest of the output switching transistors are successively turned on in accordance with change of a gate signal of any of the output switching transistors that is turned on immediately before, and in the off operation of the plural output switching transistors, the controller turns off one of the output switching transistors that is to be turned off first, and the rest of the output switching transistors are successively turned off in accordance with change of a gate signal of any of the output switching transistors that is turned off immediately before. [0025]
  • In addition, the switching regulator preferably further comprises plural rectifier switching transistors operated in a predetermined order in an on operation and an off operation thereof, and in the on operation of the plural output switching transistors, the controller turns off one of the rectifier switching transistors that is to be turned off first, and the rest of the rectifier switching transistors are successively turned off in accordance with change of a gate signal of any of the rectifier switching transistors that is turned off immediately before, and one of the output switching transistors that is to be turned on first is turned on in accordance with change of a gate signal of any of the rectifier switching transistors that is turned off lastly, and the rest of the output switching transistors are successively turned on in accordance with change of a gate signal of any of the output switching transistors that is turned on immediately before; and in the off operation of the plural output switching transistors, the controller turns off one of the output switching transistors that is to be turned off first, and the rest of the output switching transistors are successively turned off in accordance with change of a gate signal of any of the output switching transistors that is turned off immediately before, and one of the rectifier switching transistors that is to be turned on first is turned on in accordance with change of a gate signal of any of the output switching transistors that is turned off lastly, and the rest of the rectifier switching transistors are successively turned on in accordance with change of a gate signal of any of the rectifier switching transistors that is turned on immediately before. [0026]
  • Alternatively, the LSI system of this invention comprises the switching regulator of this invention; and an LSI core part operated by a voltage supplied from the switching regulator.[0027]
  • Brief Description of Drawings
  • FIG. 1 is a diagram for showing the configuration of a switching regulator according to [0028] Embodiment 1 of the invention;
  • FIG. 2 is a diagram for showing the internal configuration of a [0029] pulse generating circuit 16 of FIG. 1;
  • FIG. 3 is a diagram for showing change with time of signals SG, SA[0030] 1 through SA3 and SB1 through SB3 in the configuration of FIG. 1;
  • FIG. 4 is a diagram for showing the characteristics of [0031] output switching transistors 21 through 23 of FIG. 1;
  • FIG. 5 is a diagram for showing another configuration of plural output transistors; [0032]
  • FIG. 6 is a diagram for showing the characteristics of transistors belonging to [0033] respective groups 24 through 26;
  • FIG. 7 is a circuit diagram for showing an internal configuration of a [0034] driving circuit 40 of FIG. 1;
  • FIG. 8 is a circuit diagram for showing another internal configuration of the [0035] driving circuit 40 of FIG. 1;
  • FIG. 9 is a circuit diagram for showing still another internal configuration of the [0036] driving circuit 40 of FIG. 1;
  • FIG. 10 is a diagram for showing an exemplified layout of the [0037] output switching transistors 21 through 23 and rectifier switching transistors 31 through 33 of FIG. 1;
  • FIG. 11 is a diagram for showing the configuration of a switching regulator according to [0038] Embodiment 2 of the invention;
  • FIG. 12([0039] a) is a diagram for showing the internal configuration of an edge detecting circuit 60 of FIG. 11 and FIG. 12(b) is a timing chart of input/output of the edge detecting circuit 60 of FIG. 12(a);
  • FIG. 13 is a diagram for showing the configuration of a switching regulator according to [0040] Embodiment 3 of the invention;
  • FIG. 14 is a diagram for showing part of the configuration of a switching regulator according to [0041] Embodiment 4 of the invention;
  • FIG. 15 is a diagram for showing modification of part of the configuration of FIG. 14; [0042]
  • FIG. 16 is a diagram for showing the configuration of a switching regulator according to [0043] Embodiment 5 of the invention;
  • FIG. 17 is a diagram for showing the configuration of an LSI system equipped with a switching regulator of this invention; [0044]
  • FIG. 18 is a diagram for showing the configuration of a conventional switching regulator; and [0045]
  • FIG. 19 is a voltage waveform diagram of the conventional switching regulator.[0046]
  • Best Mode for Carrying Out the Invention
  • (EMBODIMENT 1) [0047]
  • FIG. 1 is a diagram for showing the configuration of a switching regulator of [0048] Embodiment 1 of the invention. The switching regulator of FIG. 1 is a synchronous rectifiable buck switched-mode regulator (DC/DC converter).
  • A DC power-[0049] supply 1 is a source for generating the output of the switching regulator. The DC power-supply 1 is connected, at its power-supply port, to the source terminals of plural output switching transistors 21, 22 and 23 each constructed from a P-type MOS transistor, and is connected, at its GND port, to the source terminals of plural rectifier switching transistors 31, 32 and 33 each constructed from an N-type MOS transistor. The drain terminals of the output switching transistors 21, 22 and 23 and the rectifier switching transistors 31, 32 and 33 are connected to a diode 11 and a smoothing circuit 10 including an inductance device 12 and a capacitor 13.
  • A [0050] controller 15 controls the on/off operations of the switching transistors 21 through 23 and 31 through 33 in accordance with an output voltage Vout of the switching regulator output from the smoothing circuit 10. In the controller 15, a voltage comparator 4 compares the output voltage Vout with a reference voltage Vref and outputs a signal SG corresponding to the result of the comparison. In response to the signal SG, a pulse generating circuit 16 outputs signals SA1 through SA3 and SB1 through SB3 for respectively controlling the on/off operations of the switching transistors 21 through 23 and 31 through 33.
  • A driving [0051] circuit 40 is provided to each of the switching transistors 21 through 23 and 31 through 33. Each driving circuit 40 receives the output signal SA1, SA2, SA3, SB1, SB2 or SB3 of the controller 15 as a driving signal for driving the corresponding switching transistor 21, 22, 23, 31, 32 or 33. The voltage at the drain terminal of each of the switching transistors 21 through 23 and 31 through 33 is smoothed by the smoothing circuit 10 to be output as the output voltage Vout.
  • The respective [0052] output switching transistors 21 through 23 have different transistor widths, which become larger in the order of the switching transistors 21, 22 and 23 (21<22<23). As a result, the on-resistances thereof are larger in the order of the switching transistors 23, 22 and 21 (23<22<21). Similarly, the respective rectifier switching transistors 31 through 33 have different transistor widths, which become larger in the order of the rectifier switching transistors 31, 32 and 33 (31<32<33). As a result, the on-resistances thereof are larger in the order of the rectifier switching transistors 33, 32 and 31 (33<32<31).
  • In this embodiment, the plural [0053] output switching transistors 21 through 23 and the plural rectifier switching transistors 31 through 33 are operated in a predetermined order in their on and off operations. Thus, a current can be prevented from abruptly changing in the switching operation, so as to reduce switching noise.
  • FIG. 2 is a diagram for showing the internal configuration of the [0054] pulse generating circuit 16, and FIG. 3 is a diagram for showing change with time of the output signal SG of the voltage comparator 4 and the output signals SA1 through SA3 and SB1 through SB3 of the pulse generating circuit 16.
  • As is shown in FIG. 3, at a fall of the signal SG, the respective signals SA[0055] 1 through SA3 and SB1 through SB3 successively fall in a predetermined order. When it is herein assumed that the logic of the signal is not inverted in each driving circuit 40, the output switching transistors 21 through 23, that is, the P-type MOS transistors, conduct the on operation in response to the falls of the signals SA1 through SA3, and the rectifier switching transistors 31 through 33, that is, the N-type MOS transistors, conduct the off operation in response to the falls of the signals SB1 through SB3. On the other hand, at a rise of the signal SG, the respective signals SA1 through SA3 and SB1 through SB3 successively rise in a predetermined order. As a result, the output switching transistors 21 through 23 conduct the off operation and the rectifier switching transistors 31 through 33 conduct the on operation.
  • In the on operation, the [0056] output switching transistors 21 through 23 are operated in accordance with the signals SA1 through SA3 in the ascending order of transistor width, namely, in the descending order of on-resistance. Specifically, the output switching transistor 21 having the smallest transistor width is turned on first, the output switching transistor 22 is turned on next, and the output switching transistor 23 having the largest transistor width is turned on lastly. On the other hand, in the off operation, the output switching transistors 21 through 23 are operated in the descending order of transistor width, namely, in the ascending order of on-resistance. Specifically, the output switching transistor 23 having the largest transistor width is turned on first, the output switching transistor 22 is turned on next, and the output switching transistor 21 having the smallest transistor width is turned on lastly.
  • Similarly, in the on operation, the [0057] rectifier switching transistors 31 through 33 are operated in accordance with the signals SB1 through SB3 in the ascending order of transistor width, namely, in the descending order of on-resistance (31→32→33). On the other hand, in the off operation, the rectifier switching transistors 31 through 33 are operated in the descending order of transistor width, namely, in the ascending order of on-resistance (33→32→31).
  • Such switching operations can suppress the abrupt change of the drain current, resulting in reducing the L·di/dt noise derived from a [0058] parasitic inductor 102.
  • Next, determination of the transistor widths of the [0059] plural switching transistors 20 of this embodiment will be described. FIG. 4 is a diagram for showing the characteristics of the output switching transistors 21 through 23. In FIG. 4, it is assumed for the sake of understanding that the gate potentials of the respective output switching transistors 21 through 23 are set to fall at the same time.
  • First, the total size, namely, the total transistor width, of the plural output switching transistors is determined. In order to attain high conversion efficiency in a switching regulator, it is preferred that the on-resistance of each output switching transistor is as small as possible. In order to reduce the on-resistance, it is necessary to increase the transistor width, and hence, there is a trade-off relationship between the high efficiency and the area of the transistor. Also, when the transistor width is large, the parasitic capacitance of the transistor is increased, which elongates response time of the transistor serving as a switching device. Therefore, large switching loss and charge/discharge loss are caused by the switching device itself during the on/off operation. [0060]
  • Accordingly, the size determination of an output switching transistor is a significant factor in the design of a highly efficient switching regulator, and it is necessary to select an optimal size in consideration of the above-described matters. After the total size of the output switching transistors is determined, the transistor width of each switching transistor is determined. [0061]
  • First, the transistor width of the [0062] output switching transistor 21 at the first stage is determined so that a drain current value in a non-saturation region of the drain voltage-current characteristic can be larger than the maximum load current value to be output by the switching regulator. In FIG. 4, a point A corresponds to a boundary between a non-saturation region and a saturation region in the characteristic of the output switching transistor 21, and a current value at the point A is larger than the maximum load current value Imax of the switching regulator. Herein, the transistor width of the output switching transistor 21 is determined as, for example, 1 mm.
  • In the case where the [0063] output switching transistor 21 at the first stage alone is in an on state, if the load current value of the switching regulator is larger than the drain current of the output switching transistor 21 at the first stage, the supply current from the diode 11 is large. When the output switching transistor 22 at the next stage is turned on under this condition, abrupt current change is caused, which causes the noise. In order to prevent this noise, it is preferred that the output switching transistor 21 at the first stage is constructed to have a drain current in the non-saturation region of its characteristic larger than the maximum load current value of the switching regulator.
  • Next, with respect to the [0064] output switching transistor 22 at the next stage, a switching interval is set so that the output switching transistor 22 can be turned on when the characteristic of the output switching transistor 21 reaches the non-saturation region from the saturation region. Then, the transistor width of the output switching transistor 22 is determined so that a time change ratio of a drain current, di/dt, can be constant at a drain-source voltage VDS attained when the characteristic of the output switching transistor 21 at the first stage reaches the non-saturation region from the saturation region. Herein, the transistor width of the output switching transistor 22 is determined as, for example, 3 mm.
  • Furthermore, with respect to the [0065] output switching transistor 23 at the subsequent stage, the transistor width is determined so that the time change ratio of a drain current, di/dt, can be constant when it is turned on. Herein, the transistor width of the output switching transistor 23 is determined as, for example, 10 mm.
  • Also with respect to the [0066] rectifier switching transistors 31 through 33, the transistor widths can be determined in the same manner as described above.
  • In this manner, according to this embodiment, the plural output switching transistors are successively turned on in the descending order of on-resistance and turned off in the ascending order of on-resistance, and the transistor widths of the output switching transistors are optimized so as to make substantially constant the time change ratio of the current, di/dt. Accordingly, the abrupt current change can be prevented in the switching operation of the output switching transistors, resulting in reducing the noise derived from the parasitic inductor. [0067]
  • Although both the output switching transistors and the rectifier switching transistors are provided at plural stages in this embodiment, the rectifier switching transistors are not necessarily provided at the plural stages. The effect to reduce the switching noise can be achieved even when the output switching transistors alone are provided at the plural stages. However, by providing plural rectifier switching transistors, the noise can be reduced more effectively. [0068]
  • Also, the output switching transistors or the rectifier switching transistors can be operated in the predetermined order merely in either the on operation or the off operation. [0069]
  • Alternatively, the on-resistances of the output switching transistors and the rectifier switching transistors can be differently set by using a factor other than the transistor width. [0070]
  • FIG. 5 shows another exemplified configuration of the plural output switching transistors. The plural [0071] output switching transistors 20A of FIG. 5 includes eight transistors with an equal transistor width divided into three groups. Specifically, a first group 24 consists of a transistor 24 a, a second group 25 consists of transistors 25 a through 25 c, and a third group 26 consists of transistors 26 a through 26 e.
  • In this case, the [0072] controller 15 turns on or off the plural output switching transistors 20A by group. Specifically, the transistor 24 a of the first group 24 is controlled in accordance with the signal SA1, the transistors 25 a through 25 c of the second group 25 are controlled in accordance with the signal SA2, and the transistors 26 a through 26 e of the third group 26 are controlled in accordance with the signal SA3.
  • The number of transistors belonging to each group is determined as follows: FIG. 6 is a diagram for showing the characteristics of the transistors belonging to the [0073] groups 24 through 26. Also in FIG. 6, it is assumed for the sake of understanding that the gate potentials of the respective output switching transistors are set to fall at the same time.
  • First, the number of transistors belonging to the [0074] first group 24 is determined so that a drain current value in a non-saturation region of the drain voltage-current characteristic can be larger than the maximum load current value to be output by the switching regulator. In FIG. 6, a point A corresponds to a boundary between a non-saturation region and a saturation region in the characteristic of the transistor belonging to the first group 24, and a current value at the point A is larger than the maximum load current value Imax of the switching regulator.
  • Next, with respect to transistors belonging to the [0075] second group 25, a switching interval is set so that they can be turned on when the characteristic of the transistor belonging to the first group 24 reaches the non-saturation region from the saturation region. Then, the number of transistors belonging to the second group 25 is determined as a maximum number so that a time change ratio di/dt of the total drain current can be constant at the drain-source voltage VDS attained when the characteristic of the transistor belonging to the first group 24 reaches the non-saturation region from the saturation region. Herein, the number of transistors belonging to the second group is determined as three.
  • Furthermore, the number of transistors belonging to the [0076] third group 26 is determined so that the time change ratio di/dt of the total drain current can be constant when they are turned on. Herein, the number of transistors belonging to the third group is determined as five.
  • In this manner, the number of transistors belonging to each group is determined so as to make the time change ratio di/dt of the current constant, and the transistors are turned on in the on operation so that a larger number of transistors can be successively turned on and are turned off in the off operation so that a smaller number of transistors can be successively turned off. As a result, the abrupt current change can be prevented in the switching operation of the output switching transistors, so as to reduce the noise derived from the parasitic inductor. [0077]
  • Although the number of transistors belonging to the first group to be turned on first is one in the above-described case, plural transistors can be turned on first. [0078]
  • Next, the internal configuration of the driving [0079] circuit 40 of FIG. 1 will be described.
  • FIG. 7 is a circuit diagram for showing an internal configuration of the driving [0080] circuit 40. The driving circuit 40 of FIG. 7 drives the output switching transistor 23, and includes an inverter 41 for driving the gate of the output switching transistor 23 in accordance with the signal SA3 and a constant current source circuit 42 for allowing a constant current I to flow through the inverter 41. In the description of the operation of the switching regulator described with reference to FIG. 1, the logic of a signal is assumed not to be inverted in each driving circuit 40, but the driving circuit 40 includes one inverter 41 in the description referring to FIG. 7.
  • If the driving [0081] circuit 40 is constructed merely from the inverter 41 including a P-type MOS transistor 41 a and an N-type MOS transistor 41 b, current change is so large during charge/discharge of the gate that the di/dt noise can be caused. Therefore, the driving circuit 40 includes the constant current source circuit 42 for controlling the current I flowing through the inverter 41 to be constant as is shown in FIG. 7. Thus, the abrupt current change can be prevented from being caused during the charge/discharge of the gate, resulting in preventing the occurrence of the noise.
  • The constant [0082] current source circuit 42 as shown in FIG. 7 is not necessarily provided in all the driving circuits 40 but can be provided in merely part of the driving circuits 40. The di/dt noise derived from the current change caused during the charge/discharge of the gate is larger in a transistor with a large transistor width. Therefore, the effect of reducing the noise can be most remarkably attained when the constant current source circuit 42 is provided in the driving circuit 40 for driving the output switching transistor 23 with the largest transistor width. It goes without saying that the effect of reducing the noise can be exhibited also when the constant current source circuit 42 is provided in the other driving circuit 40 for driving any of the output switching transistors 21 and 23 and the rectifier switching transistors 31 through 33, and that the effect of reducing the noise can be more remarkably attained in the entire switching regulator when the constant current source circuit 42 is provided in a larger number of driving circuits 40.
  • FIG. 8 is a circuit diagram for showing another exemplified internal configuration of the driving [0083] circuit 40. A driving circuit 40A of FIG. 8 includes, in addition to the inverter 41 and the constant current source circuit 42, a load current monitoring circuit 43 and a current controlling circuit 44. The current controlling circuit 44 includes transistors 44 a and 44 b serially connected to each other and parallel connected to a resistance 42 a included in the constant current source circuit 42. The load current monitoring circuit 43 controls the on/off operations of the transistors 44 a and 44 b of the current controlling circuit 44 in accordance with the amplitude of a load current. Thus, the resistance value of the resistance 42 a is substantially controlled, so as to control the amplitude of the constant current I flowing through the inverter 41.
  • When the load current is small, the noise is comparatively small. Therefore, in the case where the gate charge/discharge of the output switching transistor or the rectifier switching transistor is slowed down by the constant [0084] current source circuit 42, the efficiency of the switching regulator is naturally degraded.
  • Accordingly, when the load current is small, the [0085] resistance 42 a of the constant current source circuit 42 is partly short-circuited by the current controlling circuit 44, so as to increase the supply current I to the inverter 41. In this manner, the gate potential is abruptly changed in the gate charge/discharge of the output switching transistor 23, thereby preventing the efficiency degradation.
  • The load current monitoring circuit [0086] 43 can be realized in any of various configurations. For example, it can include plural comparators each for comparing the output voltage Vout with a predetermined reference voltage, so as to control the transistors 44 a and 44 b of the current controlling circuit 44 in accordance with the outputs of the respective comparators. Alternatively, it can monitor the drain voltage of the output switching transistor 23. Further alternatively, it can determine the amplitude of the load current in accordance with the operation state of equipment including the switching regulator. For example, in the case where the switching regulator is included in a portable telephone, it can determine that the load current is large during a call and is small in a waiting state.
  • FIG. 9 is a circuit diagram for showing still another exemplified configuration of the driving [0087] circuit 40. A driving circuit 40B of FIG. 9 includes, in addition to the inverter 41 and the constant current source circuit 42, a non-overlap circuit 45.
  • In the configurations of FIGS. 7 and 8, the constant [0088] current source circuit 42 is provided in order to slow down the current change in the gate charge/discharge of the output switching transistor 23. When the current I flowing through the inverter 41 is made too small, however, a longer time is required for the gate charge/discharge, and hence, the efficiency is degraded although the noise can be reduced. In order to slow down the current change in the gate charge/discharge of the output switching transistor 23 as well as to suppress the efficiency degradation, the switching of the inverter 41 can be slowed down.
  • In this case, however, there is a fear of a time period when the P-[0089] type MOS transistor 41 a and the N-type MOS transistor 41 b of the inverter 41 are both in an on state, which can allow a through-current to flow through the inverter 41.
  • Accordingly, in the configuration of FIG. 9, the non-overlap circuit [0090] 45 is provided for gate control of the inverter elements 41 a and 41 b of the inverter 41, so as to prevent the inverter elements 41 a and 41 b from being both placed in an on state. As a result, the occurrence of the through-current in the inverter 41 can be avoided.
  • Furthermore, in [0091] inverters 45 a and 45 b f the non-overlap circuit 45, the transistor widths of transistors therein are preferably asymmetrical. Specifically, the transistor width of the transistor in the inverter 45 a is set so that the output potential thereof can slowly fall and abruptly rise, thereby slowly turning on and rapidly turning off the P-type MOS transistor 41 a. Similarly, the transistor width of the transistor in the inverter 45 b is set so that the output potential thereof can slowly rise and abruptly fall, thereby slowly turning on and rapidly turning off the N-type MOS transistor 41 b.
  • FIG. 10 is a schematic diagram for showing an exemplified layout of the [0092] output switching transistors 21 through 23 and the rectifier switching transistors 31 through 33 of FIG. 1. As is shown in figure 10, the transistors 21 and 3l having comparatively large sizes are disposed comparatively closer to I/O pads while the transistors 23 and 33 having comparatively small sizes are disposed comparatively farther from the I/O pads. Since the transistors 21 and 31 with large sizes are provided for attaining high conversion efficiency, they should be disposed closer to the I/O pads, so as to reduce line resistances by decreasing the lengths of the lines. On the other hand, since the transistors 23 and 33 with small sizes are provided for reducing the noise by using their high on-resistances, increase of line resistances due to longer lines by placing them farther from the I/O pads is rather preferred.
  • Also, each of the [0093] transistors 21 and 31 also works as a diode for releasing charge of a surge, and hence, it is preferred, in consideration of protection from the surge, that the transistors 21 and 31 with large sizes are disposed closer to the peripheral portion of an LSI chip.
  • (EMBODIMENT 2) [0094]
  • FIG. 11 is a diagram for showing the configuration of a switching regulator of [0095] Embodiment 2 of the invention. In FIG. 11, like reference numerals are used to refer to like elements used in FIG. 1.
  • In the configuration of FIG. 11, a [0096] pulse generating circuit 16A of a controller 15A outputs, in response to an output signal SG of a voltage comparator 4, two signals SA and SB for controlling the on/off operations of switching transistors 21 through 23 and 31 through 33. Furthermore, each of the switching transistors 21 through 23 and 31 through 33 is provided with an edge detecting circuit 60 disposed at a previous stage of a driving circuit 40. Each edge detecting circuit 60 receives, at its inputs A and B, the output signal of the pulse generating circuit 16A or a gate signal output from the driving circuit 40 correspondingly provided to another switching transistor.
  • FIG. 12([0097] a) is a diagram for showing the internal configuration of the edge detecting circuit 60, and FIG. 12(b) is a timing chart of the inputs A and B and the output OUT of the edge detecting circuit 60 of FIG. 12(a). As is shown in FIG. 12(b), the output OUT of the edge detecting circuit 60 becomes high at the rise edge of the input A and becomes low at the fall edge of the input B.
  • Now, the operation of the switching regulator of FIG. 11 will be described. [0098]
  • The [0099] output switching transistors 21 through 23 are operated as follows: In the on operation of the output switching transistors 21 through 23, the signal SA of the pulse generating circuit 16A undergoes a low transition. In response to this fall of the signal SA, the output switching transistor 21 having the largest on-resistance is first turned on. Next, in response to the fall of the gate signal of the output switching transistor 21, the output switching transistor 22 at the next stage is turned on. Similarly, in response to the fall of the gate signal of the output switching transistor 22, the output switching transistor 23 having the smallest on-resistance is turned on. Specifically, the output switching transistors 21 through 23 are successively turned on in the descending order of on-resistance in response to the fall of the output signal SA of the pulse generating circuit 16A.
  • On the other hand, in the off operation of the [0100] output switching transistors 21 through 23, the signal SA of the pulse generating circuit 16A undergoes a high transition. In response to this rise of the signal SA, the output switching transistor 23 having the smallest on-resistance is turned off first. Next, in response to the rise of the gate signal of the output switching transistor 23, the output switching transistor 22 is turned off, and similarly, in response to the rise of the gate signal of the output switching transistor 22, the output switching transistor 21 is turned off. Specifically, the output switching transistors 21 through 23 are successively turned off in the ascending order of on-resistance in response to the rise of the output signal SA of the pulse generating circuit 16A.
  • The [0101] rectifier switching transistors 31 through 33 are similarly operated. In the on operation of the rectifier switching transistors 31 through 33, the signal SB of the pulse generating circuit 16A undergoes a high transition. In response to this rise of the signal SB, the rectifier switching transistor 31 having the largest on-resistance is turned on. In response to the rise of the gate signal of the rectifier switching transistor 31, the rectifier switching transistor 32 is turned on, and in response to the rise of the gate signal of the rectifier switching transistor 32, the rectifier switching transistor 33 having the smallest on-resistance is turned on. On the other hand, in the off operation of the rectifier switching transistors 31 through 33, the signal SB of the pulse generating circuit 16A undergoes a low transition. In response to this fall of the signal SB, the rectifier switching transistor 33 having the smallest on-resistance is turned off, and thereafter, the rectifier switching transistors 32 and 31 are successively turned off. Specifically, the rectifier switching transistors 31 through 33 are successively turned on in the descending order of on-resistance in response to the rise of the output signal SB of the pulse generating circuit 16A, and are successively turned off in the ascending order of on-resistance in response to the fall of the signal SB.
  • In this manner, the on/off operations of the output and rectifier switching transistors are controlled in accordance with the two pulse signals SA and SB output from the [0102] pulse generating circuit 16A in this embodiment. Accordingly, even when the number of stages of the switching transistors is increased, there is no need to increase the numbers of gate control signals and signal lines.
  • (Embodiment 3) [0103]
  • FIG. 13 is a diagram for showing the configuration of a switching regulator of [0104] Embodiment 3 of the invention. In FIG. 13, like reference numerals are used to refer to like elements used in FIG. 11.
  • In the configuration of FIG. 13, a [0105] pulse generating circuit 16B included in a controller 15B outputs one signal SX, which is supplied to an input A of an edge detecting circuit 60 corresponding to an output switching transistor 23 having the smallest on-resistance, to an input B of an edge detecting circuit 60 corresponding to a rectifier switching transistor 33 having the smallest on-resistance and to one input of an OR gate 65. To the other input of the OR gate 65, agate signal of a rectifier switching transistor 31 having the largest on-resistance is supplied. The output of the OR gate 65 is supplied to an input B of an edge detecting circuit 60 corresponding to an output switching transistor 21 having the largest on-resistance. Also, to an input A of an edge detecting circuit 60 corresponding to the rectifier switching transistor 31 having the largest on-resistance, a gate signal of the output switching transistor 21 is supplied. The configuration of FIG. 13 is the same as that of FIG. 11 except for the above.
  • In the on operation of the [0106] output switching transistors 21 through 23 and the off operation of the rectifier switching transistor 31 through 33, the signal SX of the pulse generating circuit 16B undergoes a low transition. As a result, the rectifier switching transistor 33 is first turned off, and the rectifier switching transistors 32 and 3l are successively turned off. Then, the output of the OR gate 65 falls in response to a fall of the gate signal of the rectifier switching transistor 31, so as to turn on the output switching transistor 21. Thereafter, the output switching transistors 22 and 23 are successively turned on.
  • On the other hand, in the off operation of the [0107] output switching transistors 21 through 23 and the on operation of the rectifier switching transistors 31 through 33, the signal SX of the pulse generating circuit 16B undergoes a high transition. As a result, the output switching transistor 23 is turned off, and then, the output switching transistors 22 and 21 are successively turned off. Then, the rectifier switching transistor 31 is turned on in response to a rise of the gate signal of the output switching transistor 21. Thereafter, the rectifier switching transistors 32 and 33 are successively turned on.
  • In this manner, the on operation and the off operation of the [0108] output switching transistors 21 through 23 are respectively carried out continuously to the off operation and the on operation of the rectifier switching transistors 31 through 33 in this embodiment. Also, the on/off operations of the output and rectifier switching transistors can be controlled in accordance with one pulse signal SX output from the pulse generating circuit 16B. Accordingly, even when the number of stages of the switching transistors is increased, there is no need to increase the numbers of gate control signals and signal lines.
  • (EMBODIMENT 4) [0109]
  • FIG. 14 is a diagram for showing part of the configuration of a switching regulator of [0110] Embodiment 4 of the invention. FIG. 14 shows the configuration related to an output switching transistor 21 alone, in which a reference numeral 71 denotes a load current monitoring circuit, reference numerals 72 a and 72 b denote delay circuits each including an inverter chain, and reference numerals 73 a and 73 b denote selection circuits each for outputting an input A as an output OUT when a selection input S is at a low level and outputting an input B as the output OUT when the selection input S is at a high level. The delay circuits 72 a and 72 b and the selection circuits 73 a and 73 b together form a timing setting circuit.
  • The load [0111] current monitoring circuit 71 monitors a load current quantity of the switching regulator, so as to output a signal at a low level when the load current quantity is small and a signal at a high level when the load current quantity is large. As a result, a delay between change of the gate signal of an output switching transistor 22 or change of the signal SA and change of the gate signal of the output switching transistor 21 is small when the load current is small, and is larger correspondingly to a delay obtained by the delay circuits 72 a and 72 b when the load current is large. Accordingly, when the load current is small, a sequential switching interval can be reduced, so that the degradation of the efficiency can be more effectively suppressed when the load current is small.
  • The configuration of FIG. 14 can be provided also to the other output switching transistors or rectifier switching transistors. Furthermore, two kinds of delays can be set in accordance with the amplitude of the load current in the configuration of FIG. 14, but the configuration can be modified so that more than two kinds of delays can be set. FIG. 15 shows an exemplified circuit having a configuration in which four kinds of delays can be set. [0112]
  • In this manner, each sequential switching interval can be appropriately set in this embodiment, and hence, the degradation of the efficiency can be suppressed when the load current is small. [0113]
  • (EMBODIMENT 5) [0114]
  • FIG. 16 is a circuit diagram for showing the configuration of a switching regulator of [0115] Embodiment 5 of the invention. In any of the aforementioned embodiments, when an output switching transistor and a rectifier switching transistor are both in an on state, a through-current flows therethrough. In the configuration of FIG. 16, a logic circuit 80 is provided for avoiding the occurrence of the through-current.
  • In the [0116] logic circuit 80 of FIG. 16, a 3-input AND circuit 81 receives, as its inputs, driving signals SA1 through SA3 for respectively driving output switching transistors 21 through 23. A 2-input AND circuits 82 a through 82 c receive, as one of their inputs, driving signals SB1 through SB3 for respectively driving rectifier switching transistors 31 through 33, and also receive, as the other inputs, the output of the 3-input AND circuit 81.
  • Owing to this configuration, when any of the plural [0117] output switching transistors 21 through 23 is in an on state, the output of the 3-input AND circuit 81 is at a low level. Therefore, the plural rectifier switching transistors 31 through 33 are all placed in an off state regardless of the logic levels of the control signals SB1 through SB3. Accordingly, the occurrence of the through-current can be avoided.
  • In this embodiment, since the number of output switching transistors is three, the 3-input AND circuit is used. Needless to say, the number of inputs of the AND circuit can be changed in accordance with the number of output switching transistors. Also, the logic circuit can be in any configuration as far as it can control the switching transistors so that when any of the plural output switching transistors is in an on state, the plural rectifier switching transistors are all placed in an off sate. [0118]
  • Now, fabrication of a switching regulator as an LSI will be complementarily described. As described above, in order to realize a switching regulator with high conversion efficiency, it is significant to reduce the on-resistances of switching transistors as much as possible. Also, the loss due to resistance components of lines and bonding wires cannot be ignored when a load current is large. Furthermore, when the switching regulator is used in portable equipment, outside components should be as few as possible and as small as possible so that the portable equipment can be in smaller shape and weight. [0119]
  • In consideration of the aforementioned points, a switching transistor is preferably fabricated as an on-chip with its on-resistance reduced as far as possible. Alternatively, a switching transistor with a small on-resistance alone can be fabricated outside with other transistors constructed as anon-chip. Thus, the switching noise can be reduced with keeping high conversion efficiency and with reducing the number of outside components. [0120]
  • FIG. 17 is a diagram for showing an example of an LSI system constructed by using the switching regulator of this invention. In FIG. 17, an [0121] LSI 90 includes an LSI core part 91 and a DC/DC converter 92, and is provided with a smoothing circuit 10 as an outside component. Reference numerals 93 a through 93 e denote pads of the LSI 90. The DC/DC converter 92 includes, for example, plural output switching transistors as described in any of the aforementioned embodiments, and the DC/DC converter 92 and the smoothing circuit 10 together form the switching regulator of this invention. The DC/DC converter 92 converts power-supply potentials Vdd and Vss supplied at the pads 93 a and 93 b into a voltage Vnd through the operation described in any of the aforementioned embodiments, and outputs the voltage to the pad 93 c. The smoothing circuit 10 smoothes the output voltage Vnd of the DC/DC converter 92 so as to output the smoothed voltage as a voltage Vout. The output voltage Vout of the smoothing circuit 10 is supplied as an internal power-supply voltage to the LSI core part 91.

Claims (18)

1. A switching regulator comprising:
plural output switching transistors operated in a predetermined order in at least one of an on operation and an off operation thereof.
2. The switching regulator of claim 1,
wherein said plural output switching transistors are turned on in a descending order of on-resistance in the on operation thereof, and said plural output switching transistors are turned off in an ascending order of on-resistance in the off operation thereof.
3. The switching regulator of claim 1,
wherein said plural output switching transistors are turned on in an ascending order of transistor width in the on operation thereof, and said plural output switching transistors are turned off in a descending order of transistor width in the off operation thereof.
4. The switching regulator of claim 1,
wherein one of said plural output switching transistors that is turned on first has a drain current value in a non-saturation region larger than a maximum load current value of said switching regulator.
5. The switching regulator of claim 1,
wherein said plural output switching transistors are divided into plural groups, and
in the on operation thereof, said plural output switching transistors are turned on by group in an ascending order of the number of output switching transistors belonging to each group, and in the off operation thereof, said plural output switching transistors are turned off by group in a descending order of the number of output switching transistors belonging to each group.
6. The switching regulator of claim 1, further comprising plural driving circuits provided correspondingly to said plural output switching transistors each for operating a corresponding one of said output switching transistors in accordance with a driving signal thereof,
wherein at least one of said plural driving circuits includes:
an inverter for driving a gate of the corresponding one of said output switching transistors in accordance with said driving signal; and
a constant current source circuit for controlling a current flowing through said inverter to be constant.
7. The switching regulator of claim 6,
wherein said at least one of said plural driving circuits includes a current controlling circuit for controlling, in accordance with a load current quantity of said switching regulator, an amplitude of the current flowing through said inverter controlled by said constant current source circuit.
8. The switching regulator of claim 6,
wherein said at least one of said plural driving circuits includes a non-overlap circuit that receives said driving signal and supplies a signal to said inverter for preventing a P-type MOS transistor and an N-type MOS transistor included in said inverter from being in an on state at the same time.
9. The switching regulator of claim 1,
wherein one of said plural output switching transistors having a comparatively large size is placed comparatively closer to I/O pads of an LSI including said switching regulator and another of said plural output switching transistors having a comparatively small size is placed comparatively farther from the I/O pads of said LSI.
10. The switching regulator of claim 1, further comprising a timing setting circuit provided correspondingly to at least one of said plural output switching transistors, said timing setting circuit setting timing of the corresponding one of said output switching transistors to be turned on or off in accordance with a load current value of said switching regulator.
11. The switching regulator of claim 1, further comprising plural rectifier switching transistors operated in a predetermined order in at least one of an on operation and an off operation thereof.
12. The switching regulator of claim 11,
wherein said plural rectifier switching transistors are turned on in a descending order of on-resistance in the on operation thereof, and said plural rectifier switching transistors are turned off in an ascending order of on-resistance in the off operation thereof.
13. The switching regulator of claim 11, further comprising plural driving circuits provided correspondingly to said plural rectifier switching transistors each for operating a corresponding one of said plural rectifier switching transistors in accordance with a driving signal thereof,
wherein at least one of said plural driving circuits includes:
an inverter for driving a gate of the corresponding one of said rectifier switching transistors in accordance with said driving signal; and
a constant current source circuit for controlling a current flowing through said inverter to be constant.
14. The switching regulator of claim 11, further comprising a timing setting circuit provided correspondingly to at least one of said plural rectifier switching transistors for setting timing of the corresponding one of said output switching transistors to be turned on or off in accordance with a load current value of said switching regulator.
15. The switching regulator of claim 11, further comprising a logic circuit for preventing said plural rectifier switching transistors from turning on when at least one of said plural output switching transistors is in an on state.
16. The switching regulator of claim 1, further comprising a controller for controlling the on operation and the off operation of said plural output switching transistors,
wherein, in the on operation of said plural output switching transistors, said controller turns on one of said output switching transistors that is to be turned on first, and the rest of said output switching transistors are successively turned on in accordance with change of a gate signal of any of said output switching transistors that is turned on immediately before, and
in the off operation of said plural output switching transistors, said controller turns off one of said output switching transistors that is to be turned off first, and the rest of said output switching transistors are successively turned off in accordance with change of a gate signal of any of said output switching transistors that is turned off immediately before.
17. The switching regulator of claim 16, further comprising plural rectifier switching transistors operated in a predetermined order in an on operation and an off operation thereof,
wherein, in the on operation of said plural output switching transistors,
said controller turns off one of said rectifier switching transistors that is to be turned off first, and the rest of said rectifier switching transistors are successively turned off in accordance with change of a gate signal of any of said rectifier switching transistors that is turned off immediately before, and
one of said output switching transistors that is to be turned on first is turned on in accordance with change of a gate signal of any of said rectifier switching transistors that is turned off lastly, and the rest of said output switching transistors are successively turned on in accordance with change of a gate signal of any of said output switching transistors that is turned on immediately before, and
in the off operation of said plural output switching transistors,
said controller turns off one of said output switching transistors that is to be turned off first, and the rest of said output switching transistors are successively turned off in accordance with change of a gate signal of any of said output switching transistors that is turned off immediately before, and
one of said rectifier switching transistors that is to be turned on first is turned on in accordance with change of a gate signal of any of said output switching transistors that is turned off lastly, and the rest of said rectifier switching transistors are successively turned on in accordance with change of a gate signal of any of said rectifier switching transistors that is turned on immediately before.
18. An LSI system comprising:
said switching regulator of claim 1; and
an LSI core part operated by a voltage supplied from said switching regulator.
US09/530,267 1998-08-28 1999-08-27 Switching regulator and LSI system Expired - Fee Related US6429633B1 (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
JP10-243147 1998-08-28
JP24314798 1998-08-28
PCT/JP1999/004627 WO2000013318A1 (en) 1998-08-28 1999-08-27 Switching regulator and lsi system

Publications (2)

Publication Number Publication Date
US20020053897A1 true US20020053897A1 (en) 2002-05-09
US6429633B1 US6429633B1 (en) 2002-08-06

Family

ID=17099499

Family Applications (1)

Application Number Title Priority Date Filing Date
US09/530,267 Expired - Fee Related US6429633B1 (en) 1998-08-28 1999-08-27 Switching regulator and LSI system

Country Status (7)

Country Link
US (1) US6429633B1 (en)
EP (1) EP1028528B1 (en)
JP (1) JP3598065B2 (en)
KR (1) KR100662172B1 (en)
CN (1) CN1249922C (en)
DE (1) DE69925104T2 (en)
WO (1) WO2000013318A1 (en)

Cited By (21)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040135622A1 (en) * 2003-01-14 2004-07-15 Masleid Robert P. Optimal inductor management
US20070184793A1 (en) * 2006-02-03 2007-08-09 Quantance, Inc. RF Power Amplifier Controller Circuit With Compensation For Output Impedance Mismatch
US20070184792A1 (en) * 2006-02-03 2007-08-09 Quantance, Inc. RF Power Amplifier Controller Circuit
US20070184794A1 (en) * 2006-02-03 2007-08-09 Quantance, Inc. RF Power Amplifier Controller Circuit Including Calibrated Phase Control Loop
US20070184795A1 (en) * 2006-02-03 2007-08-09 Quantance, Inc. Amplitude error de-glitching circuit and method of operating
US20070184796A1 (en) * 2006-02-03 2007-08-09 Quantance, Inc. Amplifier compression controller circuit
US20070218848A1 (en) * 2006-02-03 2007-09-20 Quantance, Inc. Phase error de-glitching circuit and method of operating
US20070250723A1 (en) * 2006-04-21 2007-10-25 Seiji Shima Storage apparatus and power supply control method thereof
WO2007092195A3 (en) * 2006-02-03 2007-12-13 Quantance Inc Power amplifier controller circuit
US20080284510A1 (en) * 2007-05-18 2008-11-20 Quantance, Inc. Error driven rf power amplifier control with increased efficiency
US20090081968A1 (en) * 2007-09-20 2009-03-26 Vikas Vinayak Power Amplifier Controller With Polar Transmitter
US20090117865A1 (en) * 2007-11-06 2009-05-07 Quantance, Inc. Rf power amplifier controlled by estimated distortion level of output signal of power amplifier
US20100060357A1 (en) * 2008-09-09 2010-03-11 Quantance, Inc. Rf power amplifier system with impedance modulation
US20100194476A1 (en) * 2009-02-05 2010-08-05 Quantance, Inc. Amplifier compression adjustment circuit
US20100306726A1 (en) * 2009-06-01 2010-12-02 Ludwig Lester F Chain/leapfrog circuit topologies and tools for carbon nanotube / graphene nanoribbon nanoelectronics, printed electronics, polymer electronics, and their confluences
US20110043282A1 (en) * 2008-09-09 2011-02-24 Quantance, Inc. Rf power amplifier system with impedance modulation
US20110296363A1 (en) * 2010-05-26 2011-12-01 Ludwig Lester F Hierachically-modular nanoelectronic differential amplifiers, op amps, and associated current sources utilizing carbon nanotubes, graphene nanoribbons, printed electronics, polymer semiconductors, or other related materials
WO2011152978A1 (en) * 2010-06-04 2011-12-08 Quantance, Inc. Rf power amplifier circuit mismatch tolerance
US20120146962A1 (en) * 2010-12-10 2012-06-14 Wei-Chun Hsu Active liquid crystal display panel
US20120268091A1 (en) * 2011-04-19 2012-10-25 Fujitsu Semiconductor Limited Switching circuit device and power supply device having same
US10917085B2 (en) 2016-08-01 2021-02-09 Siemens Aktiengesellschaft Method for actuating reverse-conducting semiconductor switches arranged in parallel

Families Citing this family (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1050951B1 (en) * 1999-04-14 2015-08-05 Infineon Technologies AG Circuit arrangement for clocked power supply
US6249111B1 (en) * 2000-06-22 2001-06-19 Intel Corporation Dual drive buck regulator
FR2842316A1 (en) * 2002-07-09 2004-01-16 St Microelectronics Sa LINEAR VOLTAGE REGULATOR
US7737666B2 (en) 2003-08-04 2010-06-15 Marvell World Trade Ltd. Split gate drive scheme to improve reliable voltage operation range
US20060145749A1 (en) * 2004-12-30 2006-07-06 Dipankar Bhattacharya Bias circuit having reduced power-up delay
JP4984569B2 (en) * 2005-03-18 2012-07-25 富士通株式会社 Switching converter
EP1703625A2 (en) * 2005-03-18 2006-09-20 Fujitsu Limited Direct DC Converter
DE102007004151A1 (en) * 2007-01-22 2008-07-24 Braun Gmbh Circuit arrangement for supplying a load from a voltage source and energy storage device with such a circuit arrangement
US8274265B1 (en) 2007-02-28 2012-09-25 Netlogic Microsystems, Inc. Multi-phase power system with redundancy
US7808223B1 (en) * 2007-05-08 2010-10-05 Netlogic Microsystems, Inc. Transistor with spatially integrated schottky diode
JP4533927B2 (en) * 2007-12-28 2010-09-01 本田技研工業株式会社 DC / DC converter, DC / DC converter device, vehicle, fuel cell system, and DC / DC converter driving method
US8179109B2 (en) * 2008-03-06 2012-05-15 Infineon Technologies Austria Ag Methods and apparatus for a power supply with sequentially-activated segmented power switch
JP5747445B2 (en) * 2009-05-13 2015-07-15 富士電機株式会社 Gate drive device
JP2011061989A (en) * 2009-09-10 2011-03-24 Renesas Electronics Corp Switching regulator
JP5591213B2 (en) * 2011-11-25 2014-09-17 三菱電機株式会社 Inverter device and air conditioner equipped with the same
JP6039327B2 (en) 2012-09-14 2016-12-07 リコー電子デバイス株式会社 Switching power supply
US8988059B2 (en) * 2013-01-28 2015-03-24 Qualcomm Incorporated Dynamic switch scaling for switched-mode power converters
US10756538B2 (en) * 2017-04-24 2020-08-25 Silicon Laboratories Inc. Current limiting for high current drivers
US10809777B2 (en) 2017-05-04 2020-10-20 Silicon Laboratories Inc. Energy estimation for thermal management
CN108880272A (en) * 2018-08-24 2018-11-23 广州致远电子有限公司 A kind of push-pull converter circuit and its control method

Family Cites Families (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4039925A (en) * 1976-06-10 1977-08-02 Nasa Phase substitution of spare converter for a failed one of parallel phase staggered converters
FR2458950A1 (en) 1979-06-12 1981-01-02 Ibm France SWITCH DEVICE AND ITS APPLICATION TO SWITCH-TYPE POWER SUPPLY
US4521672A (en) * 1981-10-27 1985-06-04 Miller Electric Manufacturing Company Electronic welding apparatus
JPH01279631A (en) 1988-05-02 1989-11-09 Toshiba Corp Output circuit for semiconductor integrated circuit
DE4005168C2 (en) * 1990-02-17 1993-09-30 Jungheinrich Ag Converter for higher frequencies
US5399908A (en) 1992-06-26 1995-03-21 Kollmorgen Corporation Apparatus and method for forced sharing of parallel MOSFET switching losses
US5424653A (en) 1993-10-06 1995-06-13 Advanced Micro Devices, Inc. Gradual on output buffer circuit including a reverse turn-off apparatus
JPH08107344A (en) 1994-10-04 1996-04-23 Fujitsu Ltd Cmos output circuit
JP3327011B2 (en) 1994-11-25 2002-09-24 松下電工株式会社 Power converter
US5616945A (en) 1995-10-13 1997-04-01 Siliconix Incorporated Multiple gated MOSFET for use in DC-DC converter
JPH09285120A (en) 1996-04-19 1997-10-31 Oki Electric Ind Co Ltd Main switch control circuit of power source equipment
JPH1028056A (en) * 1996-07-11 1998-01-27 Yamaha Corp D/a converter
US5757173A (en) * 1996-10-31 1998-05-26 Linfinity Microelectronics, Inc. Semi-soft switching and precedent switching in synchronous power supply controllers
US6020729A (en) * 1997-12-16 2000-02-01 Volterra Semiconductor Corporation Discrete-time sampling of data for use in switching regulators

Cited By (60)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040135622A1 (en) * 2003-01-14 2004-07-15 Masleid Robert P. Optimal inductor management
US6906579B2 (en) * 2003-01-14 2005-06-14 Fujitsu Limited Optimal inductor management
US8095090B2 (en) 2006-02-03 2012-01-10 Quantance, Inc. RF power amplifier controller circuit
US20070184793A1 (en) * 2006-02-03 2007-08-09 Quantance, Inc. RF Power Amplifier Controller Circuit With Compensation For Output Impedance Mismatch
US8340604B2 (en) 2006-02-03 2012-12-25 Quantance, Inc. RF power amplifier controller circuit including calibrated phase control loop
US20070184795A1 (en) * 2006-02-03 2007-08-09 Quantance, Inc. Amplitude error de-glitching circuit and method of operating
US7917106B2 (en) 2006-02-03 2011-03-29 Quantance, Inc. RF power amplifier controller circuit including calibrated phase control loop
US20070218848A1 (en) * 2006-02-03 2007-09-20 Quantance, Inc. Phase error de-glitching circuit and method of operating
US8260225B2 (en) 2006-02-03 2012-09-04 Quantance, Inc. Power amplifier controller circuit
WO2007092195A3 (en) * 2006-02-03 2007-12-13 Quantance Inc Power amplifier controller circuit
WO2007092233A3 (en) * 2006-02-03 2007-12-21 Quantance Inc Rf power amplifier controller circuit
US8238853B2 (en) 2006-02-03 2012-08-07 Quantance, Inc. Amplitude error de-glitching circuit and method of operating
US8208876B2 (en) 2006-02-03 2012-06-26 Quantance, Inc. Amplifier compression controller circuit
US8179994B2 (en) 2006-02-03 2012-05-15 Quantance, Inc. Phase error de-glitching circuit and method of operating
US20070184792A1 (en) * 2006-02-03 2007-08-09 Quantance, Inc. RF Power Amplifier Controller Circuit
KR101092681B1 (en) 2006-02-03 2011-12-09 퀀탄스, 인코포레이티드 Power amplifier controller circuit
US8032097B2 (en) 2006-02-03 2011-10-04 Quantance, Inc. Amplitude error de-glitching circuit and method of operating
US20110189966A1 (en) * 2006-02-03 2011-08-04 Quantance, Inc. Power Amplifier Controller Circuit
US7761065B2 (en) 2006-02-03 2010-07-20 Quantance, Inc. RF power amplifier controller circuit with compensation for output impedance mismatch
US20110140777A1 (en) * 2006-02-03 2011-06-16 Quantance, Inc. RF Power Amplifier Controller Circuit Including Calibrated Phase Control Loop
US20100194440A1 (en) * 2006-02-03 2010-08-05 Quantance, Inc. Phase Error De-Glitching Circuit and Method of Operating
US20100201402A1 (en) * 2006-02-03 2010-08-12 Quantance, Inc. Phase Error De-Glitching Circuit and Method of Operating
US7933570B2 (en) 2006-02-03 2011-04-26 Quantance, Inc. Power amplifier controller circuit
US20100301934A1 (en) * 2006-02-03 2010-12-02 Quantance, Inc. Rf power amplifier controller circuit with compensation for output impedance mismatch
US20070184796A1 (en) * 2006-02-03 2007-08-09 Quantance, Inc. Amplifier compression controller circuit
US20070184794A1 (en) * 2006-02-03 2007-08-09 Quantance, Inc. RF Power Amplifier Controller Circuit Including Calibrated Phase Control Loop
US7917105B2 (en) 2006-02-03 2011-03-29 Quantance, Inc. RF power amplifier controller circuit with compensation for output impedance mismatch
US7876853B2 (en) 2006-02-03 2011-01-25 Quantance, Inc. Phase error de-glitching circuit and method of operating
US7869542B2 (en) 2006-02-03 2011-01-11 Quantance, Inc. Phase error de-glitching circuit and method of operating
US20070250723A1 (en) * 2006-04-21 2007-10-25 Seiji Shima Storage apparatus and power supply control method thereof
US7536576B2 (en) * 2006-04-21 2009-05-19 Hitachi, Ltd. Storage apparatus and power supply control method thereof
US8022761B2 (en) 2007-05-18 2011-09-20 Quantance, Inc. Error driven RF power amplifier control with increased efficiency
US20080284510A1 (en) * 2007-05-18 2008-11-20 Quantance, Inc. Error driven rf power amplifier control with increased efficiency
US7466195B2 (en) 2007-05-18 2008-12-16 Quantance, Inc. Error driven RF power amplifier control with increased efficiency
US20090068966A1 (en) * 2007-05-18 2009-03-12 Quantance, Inc. Error Driven RF Power Amplifier Control with Increased Efficiency
US7783269B2 (en) 2007-09-20 2010-08-24 Quantance, Inc. Power amplifier controller with polar transmitter
US20090081968A1 (en) * 2007-09-20 2009-03-26 Vikas Vinayak Power Amplifier Controller With Polar Transmitter
US20100311365A1 (en) * 2007-09-20 2010-12-09 Quantance, Inc. Power Amplifier Controller With Polar Transmitter
US8050638B2 (en) 2007-09-20 2011-11-01 Quantance, Inc. Power amplifier controller with polar transmitter
US8014735B2 (en) 2007-11-06 2011-09-06 Quantance, Inc. RF power amplifier controlled by estimated distortion level of output signal of power amplifier
US20090117865A1 (en) * 2007-11-06 2009-05-07 Quantance, Inc. Rf power amplifier controlled by estimated distortion level of output signal of power amplifier
US7782134B2 (en) 2008-09-09 2010-08-24 Quantance, Inc. RF power amplifier system with impedance modulation
US20100060357A1 (en) * 2008-09-09 2010-03-11 Quantance, Inc. Rf power amplifier system with impedance modulation
US8018277B2 (en) 2008-09-09 2011-09-13 Quantance, Inc. RF power amplifier system with impedance modulation
US20110043282A1 (en) * 2008-09-09 2011-02-24 Quantance, Inc. Rf power amplifier system with impedance modulation
US7777566B1 (en) 2009-02-05 2010-08-17 Quantance, Inc. Amplifier compression adjustment circuit
US20100194476A1 (en) * 2009-02-05 2010-08-05 Quantance, Inc. Amplifier compression adjustment circuit
US8013674B2 (en) 2009-02-05 2011-09-06 Quantance, Inc. Amplifier compression adjustment circuit
US20100306726A1 (en) * 2009-06-01 2010-12-02 Ludwig Lester F Chain/leapfrog circuit topologies and tools for carbon nanotube / graphene nanoribbon nanoelectronics, printed electronics, polymer electronics, and their confluences
US8671370B2 (en) 2009-06-01 2014-03-11 Pike Group Llc Chain/leapfrog circuit topologies and tools for carbon nanotube/graphene nanoribbon nanoelectronics, printed electronics, polymer electronics, and their confluences
US20110296363A1 (en) * 2010-05-26 2011-12-01 Ludwig Lester F Hierachically-modular nanoelectronic differential amplifiers, op amps, and associated current sources utilizing carbon nanotubes, graphene nanoribbons, printed electronics, polymer semiconductors, or other related materials
US8522184B2 (en) * 2010-05-26 2013-08-27 Pike Group Llc Hierachically-modular nanoelectronic differential amplifiers, op amps, and associated current sources utilizing carbon nanotubes, graphene nanoribbons, printed electronics, polymer semiconductors, or other related materials
US8710925B2 (en) 2010-06-04 2014-04-29 Quantance, Inc. RF power amplifier circuit with mismatch tolerance
US8400217B2 (en) 2010-06-04 2013-03-19 Quantance, Inc. RF power amplifier circuit with mismatch tolerance
WO2011152978A1 (en) * 2010-06-04 2011-12-08 Quantance, Inc. Rf power amplifier circuit mismatch tolerance
US8183917B2 (en) 2010-06-04 2012-05-22 Quantance, Inc. RF power amplifier circuit with mismatch tolerance
US20120146962A1 (en) * 2010-12-10 2012-06-14 Wei-Chun Hsu Active liquid crystal display panel
US8766899B2 (en) * 2010-12-10 2014-07-01 Au Optronics Corp. Active liquid crystal display panel
US20120268091A1 (en) * 2011-04-19 2012-10-25 Fujitsu Semiconductor Limited Switching circuit device and power supply device having same
US10917085B2 (en) 2016-08-01 2021-02-09 Siemens Aktiengesellschaft Method for actuating reverse-conducting semiconductor switches arranged in parallel

Also Published As

Publication number Publication date
WO2000013318A1 (en) 2000-03-09
DE69925104T2 (en) 2005-09-22
JP3598065B2 (en) 2004-12-08
CN1249922C (en) 2006-04-05
EP1028528A1 (en) 2000-08-16
EP1028528A4 (en) 2001-10-10
DE69925104D1 (en) 2005-06-09
CN1275261A (en) 2000-11-29
KR20010031538A (en) 2001-04-16
KR100662172B1 (en) 2006-12-27
US6429633B1 (en) 2002-08-06
EP1028528B1 (en) 2005-05-04

Similar Documents

Publication Publication Date Title
US6429633B1 (en) Switching regulator and LSI system
US6559492B1 (en) On-die switching power converter with stepped switch drivers and method
US7170272B2 (en) Semiconductor integrated circuit for controlling power supply, an electronic component and a power supply device
US8558529B2 (en) Control circuit for synchronous rectification type step-down switching regulator
US20220231606A1 (en) Overcurrent protection based on zero current detection
CN1812235B (en) Electronic component for power supply and a power supply device
Stratakos et al. A low-voltage CMOS DC-DC converter for a portable battery-operated system
US6603291B2 (en) Integrated FET and driver for use in a synchronous dc-dc conversion circuit
US6353309B1 (en) Switching circuit having a switching semiconductor device and control method thereof
US7492133B2 (en) Semiconductor device configured to complementarily control on/off of a high-side switching element
US7781909B2 (en) Control circuit of power supply, power supply and control method thereof
US6720819B1 (en) Driver circuit for semiconductor switching device
US20120062190A1 (en) Dc-dc converters
US20110181255A1 (en) Semiconductor device and power supply unit using the same
US6979981B2 (en) DC-DC converter control circuit and DC-DC converter
Sakiyama et al. An on-chip high-efficiency and low-noise DC/DC converter using divided switches with current control technique
JP2004056983A (en) Power circuit
US8513930B2 (en) Active power switch topology for switching regulators
Mitter Device considerations for high current, low voltage synchronous buck regulators (SBR)
US20070063737A1 (en) Integrated interface circuitry for integrated vrm power field effect transistors
US4661764A (en) Efficiency switching voltage converter system
US20230198388A1 (en) Systems and methods for improving efficiency in a power converter using cascode power stages
Enne et al. Comparator-controlled rectification at monolithic buck converters for higher input voltages
Stratakos et al. A Low-Voltage CMOS DC-DC Converter for
JPH10242825A (en) Output circuit

Legal Events

Date Code Title Description
AS Assignment

Owner name: MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD., JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KAJIWARA, JUN;SATOMI, KATSUJI;SAKIYAMA, SHIRO;AND OTHERS;REEL/FRAME:010824/0502

Effective date: 20000428

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

CC Certificate of correction
FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20140806