US20020004319A1 - Terminating circuit module used in a computer system - Google Patents
Terminating circuit module used in a computer system Download PDFInfo
- Publication number
- US20020004319A1 US20020004319A1 US09/761,944 US76194401A US2002004319A1 US 20020004319 A1 US20020004319 A1 US 20020004319A1 US 76194401 A US76194401 A US 76194401A US 2002004319 A1 US2002004319 A1 US 2002004319A1
- Authority
- US
- United States
- Prior art keywords
- terminating
- module
- memory
- memory module
- slots
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/0213—Electrical arrangements not otherwise provided for
- H05K1/0237—High frequency adaptations
- H05K1/0246—Termination of transmission lines
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F1/00—Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
- G06F1/26—Power supply means, e.g. regulation thereof
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C5/00—Details of stores covered by group G11C11/00
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C8/00—Arrangements for selecting an address in a digital store
- G11C8/06—Address interface arrangements, e.g. address buffers
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/0213—Electrical arrangements not otherwise provided for
- H05K1/0254—High voltage adaptations; Electrical insulation details; Overvoltage or electrostatic discharge protection ; Arrangements for regulating voltages or for using plural voltages
- H05K1/0262—Arrangements for regulating voltages or for using plural voltages
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/14—Structural association of two or more printed circuits
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/14—Structural association of two or more printed circuits
- H05K1/141—One or more single auxiliary printed circuits mounted on a main printed circuit, e.g. modules, adapters
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/04—Assemblies of printed circuits
- H05K2201/044—Details of backplane or midplane for mounting orthogonal PCBs
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10007—Types of components
- H05K2201/10022—Non-printed resistor
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10007—Types of components
- H05K2201/10159—Memory
Definitions
- the present invention relates to a personal computer system, especially to a terminating circuit module for automatic detection and a computer system that can automatically detect the terminating circuit module on the memory module slots.
- a standard PC consists of a mainboard, interface card, and peripheral equipment, in which the mainboard is the heart of the computer system.
- mainboard On the mainboard, additional to the CPU, chip set, and slots for interface cards, a plurality of memory module slots for memory modules can also be provided. The number of memory module slots is varied as desired.
- a memory module set includes a plurality of memory members.
- DDR DRAM double data rate DRAM
- Some chip sets in the commercially available mainboards support both SDRAM DRAM and DDR DRAM.
- only one memory module such as SDRAM memory module or DDR DRAM memory module, can be used in the mainboard fabrication.
- the information bus connected to DDR DRAM is a series stub terminated logic 2 (SSTL — 2). Therefore, a voltage regulator for V TT terminating voltage and a plurality of pull-up resistors are needed to be provided on the mainboard for DDR DRAM to absorb the reflected electric wave.
- Only one process for fabrication can be chosen, even if the chip set can support the SDRAM/DDR DRAM memory modules. For example, a mainboard supporting SDRAM and a mainboard supporting DDR DRAM can not be used together.
- the performance of the chip set can not be exhibited totally.
- components such as a voltage regulator and a plurality of pull-up resistors need to be provided on the mainboard.
- the used area of the printed circuit board (PCB) in the mainboard thus increases, resulting in increase of cost for the mainboard.
- the present invention provides a terminating circuit module used in a computer system, in which a voltage regulator and a plurality of pull-up resistors can be provided on the terminating circuit module by the mainboard producer to reduce the area of the printed circuit board of the mainboard. Also, a nonvolatile memory can be provided on the terminating circuit module to store the information related to the terminating circuit module.
- the computer can automatically read the configuration of the memory and the terminated circuit module to prevent users from using the terminating circuit module in an incorrect way.
- a computer system, in which the SDRAM or DDR DRAM memory module can alternatively be used, can be further produced by the computer producer.
- the present invention provides a terminating circuit module that can be applied on the mainboard of the computer system.
- the mainboard has a plurality of memory module slots each having a plurality of signal lines.
- the terminating circuit module comprises a printed circuit board which can be put into one of the memory module slots to electrically connect the terminating circuit module to the memory module slots.
- a voltage regulator is provided on the above printed circuit board to provide a terminating voltage.
- a plurality of terminating resistors are coupled to the voltage regulator, which are also provided on the printed circuit board. nonvolatile memory provided on the printed circuit board. Each of these terminating resistors has one end connected to the above signal lines and the other end connected to the above terminating voltage.
- the information in the above nonvolatile memory corresponds to the specification of SPD, and the hardware thereof is associated with EEPROM.
- the memory module slots are the memory module slots satisfying the specification of JEDEC standard 184 pins. These memory module slots further include reference voltage pins, in which such reference voltage satisfies the standard of SSTL — 2 bus in JEDEC specification.
- the configuration information of the memory in the computer system can be detected automatically by using the computer system according to the present invention to prevent users from using the terminating circuit module in an incorrect way.
- FIG. 1 shows a schematic layout of a computer system according to one preferred embodiment of the present invention, which has a mainboard having a plurality of memory module slots thereon;
- FIG. 2 shows a schematic layout of one of the terminating circuit modules of the present invention, in which a voltage regulator and a plurality of the terminating resistors are provided on the mainboard;
- FIG. 3 shows a schematic layout of the memory module for one of the computer systems according to the present invention.
- FIG. 1 a computer system according to one preferred embodiment of the present invention, which has a mainboard having a plurality of memory module slots thereon, is shown.
- the mainboard of this example is a mainboard supporting the SDRAM/DDR DRAM memory module.
- the mainboard of this example includes a CPU slot 201 , a chip set 202 , a differential clock generating device 203 , a plurality of memory module slots 204 - 207 , a plurality of PCI slots 212 - 214 and a plurality of ISA slots 210 - 211 .
- the chip set 202 of this example provides the ability of being supported by the SDRAM and DR DRAM, which is used as desired.
- the differential clock generating device 203 can generate the differential clock signal required for the DDR DRAM memory module or the normal clock signal required for SDRAM according to the memory module used.
- FIG. 2 shows a schematic layout of one of the terminating circuit modules of the present invention, in which a voltage regulator and a plurality of the terminating resistors are provided on the mainboard.
- a plurality of terminating resistors 109 and a plurality of regulators 108 are provided on the terminating circuit module 300 out of the mainboard 200 .
- a nonvolatile memory 110 is provided thereon and has configuration information corresponding to the serial presence detection (SPD) specification.
- SPD serial presence detection
- FIG. 3 shows a schematic layout of the memory module for one of the computer systems according to the present invention.
- Such memory module 400 that can be used in the mainboard 200 includes a printed circuit board 401 which can be inserted in the memory module slots 204 - 207 ; a nonvolatile memory 410 which can store the configuration information corresponding to SPD specification; and a plurality of DDR DRAMs 402 provided on the printed circuit board 401 .
- the terminating circuit module 300 provided by the present invention can be used in the mainboard 200 of the computer system.
- Such mainboard 200 has a plurality of memory module slots 204 - 207 each having a plurality of signal lines.
- Such terminating circuit module 300 comprises a printed circuit board 301 which can be put into one of the memory module slots to electrically connect the terminating circuit module 300 to the memory module slots 204 - 207 ; a voltage regulator 108 provided on the above printed circuit board 301 to provide the terminating voltage; a plurality of terminating resistors 109 coupled to the voltage regulator 108 , which are also provided on the printed circuit board 301 ; and a nonvolatile memory 110 , such as EEPROM, which is provided on the printed circuit board 301 .
- Each of these terminating resistors 109 has one end connected to the above signal lines and other end connected to the above terminating voltage.
- All of the memory module slots 204 - 207 have reference voltage pins that are connected in parallel on the mainboard 200 of this example.
- the voltage regulator 108 provides a reference voltage to the reference voltage pins with a range satisfying the specification of SSTL — 2 bus in the JEDEC standard.
- the differential clock generating device 203 of the mainboard 200 is coupled to the reference voltage pins of the memory module slots 204 - 207 , so as to detect whether the voltage on these reference voltage pins is corresponding to the reference voltage or not. If it is, a differential clock signal is generated. If it is not, a normal clock signal is generated.
- the chip set 202 in the mainboard 200 of this example is coupled to an output voltage of the differential clock generating device 203 .
- the chip set 202 When the voltage matches to the reference voltage, the chip set 202 operates in double data rate mode (DDR mode) to access the DDR memory module.
- the chip set 202 When the voltage does not match to the reference voltage, the chip set 202 operates in normal mode to access the SRDAM memory module.
- the memory module slots 204 - 207 are the memory module slots satisfying the specification of JEDEC standard 184 pins.
- the reference voltage satisfies a range required in JEDEC standard for the SSTL — 2 bus.
- the reference voltage is such as 1.25V. However, the reference voltage is not limited by the value. It is apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention.
- the above structure can realize the function of automatic detection, which can be designed to be operated manually, for example by an ON/OFF SWITCH, so that the chip set 202 and differential clock generating device 203 can be directly set to support DDR DRAM or SDRAM.
- This preferred embodiment is exemplified by support of DDR DRAM and SRDRAM.
- the reference voltage may not necessarily be included. If the voltage source provided by the present invention meets the requirement for the reference voltage and the terminating voltage, the voltage regulator may not necessarily be included in the terminating circuit module according to the present invention.
- the present invention provides a computer system, which comprises a mainboard 200 having a plurality of memory module slots 204 - 207 , each of the memory module slots 204 - 207 having a plurality of signal lines. Furthermore, a memory module 400 is inserted in one of the memory module slots 204 - 207 to be the main memory for such computer system. A terminating circuit module 300 is inserted in one of the memory module slots 204 - 207 . Such terminating circuit module 300 has the same structure as the above module, such that the description therefor is not needed.
- the mainboard 200 of such computer system can obtain the configuration information of such terminating circuit module 300 thereon by reading the information, such as the SPD information, in the nonvolatile memory 110 , 410 .
- the slotted positions of the terminating circuit module 300 and the memory module 400 can be known to prevent users from using the terminating circuit module in an incorrect way. For example, if one inserts the terminating circuit module between the memory modules, it may cause instability of the transition circuit, or even shutting-down.
- the memory module slots 204 - 207 in the above example are the memory module slots corresponding to the specification of JEDEC standard 184 pins. As known in the art, other memory module slots such as memory module slots having 168 pins or 228 pins can be used, as long as they have sufficient amount of pins for signal lines.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Dram (AREA)
Abstract
A terminating circuit module and a computer system using the same, in which a voltage regulator and a plurality of pull-up resistors can be provided on the terminating circuit module by the mainboard producer to reduce the area of the printed circuit board of the mainboard. Also, a nonvolatile memory can be provided on the terminating circuit module to store the information representing such terminating circuit module. The computer can automatically read the configuration of the memory and the terminating circuit module such as the slotted positions for the terminating circuit module and the memory module to prevent users from using the terminating circuit module in an incorrect way
Description
- This application claims the priority benefit of U.S.A. application Ser. No. 60/177,906, filed Jan. 25, 2000, and the priority benefit of Taiwan application Ser. No. 89113314, filed Jul. 5, 2000.
- 1. Field of Invention
- The present invention relates to a personal computer system, especially to a terminating circuit module for automatic detection and a computer system that can automatically detect the terminating circuit module on the memory module slots.
- 2. Description of Related Art
- A standard PC consists of a mainboard, interface card, and peripheral equipment, in which the mainboard is the heart of the computer system. On the mainboard, additional to the CPU, chip set, and slots for interface cards, a plurality of memory module slots for memory modules can also be provided. The number of memory module slots is varied as desired. A memory module set includes a plurality of memory members.
- In the memory used in PC's, such as synchronous dynamic random access memory (SDRAM), the access operation of the information is controlled by properly responding to a rising edge the clock signal in the system. Further, there is a double data rate DRAM (DDR DRAM), in which the memory is operated in the double data rate mode. The information access operation is controlled by the rising edge and the falling edge of the clock signal in the system to increase the speed of the memory.
- The differences between SDRAM and DDR DRAM is described as following: (1) a normal clock signal is used in SDRAM, and a differential clock signal is used in DDR DRAM; (2) VDD for SDRAM is equal to 3.3 V, and VDD for DDR DRAM is equal to 2.5 V, where VDDQ is also set to 2.5 V; (3) a reference is needed for SDRAM, but it is not needed for DDR DRAM, and the reference voltage thereof is ½ of VDDQ; (4) the information bus connected to SDRAM is a standard CMOS logic, and the information bus connected to DDR DRAM is a series stub terminated logic 2 (SSTL—2); (5) a terminating voltage (VTT) is not needed for the SDRAM, and a VTT terminating voltage is needed for the information bus connected to DDR DRAM to absorb the reflected electric wave; (6) a pull-up resistor (or called a terminating resistor) is not needed for the information bus connected to SDRAM, but it is needed for the information bus connected to DDR DRAM DDR DRAM has a greater advantage over SDRAM because of its double data rate.
- Some chip sets in the commercially available mainboards support both SDRAM DRAM and DDR DRAM. However, only one memory module, such as SDRAM memory module or DDR DRAM memory module, can be used in the mainboard fabrication. This is because the information bus connected to DDR DRAM is a series stub terminated logic 2 (SSTL—2). Therefore, a voltage regulator for VTT terminating voltage and a plurality of pull-up resistors are needed to be provided on the mainboard for DDR DRAM to absorb the reflected electric wave. Only one process for fabrication can be chosen, even if the chip set can support the SDRAM/DDR DRAM memory modules. For example, a mainboard supporting SDRAM and a mainboard supporting DDR DRAM can not be used together. Accordingly, the performance of the chip set can not be exhibited totally. When the mainboard supporting DDR DRAM is fabricated, components such as a voltage regulator and a plurality of pull-up resistors need to be provided on the mainboard. The used area of the printed circuit board (PCB) in the mainboard thus increases, resulting in increase of cost for the mainboard.
- The present invention provides a terminating circuit module used in a computer system, in which a voltage regulator and a plurality of pull-up resistors can be provided on the terminating circuit module by the mainboard producer to reduce the area of the printed circuit board of the mainboard. Also, a nonvolatile memory can be provided on the terminating circuit module to store the information related to the terminating circuit module. The computer can automatically read the configuration of the memory and the terminated circuit module to prevent users from using the terminating circuit module in an incorrect way. A computer system, in which the SDRAM or DDR DRAM memory module can alternatively be used, can be further produced by the computer producer.
- The present invention provides a terminating circuit module that can be applied on the mainboard of the computer system. The mainboard has a plurality of memory module slots each having a plurality of signal lines. The terminating circuit module comprises a printed circuit board which can be put into one of the memory module slots to electrically connect the terminating circuit module to the memory module slots. A voltage regulator is provided on the above printed circuit board to provide a terminating voltage. A plurality of terminating resistors are coupled to the voltage regulator, which are also provided on the printed circuit board. nonvolatile memory provided on the printed circuit board. Each of these terminating resistors has one end connected to the above signal lines and the other end connected to the above terminating voltage. When such terminating module is put into one of the memory module slots, the mainboard receives the configuration information of such terminating circuit module thereon by reading the information in the nonvolatile memory.
- According to one of the preferred embodiments of the present invention, the information in the above nonvolatile memory corresponds to the specification of SPD, and the hardware thereof is associated with EEPROM. The memory module slots are the memory module slots satisfying the specification of JEDEC standard 184 pins. These memory module slots further include reference voltage pins, in which such reference voltage satisfies the standard of SSTL—2 bus in JEDEC specification.
- According to one of the preferred embodiments of the present invention, the configuration information of the memory in the computer system, such as the slotted positions of the terminating circuit module and the memory, can be detected automatically by using the computer system according to the present invention to prevent users from using the terminating circuit module in an incorrect way.
- The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principle of the invention. In the drawings,
- FIG. 1 shows a schematic layout of a computer system according to one preferred embodiment of the present invention, which has a mainboard having a plurality of memory module slots thereon;
- FIG. 2 shows a schematic layout of one of the terminating circuit modules of the present invention, in which a voltage regulator and a plurality of the terminating resistors are provided on the mainboard; and
- FIG. 3 shows a schematic layout of the memory module for one of the computer systems according to the present invention.
- Referring to FIG. 1, a computer system according to one preferred embodiment of the present invention, which has a mainboard having a plurality of memory module slots thereon, is shown. The mainboard of this example is a mainboard supporting the SDRAM/DDR DRAM memory module. The mainboard of this example includes a
CPU slot 201, achip set 202, a differentialclock generating device 203, a plurality of memory module slots 204-207, a plurality of PCI slots 212-214 and a plurality of ISA slots 210-211. The chip set 202 of this example provides the ability of being supported by the SDRAM and DR DRAM, which is used as desired. The differentialclock generating device 203 can generate the differential clock signal required for the DDR DRAM memory module or the normal clock signal required for SDRAM according to the memory module used. - FIG. 2 shows a schematic layout of one of the terminating circuit modules of the present invention, in which a voltage regulator and a plurality of the terminating resistors are provided on the mainboard. Referring to FIG. 2, a plurality of terminating
resistors 109 and a plurality ofregulators 108 are provided on the terminatingcircuit module 300 out of themainboard 200. Also, anonvolatile memory 110 is provided thereon and has configuration information corresponding to the serial presence detection (SPD) specification. When the DDR DRAM memory module is used, such terminatingcircuit module 300 is inserted in one of the memory module slots 204-207. When SDRM memory module is used, such terminatingcircuit module 300 is not inserted. Therefore, not only the area of the circuit board is reduced, but also the computer system of the present invention has a greater range of application. - FIG. 3 shows a schematic layout of the memory module for one of the computer systems according to the present invention.
Such memory module 400 that can be used in themainboard 200 includes a printedcircuit board 401 which can be inserted in the memory module slots 204-207; a nonvolatile memory 410 which can store the configuration information corresponding to SPD specification; and a plurality ofDDR DRAMs 402 provided on theprinted circuit board 401. - Referring to FIGS. 1 and 2, the terminating
circuit module 300 provided by the present invention can be used in themainboard 200 of the computer system.Such mainboard 200 has a plurality of memory module slots 204-207 each having a plurality of signal lines. Such terminatingcircuit module 300 comprises a printedcircuit board 301 which can be put into one of the memory module slots to electrically connect the terminatingcircuit module 300 to the memory module slots 204-207; avoltage regulator 108 provided on the above printedcircuit board 301 to provide the terminating voltage; a plurality of terminatingresistors 109 coupled to thevoltage regulator 108, which are also provided on the printedcircuit board 301; and anonvolatile memory 110, such as EEPROM, which is provided on the printedcircuit board 301. Each of these terminatingresistors 109 has one end connected to the above signal lines and other end connected to the above terminating voltage. When such terminatingmodule 300 is put into one of the memory module slots 204-207, themainboard 200 receives the configuration information of such terminatingcircuit module 300 thereon by reading the SPD information in the nonvolatile memory. - All of the memory module slots204-207 have reference voltage pins that are connected in parallel on the
mainboard 200 of this example. When the terminatingcircuit module 300 is put into one of the memory module slots 204-207, thevoltage regulator 108 provides a reference voltage to the reference voltage pins with a range satisfying the specification of SSTL—2 bus in the JEDEC standard. The differentialclock generating device 203 of themainboard 200 is coupled to the reference voltage pins of the memory module slots 204-207, so as to detect whether the voltage on these reference voltage pins is corresponding to the reference voltage or not. If it is, a differential clock signal is generated. If it is not, a normal clock signal is generated. - The chip set202 in the
mainboard 200 of this example is coupled to an output voltage of the differentialclock generating device 203. When the voltage matches to the reference voltage, the chip set 202 operates in double data rate mode (DDR mode) to access the DDR memory module. When the voltage does not match to the reference voltage, the chip set 202 operates in normal mode to access the SRDAM memory module. The memory module slots 204-207 are the memory module slots satisfying the specification of JEDEC standard 184 pins. The reference voltage satisfies a range required in JEDEC standard for the SSTL—2 bus. The reference voltage is such as 1.25V. However, the reference voltage is not limited by the value. It is apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention. - As known in the art, the above structure can realize the function of automatic detection, which can be designed to be operated manually, for example by an ON/OFF SWITCH, so that the chip set202 and differential
clock generating device 203 can be directly set to support DDR DRAM or SDRAM. This preferred embodiment is exemplified by support of DDR DRAM and SRDRAM. If the present invention incorporates a memory in other forms, the reference voltage may not necessarily be included. If the voltage source provided by the present invention meets the requirement for the reference voltage and the terminating voltage, the voltage regulator may not necessarily be included in the terminating circuit module according to the present invention. - Referring to FIGS. 1, 2 and3, the present invention provides a computer system, which comprises a
mainboard 200 having a plurality of memory module slots 204-207, each of the memory module slots 204-207 having a plurality of signal lines. Furthermore, amemory module 400 is inserted in one of the memory module slots 204-207 to be the main memory for such computer system. A terminatingcircuit module 300 is inserted in one of the memory module slots 204-207. Such terminatingcircuit module 300 has the same structure as the above module, such that the description therefor is not needed. - One of the characteristics according to the present invention is that the
mainboard 200 of such computer system can obtain the configuration information of such terminatingcircuit module 300 thereon by reading the information, such as the SPD information, in thenonvolatile memory 110, 410. For example, the slotted positions of the terminatingcircuit module 300 and thememory module 400 can be known to prevent users from using the terminating circuit module in an incorrect way. For example, if one inserts the terminating circuit module between the memory modules, it may cause instability of the transition circuit, or even shutting-down. - The memory module slots204-207 in the above example are the memory module slots corresponding to the specification of JEDEC standard 184 pins. As known in the art, other memory module slots such as memory module slots having 168 pins or 228 pins can be used, as long as they have sufficient amount of pins for signal lines.
- It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention. In view of the forgoing, it is intended that the present invention cover modifications and variations of this invention provided they fall within the scope of the following claims and their equivalents.
Claims (15)
1. A terminating circuit module that can be applied on a mainboard of a computer system, wherein the mainboard has a plurality of memory module slots, each having a plurality of signal pins, the terminating circuit module comprising:
a printed circuit board which can be plugged into one of the memory module slots to electrically connect the terminating circuit module to the memory module slots;
a voltage regulator provided on the printed circuit board to provide a terminating voltage;
a plurality of terminating resistors coupled to the voltage regulator, wherein the terminating resistors are also provided on the printed circuit board, each of the terminating resistors having a first end connected to the signal pins and a second end connected to the terminating voltage; and
a nonvolatile memory provided on the printed circuit board, in which when such terminating module is plugged into one of the memory module slots, the mainboard obtains a configuration information of the terminating circuit module thereon by reading an information in the nonvolatile memory.
2. The terminating circuit module as claimed in claim 1 , wherein the information in the nonvolatile memory satisfies specification of serial presence detection (SPD).
3. The terminating circuit module as claimed in claim 1 , wherein the nonvolatile memory comprises EEPROM.
4. The terminating circuit module as claimed in claim 1 , wherein the memory module slots satisfy specification of JEDEC standard with 184 pins, and the memory module slots include a reference voltage pin, in which when the terminating circuit module is plugged in one of the memory module slots, the voltage regulator provides a reference voltage to the reference voltage pin within a voltage range satisfying requirement in JEDEC standard for a SSTL—2 bus.
5. The terminating circuit module as claimed in claim 1 , wherein the memory module slots comprise 168-pin memory module slots.
6. A terminating circuit module that can be provided on a mainboard of a computer system, wherein the mainboard has a plurality of memory module slots, each having a plurality of signal lines, the terminating circuit module comprising:
a printed circuit board which can be plugged into one of the memory module slots to electrically connect the terminating circuit module to the memory module slots; and
a plurality of terminating resistors provided on the printed circuit board, each of the terminating resistors having a first end connected to the signal lines and a second end connected to a terminating voltage.
7. The terminating circuit module as claimed in claim 6 , further comprising:
a nonvolatile memory provided on the printed circuit board, in which when the terminating module is put into one of the memory module slots, the mainboard obtains a configuration information of the terminating circuit module thereon by reading an information in the nonvolatile memory.
8. The terminating circuit module as claimed in claim 7 , wherein the information of the nonvolatile memory satisfies serial presence detection (SPD) specification.
9. The terminating circuit module as claimed in claim 8 , wherein the nonvolatile memory comprises EEPROM.
10. A computer system, comprising:
a mainboard which comprises a plurality of memory module slots each having a plurality of signal lines;
a memory module which can be plugged in one of the memory module slots to serve as a memory for the computer system;
a terminating circuit module which can be plugged in one of the memory module slots, the terminating module comprising:
a printed circuit board which can be plugged into one of the memory module slots to electrically connect the terminating circuit module to the memory module slots;
a voltage regulator provided on the printed circuit board to provide a terminating voltage; and
a plurality of terminating resistors coupled to the voltage regulator, wherein the terminating resistors are also provided on the printed circuit board, each of the terminating resistors having one end connected to the signal lines and another end connected to the terminating voltage.
11. The computer system as claimed in claim 10 , wherein the terminating circuit module further comprises:
a nonvolatile memory provided on the printed circuit board, in which when the terminating module is plugged into one of the memory module slots, the mainboard obtains a configuration information of the terminating circuit module thereon by reading an information in the nonvolatile memory.
12. The computer system as claimed in claim 11 , wherein the information of the nonvolatile memory satisfies SPD specification.
13. The computer system as claimed in claim 12 , wherein the nonvolatile memory comprises EEPROM.
14. The computer system as claimed in claim 10 , wherein the memory module slots are the memory module slots satisfy specification of JEDEC standard with 184 pins, and the memory module slots further include a reference voltage pin, in which when the terminating circuit module is plugged in one of the memory module slots, said the voltage regulator provides a reference voltage to the reference voltage pin with a range satisfying requirement of JEDEC standard for a SSTL—2 bus.
15. The terminating circuit module as claimed in claim 10 , wherein the memory module slots are 168-pin memory module slots.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/761,944 US6362996B2 (en) | 2000-01-25 | 2001-01-17 | Terminating circuit module used in a computer system |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US17790600P | 2000-01-25 | 2000-01-25 | |
TW89113314 | 2000-07-05 | ||
TW089113314A TW466394B (en) | 2000-01-04 | 2000-07-05 | Terminated circuit module and computer system using the same |
US09/761,944 US6362996B2 (en) | 2000-01-25 | 2001-01-17 | Terminating circuit module used in a computer system |
Publications (2)
Publication Number | Publication Date |
---|---|
US20020004319A1 true US20020004319A1 (en) | 2002-01-10 |
US6362996B2 US6362996B2 (en) | 2002-03-26 |
Family
ID=27356539
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/761,944 Expired - Lifetime US6362996B2 (en) | 2000-01-25 | 2001-01-17 | Terminating circuit module used in a computer system |
Country Status (1)
Country | Link |
---|---|
US (1) | US6362996B2 (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP1600844A3 (en) * | 2004-05-25 | 2008-06-18 | OCZ Technology Group, INC. | Method and apparatus for increasing computer memory performance |
CN111694788A (en) * | 2020-04-21 | 2020-09-22 | 恒信大友(北京)科技有限公司 | Motherboard circuit |
Families Citing this family (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6715013B1 (en) * | 1999-08-16 | 2004-03-30 | Hewlett-Packard Development Company, L.P. | Bus system having improved control process |
TW449689B (en) * | 1999-12-10 | 2001-08-11 | Via Tech Inc | Motherboard and computer system for flexible using SDRAM and DDRAM |
TW460784B (en) * | 2000-04-13 | 2001-10-21 | Acer Labs Inc | Computer motherboard supporting different types of memories |
US6715014B1 (en) * | 2000-05-25 | 2004-03-30 | Hewlett-Packard Development Company, L.P. | Module array |
US6466472B1 (en) * | 2001-04-13 | 2002-10-15 | Giga-Byte Technology Co., Ltd. | Common module for DDR SDRAM and SDRAM |
US7127622B2 (en) * | 2003-03-04 | 2006-10-24 | Micron Technology, Inc. | Memory subsystem voltage control and method |
US7464195B2 (en) * | 2006-05-22 | 2008-12-09 | International Business Machines Corporation | Method and apparatus for detecting a presence of a device |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5663901A (en) * | 1991-04-11 | 1997-09-02 | Sandisk Corporation | Computer memory cards using flash EEPROM integrated circuit chips and memory-controller systems |
US5666497A (en) * | 1995-03-08 | 1997-09-09 | Texas Instruments Incorporated | Bus quieting circuits, systems and methods |
US5877975A (en) * | 1996-08-13 | 1999-03-02 | Nexcom Technology, Inc. | Insertable/removable digital memory apparatus and methods of operation thereof |
-
2001
- 2001-01-17 US US09/761,944 patent/US6362996B2/en not_active Expired - Lifetime
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP1600844A3 (en) * | 2004-05-25 | 2008-06-18 | OCZ Technology Group, INC. | Method and apparatus for increasing computer memory performance |
CN111694788A (en) * | 2020-04-21 | 2020-09-22 | 恒信大友(北京)科技有限公司 | Motherboard circuit |
Also Published As
Publication number | Publication date |
---|---|
US6362996B2 (en) | 2002-03-26 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7089412B2 (en) | Adaptive memory module | |
US6092146A (en) | Dynamically configurable memory adapter using electronic presence detects | |
US7003684B2 (en) | Memory control chip, control method and control circuit | |
KR100243714B1 (en) | High density memory modules with improved data bus performance | |
EP1194856B1 (en) | A memory expansion module including multiple memory banks and a bank control circuit | |
TW466394B (en) | Terminated circuit module and computer system using the same | |
US6742067B2 (en) | Personal computer main board for mounting therein memory module | |
US6424555B1 (en) | Mother board and computer system capable of flexibly using synchronous dynamic random access memory and double data rate dynamic random access memory | |
US6665736B1 (en) | Computer motherboard for supporting various memories | |
JP2003085122A (en) | Computer system and switch connector | |
US7486105B2 (en) | Memory systems and memory access methods | |
US6362996B2 (en) | Terminating circuit module used in a computer system | |
EP1538630A1 (en) | Memory module and memory-assist module | |
US6948057B2 (en) | Memory modules storing therein boot codes and method and device for locating same | |
US6681286B2 (en) | Control chipset having dual-definition pins for reducing circuit layout of memory slot | |
TW517186B (en) | Main board and computer system with multiple memory module slots | |
US6621754B1 (en) | Memory interface control circuit | |
US7133297B2 (en) | Slot apparatus for memory module | |
US7825681B2 (en) | Common modules for DDRII SDRAM and DDRIII SDRAM | |
US6377510B2 (en) | Memory control system for controlling write-enable signals | |
US20080101046A1 (en) | Motherboard | |
KR100549571B1 (en) | Printed circuit board of a memory module | |
US20080268665A1 (en) | Transfer plate and motherboard | |
US11380378B1 (en) | Clock driver and memory device comprising the same | |
EP0927396B1 (en) | Memory bus termination module |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: VIA TECHNOLOGIES, INC, TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CHANG, NAI-SHUNG;REEL/FRAME:011481/0310 Effective date: 20010110 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FPAY | Fee payment |
Year of fee payment: 12 |