US20010039097A1 - Double layer electrode and barrier system on hemispherical grain silicon for use with high dielectric constant materials and methods for fabricating the same - Google Patents

Double layer electrode and barrier system on hemispherical grain silicon for use with high dielectric constant materials and methods for fabricating the same Download PDF

Info

Publication number
US20010039097A1
US20010039097A1 US09/892,594 US89259401A US2001039097A1 US 20010039097 A1 US20010039097 A1 US 20010039097A1 US 89259401 A US89259401 A US 89259401A US 2001039097 A1 US2001039097 A1 US 2001039097A1
Authority
US
United States
Prior art keywords
layer
metal
disposing
electrode
hdc
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/892,594
Other versions
US6399459B2 (en
Inventor
Husam Al-Shareef
Scott DeBoer
Randhir Thakur
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Mosaid Technologies Inc
Original Assignee
Al-Shareef Husam N.
Deboer Scott
Randhir Thakur
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Al-Shareef Husam N., Deboer Scott, Randhir Thakur filed Critical Al-Shareef Husam N.
Priority to US09/892,594 priority Critical patent/US6399459B2/en
Publication of US20010039097A1 publication Critical patent/US20010039097A1/en
Priority to US10/159,892 priority patent/US6673689B2/en
Application granted granted Critical
Publication of US6399459B2 publication Critical patent/US6399459B2/en
Assigned to MOSAID TECHNOLOGIES INCORPORATED reassignment MOSAID TECHNOLOGIES INCORPORATED ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MICRON TECHNOLOGY, INC.
Assigned to ROYAL BANK OF CANADA reassignment ROYAL BANK OF CANADA U.S. INTELLECTUAL PROPERTY SECURITY AGREEMENT (FOR NON-U.S. GRANTORS) - SHORT FORM Assignors: 658276 N.B. LTD., 658868 N.B. INC., MOSAID TECHNOLOGIES INCORPORATED
Assigned to CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC. reassignment CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC. CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: MOSAID TECHNOLOGIES INCORPORATED
Assigned to CONVERSANT IP N.B. 868 INC., CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC., CONVERSANT IP N.B. 276 INC. reassignment CONVERSANT IP N.B. 868 INC. RELEASE OF SECURITY INTEREST Assignors: ROYAL BANK OF CANADA
Assigned to CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC. reassignment CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC. CHANGE OF ADDRESS Assignors: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC.
Assigned to CPPIB CREDIT INVESTMENTS INC., AS LENDER, ROYAL BANK OF CANADA, AS LENDER reassignment CPPIB CREDIT INVESTMENTS INC., AS LENDER U.S. PATENT SECURITY AGREEMENT (FOR NON-U.S. GRANTORS) Assignors: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC.
Assigned to CPPIB CREDIT INVESTMENTS, INC. reassignment CPPIB CREDIT INVESTMENTS, INC. AMENDED AND RESTATED U.S. PATENT SECURITY AGREEMENT (FOR NON-U.S. GRANTORS) Assignors: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC.
Assigned to CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC. reassignment CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC. RELEASE OF U.S. PATENT AGREEMENT (FOR NON-U.S. GRANTORS) Assignors: ROYAL BANK OF CANADA, AS LENDER
Anticipated expiration legal-status Critical
Assigned to CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC. reassignment CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: CPPIB CREDIT INVESTMENTS INC.
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L28/00Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
    • H01L28/40Capacitors
    • H01L28/60Electrodes
    • H01L28/82Electrodes with an enlarged surface, e.g. formed by texturisation
    • H01L28/84Electrodes with an enlarged surface, e.g. formed by texturisation being a rough surface, e.g. using hemispherical grains
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L28/00Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
    • H01L28/40Capacitors
    • H01L28/55Capacitors with a dielectric comprising a perovskite structure material
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • H10B12/30DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
    • H10B12/31DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells having a storage electrode stacked over the transistor
    • H10B12/315DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells having a storage electrode stacked over the transistor with the capacitor higher than a bit line

Definitions

  • the present invention relates to a semiconductor memory device and method of fabricating same. More particularly, the present invention relates to capacitor fabrication techniques applicable to dynamic random access memories (“DRAMs”) utilizing high dielectric constant (“HDC”) materials with hemispherical grain (“HSG”) silicon and utilizing a double layer electrode having a useful barrier system during the fabrication of the same.
  • DRAMs dynamic random access memories
  • HDC high dielectric constant
  • HSG hemispherical grain
  • DRAM Dynamic Random Access Memory
  • MOS Metal Oxide Semiconductor
  • one side of the transistor is connected to external circuit lines called the bit line and the word line, and the other side of the capacitor is connected to a reference voltage that is typically one-half the internal circuit voltage.
  • an electrical signal charge is stored in a storage node of the capacitor connected to the transistor which charges and discharges circuit lines of the capacitor.
  • the capacitor In order to minimize such a decrease in storage capacitance caused by the reduced occupied area of the capacitor, the capacitor should have a relatively large surface area within the limited region defined on a semiconductor substrate.
  • the drive to produce smaller DRAM circuits has given rise to a great deal of capacitor development.
  • most capacitors are stacked capacitors in which the capacitor covers nearly the entire area of a cell and in which vertical portions of the capacitor contribute significantly to the total charge storage capacity.
  • the side of the capacitor connected to the transistor is generally called the “storage node” or “storage poly” since the material out of which is it formed is doped polysilicon, while the polysilicon layer defining the side of the capacitor connected to the reference voltage mentioned above is called the “cell poly.”
  • One method used for increasing the surface area of a capacitor involves forming rough or irregular storage node or electrode surfaces.
  • dielectric constant is a value characteristic of a material which is proportional to the amount of charge that can be stored in the material when it is interposed between two electrodes.
  • HDC materials generally have dielectric constant values greater than 50 at the normal semiconductor device operating temperatures.
  • High dielectric constant materials which can be used in capacitor fabrication include perovskite, Ba x Sr (z-x) TiO 3 [“BST”], Sr (z-x) TiO 3 [“ST”], BaTiO 3 , SrTiO 3 , PbTiO 3 , Pb(Zr,Ti)O 3 [“PZT”], (Pb,La,Zr,Ti)O 3 [“PLZT”], (Pb,La)TiO 3 [“PLT”], KNO 3 , and LiNbO 3 .
  • a tantalum or a titanium nitride layer has been suggested as an adhesion layer under the platinum electrode.
  • oxygen can diffuse through the platinum and oxidize the adhesion layer and make the adhesion layer less conductive.
  • the substrate such as a silicon-containing material, can become undesirably oxidized during the deposition of the HDC material when a platinum electrode is used.
  • Conductive oxides such as ruthenium dioxide
  • Conductive oxides may also exhibit problems in standard thin film structures. For example, the electrical properties of the structures formed using these oxides are usually inferior to those formed using platinum.
  • Many thin film applications require small leakage current density in addition to a large capacitance per unit area.
  • the leakage current is sensitive to many variables such as thickness, structure, electrode geometry, and material composition. For example, the leakage current of the HDC material, lead zirconium titanate (PZT), using ruthenium dioxide electrodes is several orders of magnitude larger than the leakage current of PZT using platinum electrodes.
  • the '018 patent discloses the use of a noble metal insulator alloy barrier to inhibit diffusion of oxygen to an underlying oxidizable layer during the formation of the HDC layer.
  • a high surface area capacitor comprises a double metal layer, comprising an electrode metal and barrier material, deposited on hemispherical grain silicon, wherein a HDC material is deposited over the double metal layer.
  • the high surface area capacitor is complete with an upper cell plate electrode deposited over the HDC material.
  • the double metal layer preferably comprises a noble metal, such as platinum or palladium, for the electrode metal and an oxidizable metal, such as ruthenium, iridium, or molybdenum, for the barrier metal.
  • a noble metal such as platinum or palladium
  • an oxidizable metal such as ruthenium, iridium, or molybdenum
  • the metal combination for the double metal layer electrode is selected from the pairs of platinum/ruthenium, platinum/iridium, platinum/molybdenum, palladium/ruthenium, and palladium/molybdenum.
  • the noble metal, such as platinum metal alone would normally allow oxygen to diffuse into and oxidize any adhesion layer (making the adhesion layer less conductive) and/or undesirably oxidize any silicon-containing material during the deposition of the HDC material.
  • the barrier metal is used to form a conducting oxide layer or other conductive layer which substantially stops the oxygen diffusion.
  • HSG silicon provides an enhanced surface roughness that boosts cell capacitance.
  • the HDC material preferably BST or the like, is also used to boost cell capacitance.
  • BST high dielectric constant material
  • the combination of HSG silicon with HDC materials results in about a four-fold increase in capacitance over a capacitor utilizing the same surface area with HDC material.
  • BST has the same leakage current limitations as tantalum oxide.
  • BST on HSG silicon provides the same capacitance level as tantalum oxide alone in a 1 square micron area. This allows a tremendous reduction in the overall area of the capacitor cell without sacrificing capacitance.
  • FIGS. 1 - 13 are side cross-sectional views of a method of forming a memory cell capacitor according to the present invention.
  • FIGS. 1 - 13 illustrate a technique for forming a high dielectric constant cell capacitor for a memory cell. It should be understood that the figures presented in conjunction with this description are not meant to be illustrative of actual cross-sectional views of any particular portion of an actual semiconductor device, but are merely idealized representations which are employed to more clearly and fully depict a process of the invention than would otherwise be possible.
  • FIG. 1 illustrates a cross-sectional view of an in-process intermediate structure 100 in the production of a memory cell array (i.e., a DRAM).
  • This intermediate structure 100 comprises a substrate 102 , such as a lightly doped P-type crystal silicon substrate, which has been oxidized to form thick field oxide areas 104 and exposed to implantation processes to form drain regions 106 and source regions 108 of N+ doping.
  • Transistor gate members 112 are formed on the surface of the substrate 102 , including gate members 112 residing on a substrate active area 110 spanned between the drain regions 106 and the source regions 108 and gate members 112 residing on the thick field oxide areas 104 .
  • the transistor gate members 112 each comprise a lower buffer layer 114 , preferably made of silicon dioxide, separating a gate conducting layer or wordline 116 of the transistor gate member 112 from the substrate 102 .
  • Transistor insulating spacer members 118 preferably made of silicon nitride, are formed on either side of each transistor gate member 112 .
  • a cap insulator 122 also preferably made of silicon nitride, is formed on the top of each transistor gate member 112 .
  • a first barrier layer 124 (preferably made of tetraethyl orthosilicate—TEOS or the like) is applied over the transistor gate members 112 and the substrate 102 .
  • a second barrier layer 126 (preferably made of borophosphosilicate glass—BPSG, phosphosilicate glass—PSG, borosilicate glass—BSG, or the like) is deposited over the first barrier layer 124 .
  • the second barrier layer 126 may be optionally planarized, if necessary, preferably using an abrasive process, such as chemical mechanical planarization (CMP).
  • CMP chemical mechanical planarization
  • a single barrier layer could be employed.
  • a typical barrier configuration is a layer of TEOS over the transistor gate members 112 and the substrate 102 followed by a BPSG layer over the TEOS layer.
  • the TEOS layer is applied to prevent dopant migration.
  • the BPSG layer contains boron and phosphorus which can migrate into the source and drain regions formed on the substrate during inherent device fabrication heating steps. This migration of boron and phosphorus can change the dopant concentrations in the source and drain regions which can adversely affect the transistor performance.
  • a first resist layer 128 is patterned, as shown in FIG. 2, and the second barrier layer 126 and the first barrier layer 124 are etched to expose the drain regions 106 in the substrate 102 forming vias 132 , as shown in FIG. 3. Any remaining first resist layer 128 is then stripped, as shown in FIG. 4, and a layer of conductive polysilicon material 134 is applied over the structure to fill the vias 132 , as shown in FIG. 5.
  • the conductive polysilicon material 134 is etched such that it is recessed within the vias 132 , as shown in FIG. 6. This may be achieved with CMP, wet etch, dry etch, or a combination thereof.
  • An HSG polysilicon layer is formed by applying a layer of amorphous silicon 138 over the layer of conductive polysilicon material 134 and over the exposed second barrier layer 126 , as shown in FIG. 7.
  • a polysilicon seed crystal layer is applied at a temperature of at least 500° C., preferably between about 550 and 600° C., and a pressure of between about 10 ⁇ 7 and 10 ⁇ 2 Torr.
  • the polysilicon seed crystal layer is then annealed at a temperature of at least 500° C., preferably between about 550 and 700° C., and a pressure between about 10 ⁇ 7 and 10 ⁇ 2 Torr.
  • the annealing causes the amorphous silicon to nucleate into a polysilicon material around the polysilicon seed crystal to form the HSG polysilicon layer 142 , as shown in FIG. 8.
  • An optional etch step may be performed at this point to further roughen the HSG polysilicon layer 142 .
  • a double metal layer 144 is deposited over the HSG polysilicon layer 142 , as shown in FIG. 9. As shown in FIG. 10 (inset 10 of FIG. 9), the double metal layer 144 comprises a barrier metal layer 146 deposited over the HSG polysilicon layer 142 and an electrode metal layer 148 , preferably platinum or palladium, deposited over the barrier metal layer 146 .
  • the barrier metal layer 146 is preferably deposited to a depth of between 40 and 300 ⁇ and is an oxidizable metal which is conductive after oxidation and provides a barrier to oxygen diffusion after oxidation, such as ruthenium (oxidizes to ruthenium dioxide (RuO 2 )), iridium (oxidizes to iridium dioxide (IrO 2 )), molybdenum (oxidizes to molybdenum dioxide (MoO 2 )), rhodium (oxidizes to rhodium dioxide (RhO 2 )), or platinum (oxidizes to platinum dioxide (PtO 2 )).
  • WN x tungsten nitride
  • the barrier metal layer 146 may be partially or completely converted to its oxide or degraded form either during or after deposition, or during a subsequent processing step.
  • a platinum layer may be used as the barrier metal layer 146 , so long as the platinum is oxidized into platinum dioxide prior to the subsequent deposition of an HDC layer.
  • the electrode metal layer 148 preferably platinum, rhodium, ruthenium, or palladium, is deposited over the barrier metal layer 146 to a depth of between about 40 and 300 ⁇ .
  • the electrode metal layer 148 is preferably deposited by chemical vapor deposition or metal-organic chemical vapor deposition, as known in the art.
  • the electrode metal layer 148 may also be deposited using e-beam evaporation or DC sputter deposition in an argon atmosphere at a pressure of approximately 5 millitorr using a target of the selected electrode metal material with the temperature of the substrate 102 held at about 325° C.
  • platinum is used as the electrode metal layer 148 , it is preferable to perform the deposition at a temperature of between about 300 and 600° C., as the micro-structure in thermal stress of the platinum layer is generally improved at such a temperature range.
  • the double metal layer 144 is etched or abraded such that the polysilicon material layer 134 within each via 132 is electrically isolated from one another, as shown in FIG. 11.
  • the double metal layer 144 may be preferably etched by dry etch in a low-pressure, high-density plasma RIE reactor or may be abraded with a chemical mechanical planarization technique, as known in the art.
  • the oxidation rate of barrier metal layer 146 is generally much more rapid at the beginning of the HDC material deposition process than later. Thus, it is usually beneficial to perform partial oxidation in order to let the barrier metal layer 146 oxidize to less strenuous oxidizing conditions before HDC material deposition. For example, if the metal-organic chemical vapor deposition (MOCVD) of the HDC material occurs at about 650° C. in an oxygen-containing atmosphere at a pressure of about 1 torr for about 3 minutes, then the barrier metal layer 146 should be annealed at about 600° C. in an oxygen-containing atmosphere at a pressure of about 1 torr for about 20 minutes before HDC material deposition.
  • MOCVD metal-organic chemical vapor deposition
  • the lower temperature generally has some advantage in that it slows down the oxidation rate of the barrier metal layer 146 and allows double metal layer 144 more time to “relax” than if the oxidation is performed at full deposition temperature.
  • Another benefit of this oxidation anneal process is that the electrode metal layer 148 can rearrange to further round any corners after being etched or abraded, which helps to dampen or eliminate intense, structure damaging electric fields which can be generated at sharp edge surfaces of the electrode metal layer 148 during the operation of the capacitor.
  • An HDC material layer 152 is deposited over the double metal layer 144 and exposed portions of the second barrier layer 126 , preferably by a MOCVD technique, as shown in FIG. 12.
  • the deposition of the HDC material layer 152 generally requires conditions highly conducive to oxidation; however, the electrode metal layer 148 will remain unoxidized and barrier metal layer 146 (see FIG. 10) will substantially inhibit oxygen from diffusing into underlying materials, such as the conductive polysilicon material 134 .
  • the HDC material layer 152 used is barium strontium titanate
  • the HDC material layer 152 will be of a thickness ranging from 200 to 350 angstroms.
  • the entire film stack of the barrier metal layer 146 , the electrode metal layer 148 , and the HDC material layer 152 will have a thickness not exceeding 1,000 angstroms.
  • the thin layer of barrier metal layer 146 and the electrode metal layer 148 are designed to preserve the advantages of the rough texture of the HSG polysilicon layer 142 therebelow, as it is advantageous to keep the HDC material layer 152 as close to the rough texture of the HSG polysilicon layer 142 as possible.
  • the capacitors are completed by depositing an upper cell plate electrode 154 , preferably platinum, over the HDC material layer 152 , as shown in FIG. 13.
  • the capacitor structures may be annealed to improve the capacitor properties.
  • the present invention is a HSG capacitor having the previously described roughened layer of polysilicon, the annealing should be limited so that the HSG roughened layer characteristic is not destroyed.

Abstract

A high surface area capacitor comprising a double metal layer (an electrode metal and barrier material) deposited on hemispherical grain (HSG) silicon, wherein a high dielectric constant (HDC) material is deposited over the double metal layer. The high surface area capacitor is complete with an upper cell plate electrode deposited over the HDC material. The double metal layer preferably comprises one noble metal, such as platinum or palladium, for the electrode metal and an oxidizable metal, such as ruthenium, iridium, or molybdenum, for the barrier material. The noble metal, such as platinum metal, alone would normally allow oxygen to diffuse into and oxidize any adhesion layer (making the adhesion layer less conductive) and/or undesirably oxidize any silicon-containing material during the deposition of the HDC material. Thus, the barrier metal is used to form a conducting oxide layer or a conducting layer which stops the oxygen diffusion. The HSG polysilicon provides an enhanced surface roughness that boosts cell capacitance. The HDC material, preferably BST or the like, is also used to boost cell capacitance.

Description

    CROSS-REFERENCE TO RELATED APPLICATION
  • This application is a divisional of application Ser. No. 09/386,833, filed Aug. 31, 1999, pending.[0001]
  • BACKGROUND OF THE INVENTION
  • 1. Field of the Invention [0002]
  • The present invention relates to a semiconductor memory device and method of fabricating same. More particularly, the present invention relates to capacitor fabrication techniques applicable to dynamic random access memories (“DRAMs”) utilizing high dielectric constant (“HDC”) materials with hemispherical grain (“HSG”) silicon and utilizing a double layer electrode having a useful barrier system during the fabrication of the same. [0003]
  • 2. State of the Art [0004]
  • A widely utilized DRAM (Dynamic Random Access Memory) manufacturing process utilizes MOS (Metal Oxide Semiconductor) technology to produce DRAM circuits which comprise an array of unit memory cells, each including one capacitor and one transistor, such as a field effect transistor (“FET”). In the most common circuit designs, one side of the transistor is connected to external circuit lines called the bit line and the word line, and the other side of the capacitor is connected to a reference voltage that is typically one-half the internal circuit voltage. In such memory cells, an electrical signal charge is stored in a storage node of the capacitor connected to the transistor which charges and discharges circuit lines of the capacitor. [0005]
  • Higher performance, lower cost, increased miniaturization of components, and greater packaging density of integrated circuits are ongoing goals of the computer industry. The advantages of increased miniaturization of components include: reduced-bulk electronic equipment, improved reliability by reducing the number of solder or plug connections, lower assembly and packaging costs, and improved circuit performance. In pursuit of increased miniaturization, DRAM chips have been continually redesigned to achieved ever higher degrees of integration which has reduced the size of the DRAM. However, as the dimensions of the DRAM are reduced, the occupation area of each unit memory cell of the DRAM must be reduced. This reduction in occupied area necessarily results in a reduction of the dimensions of the capacitor, which, in turn, makes it difficult to ensure required storage capacitance for transmitting a desired signal without malfunction. However, the ability to densely pack the unit memory cells while maintaining required capacitance levels is a crucial requirement of semiconductor manufacturing technologies if future generations of DRAM devices are to be successfully manufactured. [0006]
  • In addition to the need for smaller components, there has also been a growing demand for devices having lower power consumption. In the manufacture of transistors, these trends have led the industry to refine approaches to achieve thinner cell dielectric and conductive layers. These trends have also added to the difficulty of ensuring storage capacitance for transmitting a desired signal without malfunction. [0007]
  • In order to minimize such a decrease in storage capacitance caused by the reduced occupied area of the capacitor, the capacitor should have a relatively large surface area within the limited region defined on a semiconductor substrate. The drive to produce smaller DRAM circuits has given rise to a great deal of capacitor development. However, for reasons of available capacitance, reliability, and ease of fabrication, most capacitors are stacked capacitors in which the capacitor covers nearly the entire area of a cell and in which vertical portions of the capacitor contribute significantly to the total charge storage capacity. In such designs, the side of the capacitor connected to the transistor is generally called the “storage node” or “storage poly” since the material out of which is it formed is doped polysilicon, while the polysilicon layer defining the side of the capacitor connected to the reference voltage mentioned above is called the “cell poly.”[0008]
  • One method used for increasing the surface area of a capacitor involves forming rough or irregular storage node or electrode surfaces. Commonly owned U.S. Pat. Nos. 5,494,841, 5,407,534, 5,340,765, 5,340,763, 5,338,700, hereby incorporated herein by reference, each teach forming a rough surface on the capacitor storage node by depositing a hemispherical grain polysilicon on the capacitor storage node, then blanket etching the hemispherical grain polysilicon (or similar technique), which forms a roughened layer of polysilicon that increases the overall surface area in a given unit area over a normally smooth surface. With the increased surface area caused by the roughened surface, a higher storage capacitance can be achieved. [0009]
  • Another method of increasing the capacitance capability of a capacitor is through the use of high dielectric constant materials. The “dielectric constant” is a value characteristic of a material which is proportional to the amount of charge that can be stored in the material when it is interposed between two electrodes. HDC materials generally have dielectric constant values greater than 50 at the normal semiconductor device operating temperatures. High dielectric constant materials which can be used in capacitor fabrication include perovskite, Ba[0010] xSr(z-x)TiO3[“BST”], Sr(z-x)TiO3[“ST”], BaTiO3, SrTiO3, PbTiO3, Pb(Zr,Ti)O3[“PZT”], (Pb,La,Zr,Ti)O3[“PLZT”], (Pb,La)TiO3[“PLT”], KNO3, and LiNbO3. Unfortunately, most high dielectric constant materials are incompatible with existing processes and cannot be simply deposited on a polysilicon electrode as are presently utilized dielectric materials, such as Si3N4, SiO2, and Si3N4/SiO2 composite layers. The incompatibility is a result of the O2-rich ambient atmosphere present during high dielectric constant material deposition or during annealing steps. The O2 oxidizes portions of the material used for the storage node plate. Thus, barrier layers must be used to prevent oxidation. U.S. Pat. No. 5,381,302, issued Jan. 10, 1995 to Sandhu et al., teaches methods for fabricating capacitors compatible with high dielectric constant materials wherein a storage node electrode is provided with a barrier layer, such as titanium nitride, which prohibits diffusion of atoms.
  • Various metals and metallic compounds, and typically noble metals, such as platinum (“Pt”), and conductive oxides, such as ruthenium dioxide (“RuO[0011] 2”), have been proposed as the electrodes for use with HDC materials. However, there are several problems with the materials in standard thin film applications. For example, platinum, which is unreactive with respect to the HDC material, is difficult to use as an electrode, because platinum generally allows oxygen to diffuse through it, which renders neighboring materials susceptible to oxidization. Additionally, platinum also does not normally stick very well to traditional dielectrics, such as silicon dioxide or silicon nitride, and platinum can rapidly transform into platinum silicide at low temperatures. Thus, a tantalum or a titanium nitride layer has been suggested as an adhesion layer under the platinum electrode. However, during the deposition or annealing of the HDC material, oxygen can diffuse through the platinum and oxidize the adhesion layer and make the adhesion layer less conductive. Further, the substrate, such as a silicon-containing material, can become undesirably oxidized during the deposition of the HDC material when a platinum electrode is used.
  • Conductive oxides, such as ruthenium dioxide, may also exhibit problems in standard thin film structures. For example, the electrical properties of the structures formed using these oxides are usually inferior to those formed using platinum. Many thin film applications require small leakage current density in addition to a large capacitance per unit area. The leakage current is sensitive to many variables such as thickness, structure, electrode geometry, and material composition. For example, the leakage current of the HDC material, lead zirconium titanate (PZT), using ruthenium dioxide electrodes is several orders of magnitude larger than the leakage current of PZT using platinum electrodes. [0012]
  • U.S. Pat. No. 5,696,018, entitled Method of Forming Conductive Noble Metal Insulator Alloy Barrier Layer for High Dielectric Constant Material Electrodes, issued Dec. 9, 1997 to Summerfelt et al. (“the '018 patent”), discloses a barrier layer in conjunction with an HDC material electrode. The '018 patent discloses the use of a noble metal insulator alloy barrier to inhibit diffusion of oxygen to an underlying oxidizable layer during the formation of the HDC layer. [0013]
  • Therefore, it would be advantageous to develop improved methods and apparatus of a HDC capacitor having the properties of high surface area and which prevents oxidization of the material used for the storage node plate, while using inexpensive, commercially available, widely practiced semiconductor device fabrication techniques and equipment without requiring complex processing steps. [0014]
  • BRIEF SUMMARY OF THE INVENTION
  • The present invention relates to a method of forming a high surface area capacitor, such as is generally used in DRAMs. According to one embodiment of the present invention, a high surface area capacitor comprises a double metal layer, comprising an electrode metal and barrier material, deposited on hemispherical grain silicon, wherein a HDC material is deposited over the double metal layer. The high surface area capacitor is complete with an upper cell plate electrode deposited over the HDC material. [0015]
  • The double metal layer preferably comprises a noble metal, such as platinum or palladium, for the electrode metal and an oxidizable metal, such as ruthenium, iridium, or molybdenum, for the barrier metal. Most preferably, the metal combination for the double metal layer electrode is selected from the pairs of platinum/ruthenium, platinum/iridium, platinum/molybdenum, palladium/ruthenium, and palladium/molybdenum. The noble metal, such as platinum metal, alone would normally allow oxygen to diffuse into and oxidize any adhesion layer (making the adhesion layer less conductive) and/or undesirably oxidize any silicon-containing material during the deposition of the HDC material. Thus, the barrier metal is used to form a conducting oxide layer or other conductive layer which substantially stops the oxygen diffusion. [0016]
  • HSG silicon provides an enhanced surface roughness that boosts cell capacitance. The HDC material, preferably BST or the like, is also used to boost cell capacitance. There are several advantages to using the combination of HSG silicon with a high dielectric constant material such as BST. First, the use of HSG silicon effectively doubles the capacitance value for a given area. Second, HDC materials, such as BST, have K constant values about twice that of commonly used dielectrics, such as tantalum oxide. Thus, the combination of HSG silicon with HDC materials results in about a four-fold increase in capacitance over a capacitor utilizing the same surface area with HDC material. For example, even at a reduced size, BST has the same leakage current limitations as tantalum oxide. Thus, in a 0.25 square micron area, BST on HSG silicon provides the same capacitance level as tantalum oxide alone in a 1 square micron area. This allows a tremendous reduction in the overall area of the capacitor cell without sacrificing capacitance. [0017]
  • BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWINGS
  • While the specification concludes with claims particularly pointing out and distinctly claiming that which is regarded as the present invention, the advantages of this invention can be more readily ascertained from the following description of the invention when read in conjunction with the accompanying drawings in which: [0018]
  • FIGS. [0019] 1-13 are side cross-sectional views of a method of forming a memory cell capacitor according to the present invention.
  • DETAILED DESCRIPTION OF THE INVENTION
  • FIGS. [0020] 1-13 illustrate a technique for forming a high dielectric constant cell capacitor for a memory cell. It should be understood that the figures presented in conjunction with this description are not meant to be illustrative of actual cross-sectional views of any particular portion of an actual semiconductor device, but are merely idealized representations which are employed to more clearly and fully depict a process of the invention than would otherwise be possible.
  • FIG. 1 illustrates a cross-sectional view of an in-process [0021] intermediate structure 100 in the production of a memory cell array (i.e., a DRAM). This intermediate structure 100 comprises a substrate 102, such as a lightly doped P-type crystal silicon substrate, which has been oxidized to form thick field oxide areas 104 and exposed to implantation processes to form drain regions 106 and source regions 108 of N+ doping. Transistor gate members 112 are formed on the surface of the substrate 102, including gate members 112 residing on a substrate active area 110 spanned between the drain regions 106 and the source regions 108 and gate members 112 residing on the thick field oxide areas 104. The transistor gate members 112 each comprise a lower buffer layer 114, preferably made of silicon dioxide, separating a gate conducting layer or wordline 116 of the transistor gate member 112 from the substrate 102. Transistor insulating spacer members 118, preferably made of silicon nitride, are formed on either side of each transistor gate member 112. A cap insulator 122, also preferably made of silicon nitride, is formed on the top of each transistor gate member 112. A first barrier layer 124 (preferably made of tetraethyl orthosilicate—TEOS or the like) is applied over the transistor gate members 112 and the substrate 102. A second barrier layer 126 (preferably made of borophosphosilicate glass—BPSG, phosphosilicate glass—PSG, borosilicate glass—BSG, or the like) is deposited over the first barrier layer 124. The second barrier layer 126 may be optionally planarized, if necessary, preferably using an abrasive process, such as chemical mechanical planarization (CMP).
  • It is, of course, understood that a single barrier layer could be employed. However, a typical barrier configuration is a layer of TEOS over the [0022] transistor gate members 112 and the substrate 102 followed by a BPSG layer over the TEOS layer. The TEOS layer is applied to prevent dopant migration. The BPSG layer contains boron and phosphorus which can migrate into the source and drain regions formed on the substrate during inherent device fabrication heating steps. This migration of boron and phosphorus can change the dopant concentrations in the source and drain regions which can adversely affect the transistor performance.
  • A first resist [0023] layer 128 is patterned, as shown in FIG. 2, and the second barrier layer 126 and the first barrier layer 124 are etched to expose the drain regions 106 in the substrate 102 forming vias 132, as shown in FIG. 3. Any remaining first resist layer 128 is then stripped, as shown in FIG. 4, and a layer of conductive polysilicon material 134 is applied over the structure to fill the vias 132, as shown in FIG. 5. The conductive polysilicon material 134 is etched such that it is recessed within the vias 132, as shown in FIG. 6. This may be achieved with CMP, wet etch, dry etch, or a combination thereof.
  • An HSG polysilicon layer is formed by applying a layer of [0024] amorphous silicon 138 over the layer of conductive polysilicon material 134 and over the exposed second barrier layer 126, as shown in FIG. 7. A polysilicon seed crystal layer is applied at a temperature of at least 500° C., preferably between about 550 and 600° C., and a pressure of between about 10−7 and 10−2 Torr. The polysilicon seed crystal layer is then annealed at a temperature of at least 500° C., preferably between about 550 and 700° C., and a pressure between about 10−7 and 10−2 Torr. The annealing causes the amorphous silicon to nucleate into a polysilicon material around the polysilicon seed crystal to form the HSG polysilicon layer 142, as shown in FIG. 8. An optional etch step may be performed at this point to further roughen the HSG polysilicon layer 142.
  • A [0025] double metal layer 144 is deposited over the HSG polysilicon layer 142, as shown in FIG. 9. As shown in FIG. 10 (inset 10 of FIG. 9), the double metal layer 144 comprises a barrier metal layer 146 deposited over the HSG polysilicon layer 142 and an electrode metal layer 148, preferably platinum or palladium, deposited over the barrier metal layer 146. The barrier metal layer 146 is preferably deposited to a depth of between 40 and 300 Å and is an oxidizable metal which is conductive after oxidation and provides a barrier to oxygen diffusion after oxidation, such as ruthenium (oxidizes to ruthenium dioxide (RuO2)), iridium (oxidizes to iridium dioxide (IrO2)), molybdenum (oxidizes to molybdenum dioxide (MoO2)), rhodium (oxidizes to rhodium dioxide (RhO2)), or platinum (oxidizes to platinum dioxide (PtO2)). The barrier metal layer 146 may also be a material which is conductive after thermal degradation to provide a barrier to oxygen diffusion, such as tungsten nitride (WNx (x=1 to 4)) which degrades to a tungsten barrier layer. The barrier metal layer 146 may be partially or completely converted to its oxide or degraded form either during or after deposition, or during a subsequent processing step.
  • Additionally, a platinum layer may be used as the [0026] barrier metal layer 146, so long as the platinum is oxidized into platinum dioxide prior to the subsequent deposition of an HDC layer.
  • The [0027] electrode metal layer 148, preferably platinum, rhodium, ruthenium, or palladium, is deposited over the barrier metal layer 146 to a depth of between about 40 and 300 Å. The electrode metal layer 148 is preferably deposited by chemical vapor deposition or metal-organic chemical vapor deposition, as known in the art. The electrode metal layer 148 may also be deposited using e-beam evaporation or DC sputter deposition in an argon atmosphere at a pressure of approximately 5 millitorr using a target of the selected electrode metal material with the temperature of the substrate 102 held at about 325° C. When platinum is used as the electrode metal layer 148, it is preferable to perform the deposition at a temperature of between about 300 and 600° C., as the micro-structure in thermal stress of the platinum layer is generally improved at such a temperature range.
  • The [0028] double metal layer 144 is etched or abraded such that the polysilicon material layer 134 within each via 132 is electrically isolated from one another, as shown in FIG. 11. The double metal layer 144 may be preferably etched by dry etch in a low-pressure, high-density plasma RIE reactor or may be abraded with a chemical mechanical planarization technique, as known in the art.
  • Generally, the oxidation rate of [0029] barrier metal layer 146 is generally much more rapid at the beginning of the HDC material deposition process than later. Thus, it is usually beneficial to perform partial oxidation in order to let the barrier metal layer 146 oxidize to less strenuous oxidizing conditions before HDC material deposition. For example, if the metal-organic chemical vapor deposition (MOCVD) of the HDC material occurs at about 650° C. in an oxygen-containing atmosphere at a pressure of about 1 torr for about 3 minutes, then the barrier metal layer 146 should be annealed at about 600° C. in an oxygen-containing atmosphere at a pressure of about 1 torr for about 20 minutes before HDC material deposition. The lower temperature generally has some advantage in that it slows down the oxidation rate of the barrier metal layer 146 and allows double metal layer 144 more time to “relax” than if the oxidation is performed at full deposition temperature. Another benefit of this oxidation anneal process is that the electrode metal layer 148 can rearrange to further round any corners after being etched or abraded, which helps to dampen or eliminate intense, structure damaging electric fields which can be generated at sharp edge surfaces of the electrode metal layer 148 during the operation of the capacitor.
  • An [0030] HDC material layer 152, preferably BST or ST, is deposited over the double metal layer 144 and exposed portions of the second barrier layer 126, preferably by a MOCVD technique, as shown in FIG. 12. As previously mentioned, the deposition of the HDC material layer 152 generally requires conditions highly conducive to oxidation; however, the electrode metal layer 148 will remain unoxidized and barrier metal layer 146 (see FIG. 10) will substantially inhibit oxygen from diffusing into underlying materials, such as the conductive polysilicon material 134.
  • If the [0031] HDC material layer 152 used is barium strontium titanate, the HDC material layer 152 will be of a thickness ranging from 200 to 350 angstroms. Preferably, the entire film stack of the barrier metal layer 146, the electrode metal layer 148, and the HDC material layer 152 will have a thickness not exceeding 1,000 angstroms. The thin layer of barrier metal layer 146 and the electrode metal layer 148 are designed to preserve the advantages of the rough texture of the HSG polysilicon layer 142 therebelow, as it is advantageous to keep the HDC material layer 152 as close to the rough texture of the HSG polysilicon layer 142 as possible.
  • The capacitors are completed by depositing an upper [0032] cell plate electrode 154, preferably platinum, over the HDC material layer 152, as shown in FIG. 13. After subsequent processing steps, the capacitor structures may be annealed to improve the capacitor properties. However, since the present invention is a HSG capacitor having the previously described roughened layer of polysilicon, the annealing should be limited so that the HSG roughened layer characteristic is not destroyed.
  • Having thus described in detail preferred embodiments of the present invention, it is to be understood that the invention defined by the appended claims is not to be limited by particular details set forth in the above description as many apparent variations thereof are possible without departing from the spirit or scope thereof. [0033]

Claims (9)

What is claimed is:
1. A method of forming a semiconductor capacitor, comprising:
providing a layer of hemispherical-grain silicon;
forming a layer of substantially oxygen-impervious material on said hemispherical grain polysilicon layer;
disposing a layer of electrode metal on said substantially oxygen-impervious material layer; and
disposing a layer of high dielectric constant material on said electrode metal layer.
2. The method of
claim 1
, further comprising disposing a cell plate electrode on said high dielectric constant material layer.
3. The method of
claim 1
, wherein said disposing said substantially oxygen-impervious material layer includes disposing a substantially oxygen-impervious, conductive material layer on said hemispherical grain silicon layer.
4. The method of
claim 1
, wherein said forming said substantially oxygen-impervious material layer comprises:
disposing a metal on said hemispherical grain polysilicon layer selected from the group consisting of ruthenium, iridium, molybdenum, rhodium, and platinum; and
oxidizing said selected metal.
5. The method of
claim 1
, wherein said forming said substantially oxygen-impervious material layer comprises:
disposing a thermally degradable metal compound on said hemispherical grain polysilicon layer; and
thermally degrading said selected metal.
6. The method of
claim 5
, wherein said disposing a thermally degradable metal compound includes disposing tungsten nitride on said hemispherical grain polysilicon layer.
7. The method of
claim 1
, wherein said disposing said electrode metal includes disposing a noble metal on said substantially oxygen-impervious material.
8. The method of
claim 1
, wherein said disposing said electrode metal layer comprises disposing a metal selected from the group of metals consisting of platinum, ruthenium, rhodium, and palladium.
9. The method of
claim 1
, wherein said disposing said high dielectric constant material comprises disposing a material selected from the group consisting of BST, ST, PZT, PLZT, PLT, BaTiO3, SrTiO3, PbTiO3, KNO3, and LiNbO3.
US09/892,594 1999-08-31 2001-06-27 Double layer electrode and barrier system on hemispherical grain silicon for use with high dielectric constant materials and methods for fabricating the same Expired - Lifetime US6399459B2 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US09/892,594 US6399459B2 (en) 1999-08-31 2001-06-27 Double layer electrode and barrier system on hemispherical grain silicon for use with high dielectric constant materials and methods for fabricating the same
US10/159,892 US6673689B2 (en) 1999-08-31 2002-05-30 Double layer electrode and barrier system on hemispherical grain silicon for use with high dielectric constant materials and methods for fabricating the same

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US09/386,833 US6281543B1 (en) 1999-08-31 1999-08-31 Double layer electrode and barrier system on hemispherical grain silicon for use with high dielectric constant materials and methods for fabricating the same
US09/892,594 US6399459B2 (en) 1999-08-31 2001-06-27 Double layer electrode and barrier system on hemispherical grain silicon for use with high dielectric constant materials and methods for fabricating the same

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/386,833 Division US6281543B1 (en) 1999-08-31 1999-08-31 Double layer electrode and barrier system on hemispherical grain silicon for use with high dielectric constant materials and methods for fabricating the same

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US10/159,892 Continuation US6673689B2 (en) 1999-08-31 2002-05-30 Double layer electrode and barrier system on hemispherical grain silicon for use with high dielectric constant materials and methods for fabricating the same

Publications (2)

Publication Number Publication Date
US20010039097A1 true US20010039097A1 (en) 2001-11-08
US6399459B2 US6399459B2 (en) 2002-06-04

Family

ID=23527243

Family Applications (3)

Application Number Title Priority Date Filing Date
US09/386,833 Expired - Lifetime US6281543B1 (en) 1999-08-31 1999-08-31 Double layer electrode and barrier system on hemispherical grain silicon for use with high dielectric constant materials and methods for fabricating the same
US09/892,594 Expired - Lifetime US6399459B2 (en) 1999-08-31 2001-06-27 Double layer electrode and barrier system on hemispherical grain silicon for use with high dielectric constant materials and methods for fabricating the same
US10/159,892 Expired - Lifetime US6673689B2 (en) 1999-08-31 2002-05-30 Double layer electrode and barrier system on hemispherical grain silicon for use with high dielectric constant materials and methods for fabricating the same

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US09/386,833 Expired - Lifetime US6281543B1 (en) 1999-08-31 1999-08-31 Double layer electrode and barrier system on hemispherical grain silicon for use with high dielectric constant materials and methods for fabricating the same

Family Applications After (1)

Application Number Title Priority Date Filing Date
US10/159,892 Expired - Lifetime US6673689B2 (en) 1999-08-31 2002-05-30 Double layer electrode and barrier system on hemispherical grain silicon for use with high dielectric constant materials and methods for fabricating the same

Country Status (1)

Country Link
US (3) US6281543B1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080012136A1 (en) * 2006-07-12 2008-01-17 Jong Taek Hwang Metal Interconnection Structure of Semiconductor Device and Method for Manufacturing the Same

Families Citing this family (29)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6281543B1 (en) * 1999-08-31 2001-08-28 Micron Technology, Inc. Double layer electrode and barrier system on hemispherical grain silicon for use with high dielectric constant materials and methods for fabricating the same
US6780704B1 (en) * 1999-12-03 2004-08-24 Asm International Nv Conformal thin films over textured capacitor electrodes
KR100403611B1 (en) * 2000-06-07 2003-11-01 삼성전자주식회사 Metal-insulator-metal capacitor and manufacturing method thereof
US7217615B1 (en) * 2000-08-31 2007-05-15 Micron Technology, Inc. Capacitor fabrication methods including forming a conductive layer
US7112503B1 (en) 2000-08-31 2006-09-26 Micron Technology, Inc. Enhanced surface area capacitor fabrication methods
US6420230B1 (en) * 2000-08-31 2002-07-16 Micron Technology, Inc. Capacitor fabrication methods and capacitor constructions
US6534357B1 (en) * 2000-11-09 2003-03-18 Micron Technology, Inc. Methods for forming conductive structures and structures regarding same
US6524867B2 (en) * 2000-12-28 2003-02-25 Micron Technology, Inc. Method for forming platinum-rhodium stack as an oxygen barrier
US6518610B2 (en) 2001-02-20 2003-02-11 Micron Technology, Inc. Rhodium-rich oxygen barriers
KR100378197B1 (en) * 2001-04-10 2003-03-29 삼성전자주식회사 Method for suppressing degration of surface morphology property of metal layer and method for manufacturing semiconductor device having metal layer resulted from the same
JP2002334940A (en) * 2001-05-10 2002-11-22 Sony Corp Semiconductor device and method of manufacturing the same
US7037730B2 (en) * 2001-07-11 2006-05-02 Micron Technology, Inc. Capacitor with high dielectric constant materials and method of making
KR100532409B1 (en) * 2001-08-14 2005-11-30 삼성전자주식회사 Method for manufacturing capacitor having improved leakage current characteristic at interface between dielectric layer and upper electrode
KR20030058590A (en) * 2001-12-31 2003-07-07 주식회사 하이닉스반도체 Method for manufacturing a capacitor of Ferroelectric Random Access Memory
US6794704B2 (en) * 2002-01-16 2004-09-21 Micron Technology, Inc. Method for enhancing electrode surface area in DRAM cell capacitors
US20030155603A1 (en) * 2002-02-15 2003-08-21 Lenvis Liu Finger metal-insulator-metal capacitor with local interconnect
US6822283B2 (en) * 2002-07-11 2004-11-23 Taiwan Semiconductor Manufacturing Co., Ltd Low temperature MIM capacitor for mixed-signal/RF applications
CN1324671C (en) * 2002-09-06 2007-07-04 旺宏电子股份有限公司 Wavy capacitors and its producing method
US6838339B2 (en) * 2003-06-05 2005-01-04 Infineon Technologies Ag Area-efficient stack capacitor
US7440255B2 (en) * 2003-07-21 2008-10-21 Micron Technology, Inc. Capacitor constructions and methods of forming
US20050098808A1 (en) * 2003-11-07 2005-05-12 Moon Bum-Ki Electronic deivce and method for its fabrication
US7906393B2 (en) * 2004-01-28 2011-03-15 Micron Technology, Inc. Methods for forming small-scale capacitor structures
TWI242886B (en) * 2004-07-05 2005-11-01 Au Optronics Corp Display pixel and method of fabricating the same
CN100459101C (en) * 2004-07-19 2009-02-04 友达光电股份有限公司 Display panel and its prdoucing method
TW200814164A (en) * 2006-09-05 2008-03-16 Promos Technologies Inc Method for fabricating bottom electrode of capacitor
JP2008153497A (en) * 2006-12-19 2008-07-03 Murata Mfg Co Ltd Method of manufacturing dielectric thin-film capacitor
US7897418B2 (en) * 2007-12-28 2011-03-01 Mitsubishi Electric Corporation Method for manufacturing semiconductor light emitting device
US8679962B2 (en) * 2008-08-21 2014-03-25 Taiwan Semiconductor Manufacturing Company, Ltd. Integrated circuit metal gate structure and method of fabrication
US8466000B2 (en) 2011-04-14 2013-06-18 United Microelectronics Corp. Backside-illuminated image sensor and fabricating method thereof

Family Cites Families (32)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4309295A (en) 1980-02-08 1982-01-05 U.S. Philips Corporation Grain boundary barrier layer ceramic dielectrics and the method of manufacturing capacitors therefrom
US4811078A (en) 1985-05-01 1989-03-07 Texas Instruments Incorporated Integrated circuit device and process with tin capacitors
US4784973A (en) 1987-08-24 1988-11-15 Inmos Corporation Semiconductor contact silicide/nitride process with control for silicide thickness
US4956683A (en) 1988-03-14 1990-09-11 Polaroid Corporation Isolation of p-n junctions
DE4131078A1 (en) 1990-11-19 1992-05-21 Micron Technology Inc Capacitor structure for DRAM cell - has two types of spacers with two sides, supporting subsequently formed layers respectively
US5061650A (en) 1991-01-17 1991-10-29 Micron Technology, Inc. Method for formation of a stacked capacitor
US5362666A (en) 1992-09-18 1994-11-08 Micron Technology, Inc. Method of producing a self-aligned contact penetrating cell plate
US5292677A (en) 1992-09-18 1994-03-08 Micron Technology, Inc. Reduced mask CMOS process for fabricating stacked capacitor multi-megabit dynamic random access memories utilizing single etch stop layer for contacts
US5340763A (en) 1993-02-12 1994-08-23 Micron Semiconductor, Inc. Multi-pin stacked capacitor utilizing micro villus patterning in a container cell and method to fabricate same
KR960011655B1 (en) 1993-04-20 1996-08-24 Hyundai Electronics Ind Dram cell capacitor and the method
US5278091A (en) 1993-05-04 1994-01-11 Micron Semiconductor, Inc. Process to manufacture crown stacked capacitor structures with HSG-rugged polysilicon on all sides of the storage node
US5340765A (en) 1993-08-13 1994-08-23 Micron Semiconductor, Inc. Method for forming enhanced capacitance stacked capacitor structures using hemi-spherical grain polysilicon
US5407534A (en) 1993-12-10 1995-04-18 Micron Semiconductor, Inc. Method to prepare hemi-spherical grain (HSG) silicon using a fluorine based gas mixture and high vacuum anneal
KR0140644B1 (en) 1994-01-12 1998-06-01 문정환 Semiconductor memory device
US5514908A (en) 1994-04-29 1996-05-07 Sgs-Thomson Microelectronics, Inc. Integrated circuit with a titanium nitride contact barrier having oxygen stuffed grain boundaries
US5418180A (en) * 1994-06-14 1995-05-23 Micron Semiconductor, Inc. Process for fabricating storage capacitor structures using CVD tin on hemispherical grain silicon
US5566045A (en) 1994-08-01 1996-10-15 Texas Instruments, Inc. High-dielectric-constant material electrodes comprising thin platinum layers
US5504041A (en) 1994-08-01 1996-04-02 Texas Instruments Incorporated Conductive exotic-nitride barrier layer for high-dielectric-constant materials
US5554564A (en) 1994-08-01 1996-09-10 Texas Instruments Incorporated Pre-oxidizing high-dielectric-constant material electrodes
US5585300A (en) 1994-08-01 1996-12-17 Texas Instruments Incorporated Method of making conductive amorphous-nitride barrier layer for high-dielectric-constant material electrodes
US5508223A (en) 1995-05-05 1996-04-16 Vanguard International Semiconductor Corporation Method for manufacturing DRAM cell with fork-shaped capacitor
US5634974A (en) 1995-11-03 1997-06-03 Micron Technologies, Inc. Method for forming hemispherical grained silicon
US5754390A (en) * 1996-01-23 1998-05-19 Micron Technology, Inc. Integrated capacitor bottom electrode for use with conformal dielectric
US5695815A (en) 1996-05-29 1997-12-09 Micron Technology, Inc. Metal carboxylate complexes for formation of metal-containing films on semiconductor devices
JP3105788B2 (en) * 1996-07-15 2000-11-06 日本電気株式会社 Method for manufacturing semiconductor device
US5905280A (en) * 1997-02-11 1999-05-18 Micron Technology, Inc. Capacitor structures, DRAM cell structures, methods of forming capacitors, methods of forming DRAM cells, and integrated circuits incorporating capacitor structures and DRAM cell structures
US6218260B1 (en) * 1997-04-22 2001-04-17 Samsung Electronics Co., Ltd. Methods of forming integrated circuit capacitors having improved electrode and dielectric layer characteristics and capacitors formed thereby
US6188097B1 (en) * 1997-07-02 2001-02-13 Micron Technology, Inc. Rough electrode (high surface area) from Ti and TiN
US6184074B1 (en) * 1997-12-17 2001-02-06 Texas Instruments Incorporated Method of fabrication a self-aligned polysilicon/diffusion barrier/oxygen stable sidewall bottom electrode structure for high-K DRAMS
US6004857A (en) * 1998-09-17 1999-12-21 Taiwan Semiconductor Manufacturing Company Method to increase DRAM capacitor via rough surface storage node plate
US6291289B2 (en) * 1999-06-25 2001-09-18 Micron Technology, Inc. Method of forming DRAM trench capacitor with metal layer over hemispherical grain polysilicon
US6281543B1 (en) * 1999-08-31 2001-08-28 Micron Technology, Inc. Double layer electrode and barrier system on hemispherical grain silicon for use with high dielectric constant materials and methods for fabricating the same

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080012136A1 (en) * 2006-07-12 2008-01-17 Jong Taek Hwang Metal Interconnection Structure of Semiconductor Device and Method for Manufacturing the Same

Also Published As

Publication number Publication date
US20020155658A1 (en) 2002-10-24
US6673689B2 (en) 2004-01-06
US6281543B1 (en) 2001-08-28
US6399459B2 (en) 2002-06-04

Similar Documents

Publication Publication Date Title
US6399459B2 (en) Double layer electrode and barrier system on hemispherical grain silicon for use with high dielectric constant materials and methods for fabricating the same
US5478772A (en) Method for forming a storage cell capacitor compatible with high dielectric constant materials
US7253052B2 (en) Method for forming a storage cell capacitor compatible with high dielectric constant materials
US6953721B2 (en) Methods of forming a capacitor with an amorphous and a crystalline high K capacitor dielectric region
US5914851A (en) Isolated sidewall capacitor
EP0860868A2 (en) Method for treating a dielectric used in semiconductor devices and DRAM memory cells obtaineed
KR20010020905A (en) Semiconductor device and method of fabricating the same
US20080108203A1 (en) Multi-Layer Electrode and Method of Forming the Same
US20030155604A1 (en) Capacitor compatible with high dielectric constant materials having a low contact resistance layer and the method for forming same
US6030847A (en) Method for forming a storage cell capacitor compatible with high dielectric constant materials
US5742472A (en) Stacked capacitors for integrated circuit devices and related methods
US5585998A (en) Isolated sidewall capacitor with dual dielectric
US5909043A (en) Sacrificial oxygen sources to prevent reduction of oxygen containing materials
US6888189B2 (en) Dielectric element including oxide-based dielectric film and method of fabricating the same
KR100253866B1 (en) Dynamic random access memory device and manufacturing method thereof
US6555454B2 (en) Semiconductor memory device incorporating therein ruthenium electrode and method for the manufacture thereof
US6107105A (en) Amorphous tin films for an integrated capacitor dielectric/bottom plate using high dielectric constant material
US5990508A (en) Ferroelectric memory
US6333534B1 (en) Semiconductor device and method of fabricating
US6417101B2 (en) Method for manufacturing semiconductor memory device incorporating therein copacitor
US6534810B2 (en) Semiconductor memory device having capacitor structure formed in proximity to corresponding transistor
US6764862B2 (en) Method of forming ferroelectric random access memory device
KR0165408B1 (en) Method for manufacturing capacitor of high dielectric film
JPH09289291A (en) Dielectric capacitor and manufacture thereof and dielectric memory and manufacture thereof
KR100362182B1 (en) Method for fabricating ferroelectric random access memory

Legal Events

Date Code Title Description
STCF Information on status: patent grant

Free format text: PATENTED CASE

CC Certificate of correction
FPAY Fee payment

Year of fee payment: 4

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

AS Assignment

Owner name: MOSAID TECHNOLOGIES INCORPORATED, CANADA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:023438/0614

Effective date: 20090609

FPAY Fee payment

Year of fee payment: 8

AS Assignment

Owner name: ROYAL BANK OF CANADA, CANADA

Free format text: U.S. INTELLECTUAL PROPERTY SECURITY AGREEMENT (FOR NON-U.S. GRANTORS) - SHORT FORM;ASSIGNORS:658276 N.B. LTD.;658868 N.B. INC.;MOSAID TECHNOLOGIES INCORPORATED;REEL/FRAME:027512/0196

Effective date: 20111223

FPAY Fee payment

Year of fee payment: 12

AS Assignment

Owner name: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC.,

Free format text: CHANGE OF NAME;ASSIGNOR:MOSAID TECHNOLOGIES INCORPORATED;REEL/FRAME:032439/0638

Effective date: 20140101

AS Assignment

Owner name: CONVERSANT IP N.B. 276 INC., CANADA

Free format text: RELEASE OF SECURITY INTEREST;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:033484/0344

Effective date: 20140611

Owner name: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC.,

Free format text: RELEASE OF SECURITY INTEREST;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:033484/0344

Effective date: 20140611

Owner name: CONVERSANT IP N.B. 868 INC., CANADA

Free format text: RELEASE OF SECURITY INTEREST;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:033484/0344

Effective date: 20140611

AS Assignment

Owner name: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC., CANADA

Free format text: CHANGE OF ADDRESS;ASSIGNOR:CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC.;REEL/FRAME:033678/0096

Effective date: 20140820

Owner name: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC.,

Free format text: CHANGE OF ADDRESS;ASSIGNOR:CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC.;REEL/FRAME:033678/0096

Effective date: 20140820

AS Assignment

Owner name: ROYAL BANK OF CANADA, AS LENDER, CANADA

Free format text: U.S. PATENT SECURITY AGREEMENT (FOR NON-U.S. GRANTORS);ASSIGNOR:CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC.;REEL/FRAME:033706/0367

Effective date: 20140611

Owner name: CPPIB CREDIT INVESTMENTS INC., AS LENDER, CANADA

Free format text: U.S. PATENT SECURITY AGREEMENT (FOR NON-U.S. GRANTORS);ASSIGNOR:CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC.;REEL/FRAME:033706/0367

Effective date: 20140611

AS Assignment

Owner name: CPPIB CREDIT INVESTMENTS, INC., CANADA

Free format text: AMENDED AND RESTATED U.S. PATENT SECURITY AGREEMENT (FOR NON-U.S. GRANTORS);ASSIGNOR:CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC.;REEL/FRAME:046900/0136

Effective date: 20180731

AS Assignment

Owner name: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC., CANADA

Free format text: RELEASE OF U.S. PATENT AGREEMENT (FOR NON-U.S. GRANTORS);ASSIGNOR:ROYAL BANK OF CANADA, AS LENDER;REEL/FRAME:047645/0424

Effective date: 20180731

Owner name: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC.,

Free format text: RELEASE OF U.S. PATENT AGREEMENT (FOR NON-U.S. GRANTORS);ASSIGNOR:ROYAL BANK OF CANADA, AS LENDER;REEL/FRAME:047645/0424

Effective date: 20180731

AS Assignment

Owner name: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC., CANADA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:CPPIB CREDIT INVESTMENTS INC.;REEL/FRAME:054372/0281

Effective date: 20201028