US20010038351A1 - Digitally switched impedance having improved linearity and settling time - Google Patents

Digitally switched impedance having improved linearity and settling time Download PDF

Info

Publication number
US20010038351A1
US20010038351A1 US09/804,578 US80457801A US2001038351A1 US 20010038351 A1 US20010038351 A1 US 20010038351A1 US 80457801 A US80457801 A US 80457801A US 2001038351 A1 US2001038351 A1 US 2001038351A1
Authority
US
United States
Prior art keywords
switches
impedances
impedance
string
series
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/804,578
Other versions
US6384762B2 (en
Inventor
Michael Brunolli
Chinh Hoang
Paul Katz
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Microchip Technology Inc
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US09/491,842 external-priority patent/US6201491B1/en
Priority to US09/804,578 priority Critical patent/US6384762B2/en
Application filed by Individual filed Critical Individual
Assigned to MICROCHIP TECHNOLOGY INCORPORATED reassignment MICROCHIP TECHNOLOGY INCORPORATED ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: KATZ, PAUL N., BRUNOLLI, MICHAEL, HOANG, CHINH
Publication of US20010038351A1 publication Critical patent/US20010038351A1/en
Priority to PCT/US2002/007118 priority patent/WO2002073796A2/en
Priority to AU2002306678A priority patent/AU2002306678A1/en
Priority to TW091104587A priority patent/TW567677B/en
Publication of US6384762B2 publication Critical patent/US6384762B2/en
Application granted granted Critical
Assigned to JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT reassignment JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MICROCHIP TECHNOLOGY INCORPORATED
Assigned to JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT reassignment JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: ATMEL CORPORATION, MICROCHIP TECHNOLOGY INCORPORATED, MICROSEMI CORPORATION, MICROSEMI STORAGE SOLUTIONS, INC., SILICON STORAGE TECHNOLOGY, INC.
Assigned to WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT reassignment WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: ATMEL CORPORATION, MICROCHIP TECHNOLOGY INCORPORATED, MICROSEMI CORPORATION, MICROSEMI STORAGE SOLUTIONS, INC., SILICON STORAGE TECHNOLOGY, INC.
Anticipated expiration legal-status Critical
Assigned to JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT reassignment JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: ATMEL CORPORATION, MICROCHIP TECHNOLOGY INC., MICROSEMI CORPORATION, MICROSEMI STORAGE SOLUTIONS, INC., SILICON STORAGE TECHNOLOGY, INC.
Assigned to MICROCHIP TECHNOLOGY INC., MICROSEMI CORPORATION, SILICON STORAGE TECHNOLOGY, INC., MICROSEMI STORAGE SOLUTIONS, INC., ATMEL CORPORATION reassignment MICROCHIP TECHNOLOGY INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: JPMORGAN CHASE BANK, N.A, AS ADMINISTRATIVE AGENT
Assigned to WELLS FARGO BANK, NATIONAL ASSOCIATION reassignment WELLS FARGO BANK, NATIONAL ASSOCIATION SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: ATMEL CORPORATION, MICROCHIP TECHNOLOGY INC., MICROSEMI CORPORATION, MICROSEMI STORAGE SOLUTIONS, INC., SILICON STORAGE TECHNOLOGY, INC.
Assigned to WELLS FARGO BANK, NATIONAL ASSOCIATION, AS COLLATERAL AGENT reassignment WELLS FARGO BANK, NATIONAL ASSOCIATION, AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: ATMEL CORPORATION, MICROCHIP TECHNOLOGY INCORPORATED, MICROSEMI CORPORATION, MICROSEMI STORAGE SOLUTIONS, INC., SILICON STORAGE TECHNOLOGY, INC.
Assigned to MICROCHIP TECHNOLOGY INCORPORATED, MICROSEMI CORPORATION, MICROSEMI STORAGE SOLUTIONS, INC., SILICON STORAGE TECHNOLOGY, INC., ATMEL CORPORATION reassignment MICROCHIP TECHNOLOGY INCORPORATED RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT
Assigned to MICROCHIP TECHNOLOGY INCORPORATED reassignment MICROCHIP TECHNOLOGY INCORPORATED RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT
Assigned to MICROCHIP TECHNOLOGY INCORPORATED, MICROSEMI STORAGE SOLUTIONS, INC., SILICON STORAGE TECHNOLOGY, INC., ATMEL CORPORATION, MICROSEMI CORPORATION reassignment MICROCHIP TECHNOLOGY INCORPORATED RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT
Assigned to ATMEL CORPORATION, MICROSEMI CORPORATION, MICROSEMI STORAGE SOLUTIONS, INC., SILICON STORAGE TECHNOLOGY, INC., MICROCHIP TECHNOLOGY INCORPORATED reassignment ATMEL CORPORATION RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT
Assigned to MICROSEMI CORPORATION, SILICON STORAGE TECHNOLOGY, INC., ATMEL CORPORATION, MICROCHIP TECHNOLOGY INCORPORATED, MICROSEMI STORAGE SOLUTIONS, INC. reassignment MICROSEMI CORPORATION RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT
Assigned to MICROSEMI CORPORATION, SILICON STORAGE TECHNOLOGY, INC., ATMEL CORPORATION, MICROCHIP TECHNOLOGY INCORPORATED, MICROSEMI STORAGE SOLUTIONS, INC. reassignment MICROSEMI CORPORATION RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/66Digital/analogue converters
    • H03M1/68Digital/analogue converters with conversions of different sensitivity, i.e. one conversion relating to the more significant digital bits and another conversion to the less significant bits
    • H03M1/682Digital/analogue converters with conversions of different sensitivity, i.e. one conversion relating to the more significant digital bits and another conversion to the less significant bits both converters being of the unary decoded type
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/66Digital/analogue converters
    • H03M1/74Simultaneous conversion
    • H03M1/76Simultaneous conversion using switching tree
    • H03M1/765Simultaneous conversion using switching tree using a single level of switches which are controlled by unary decoded digital signals

Definitions

  • This invention relates generally to digitally controlled impedance, and more particularly, to digitally switched impedance having enhanced linearity and faster settling times.
  • Digital potentiometers sometimes referred to as “voltage-scaling digital-to-analog converters (“DACs”), are replacing analog potentiometers because they are smaller, more easily and accurately set, are controllable remotely, and are becoming lower in cost.
  • the fineness of adjustment or “granularity” of the digital potentiometer is determined by the number of “digital bits” used for the selection of the desired impedance value, i.e., 8 bits allows 256 different impedance selections, 10 bits allows 1024, etc.
  • a disadvantage to finer adjustment granularity is the rapid increase in the number of components (resistors, switches, decoders and logic circuits) required to implement the digital potentiometer.
  • Voltage-scaling DACs produce an analog output voltage by selectively tapping a voltage-divider resistor string connected between high and low reference voltages, with the low reference generally being set at ground.
  • MOS metal oxide semiconductor
  • the resistor string consists of 2 N identical resistors connected in series, and the DAC is used as a potentiometer in which the voltage levels between the successive series-connected resistors are sampled by means of binary switches. Replacing mechanical potentiometers and rheostats is an important and potentially very high volume application for these devices.
  • FIG. 1 is a schematic diagram of an N-bit DAC that operates on the voltage-scaling principle.
  • a resistor string consisting of series-connected resistors R 1 , R 2 , R 3 , . . . , R 2 N ⁇ 1 , R 2 N is connected between a high reference voltage (VREF+) node 2 and a low reference voltage (VREF ⁇ ) node 4 , which are typically 5 volts and ground potential, respectively.
  • the voltage drop across each resistor is equal to one least significant bit (LSB) of output voltage change.
  • the output is sampled by a decoding switch network, illustrated as switches S 1 , S 2 , S 3 , . . . , S 2 N .
  • Each switch taps a different point in the resistor string, so that closing a particular switch while leaving the other switches open places a unique analog voltage on a common output line 6 to which each of the switches is connected.
  • a decoder (not shown) controls the operation of the switches so that the switch whose voltage corresponds to the magnitude of the input digital signal is closed.
  • the signal on analog output line 6 may be sensed by a high-impedance buffer amplifier or voltage follower A 1 , the output of which is connected to an output terminal 8 that provides the final output analog voltage.
  • the buffer amplifier should draw negligible DC bias current compared to the current within the resistor string.
  • a principal drawback of this type of circuit for high-bit-count D/A conversions is the very large number of components required: 2 N resistors, 2 N switches and 2 N logic drive lines.
  • this approach would use 4,096 resistors, 4,096 switches and 4,096 logic drive lines. It is highly desirable to significantly reduce this large number of elements for purposes of area savings, higher manufacturing yields and lower costs.
  • Voltage-scaling DACs are presently available which greatly reduce the number of required resistors and switches by using one resistor string consisting of 2 N/2 resistors for the input digital signal's most significant bits (MSBs), and a separate resistor string also consisting of 2 N/2 resistors for the least significant bits (LSBs).
  • Each resistor in the LSB string has a impedance value equal to 1 ⁇ 2 N/2 the impedance of each MSB resistor.
  • the opposite ends of the LSB string are connected across one of the MSB resistors.
  • a reduced parts count resistor-switch configuration for a digital potentiometer is disclosed in U.S. Pat. No. 5,495,245 by James J. Ashe.
  • the digital potentiometer disclosed in the Ashe patent uses two outer strings 10 and 12 to provide a decremented voltage pattern that supplies an analog signal corresponding to the MSBs of the input digital signal while an inner string 14 provides an analog signal corresponding to the LSBs; alternately, the outer strings can provide the LSBs and the inner string the MSBs.
  • the two outer strings 10 and 12 are identical, with the high voltage end of the first outer string connected to the high reference voltage, VREF+ and the low voltage end of the second outer string 12 connected to the low reference voltage, VREF ⁇ .
  • the opposite ends of the inner string 14 are connected to the first and second outer strings, 10 and 12 , through respective outer switch networks that are operated by a decoder (not illustrated), the decoder in effect causes the opposite ends of the inner string to “slide” along the two outer strings. This “sliding” keeps a constant number of outer string resistors in the circuit, regardless of where the outer strings are tapped. No active elements are required to buffer the inner string from the outer string, which allows the circuit disclosed to be used as a potentiometer or rheostat.
  • the output voltage is obtained by tapping a desired location in the inner string 14 .
  • each MSB resistor string includes 2 N/2 ⁇ 1 resistors of impedance value R, and 2 N/2 switches.
  • Each LSB string includes 2 N/2 resistors of impedance value R/2 N/2 , and 2 N/2 switches.
  • the Ashe digital potentiometer results in a significant reduction in the number of both resistors and switches, compared to the potentiometer circuit illustrated in FIG. 1.
  • the digital potentiometer disclosed in Ashe has inherent non-linearity due to resistor, interconnect and switch impedance mismatches, and also long switching settling times caused by large internal capacitance from the parallel connected switches located on the output taps of the MSB resistor strings.
  • Impedance may be comprised of resistance and/or reactance. Reactance may be either capacitive or inductive. Selective combinations of resistance, capacitance and inductance enable a wide range of impedance values. Impedance is generally designated by the letter “Z” and shall be used herein as any combination of resistance and/or reactance (either capacitive or inductive). Impedance is measured in Ohms and may be expressed in either polar (Z ⁇ ) or rectangular (R+jX) format.
  • the invention overcomes the above-identified problems as well as other shortcomings and deficiencies of existing technologies by providing a digitally switched impedance having improved linearity and reduced settling times when the impedance values are switched.
  • An embodiment of the present invention digitally switched impedance may be fabricated on an integrated circuit die using complementary metal oxide semiconductor (CMOS) transistors for the switches.
  • CMOS complementary metal oxide semiconductor
  • An embodiment of the invention uses two scaled minor impedance strings (LSB) as the upper and lower ranks, and a major impedance string (MSB) as the bridge rank connected between the upper and lower ranks.
  • the switches for the upper and lower ranks are connected between the respective voltage references and the series-connected impedances of the upper and lower ranks. Additional switches are connected from the bridge rank (MSB) impedances to the output node (wiper) of the digital potentiometer.
  • the MSB portion of the digital value is selected with one of the bridge rank switches, and the LSB portion of the digital value is selected with a pair of switches connected to the upper and lower ranks.
  • a varying portion of the upper and lower ranks are connected with the bridge rank, and the total available tap points equals the product of the number of taps on the bridge rank times the number of taps on one of the other (upper or lower) ranks
  • the overall linearity of the digitally switched impedance circuit of the present invention is significantly improved over the prior art digital potentiometer circuits because the majority of the total impedance is always used for the total impedance value of the digitally switched impedance circuit.
  • Unlike the prior art digital potentiometers where up to 50 percent of the total resistance involves the swapping of resistances.
  • the matching requirements of the upper and lower ranks are now reduced to the scaled impedance values, and the matching level to guarantee monotonicity is also reduced by the same factor.
  • Alternating current (AC) performance of the present invention is also improved over the prior art because the voltage levels at the upper and lower rank switches are now limited to a small fraction of their former range, that fraction being one over the number of impedances in the major rank (bridge rank). A reduction in the capacitance contribution from the switches results in better settling time and improved AC response.
  • the switch placement of the present invention further improves the AC performance by removing the switch capacitance from the settling nodes of the common signal bus. The settling time is now only affected by the capacitance of the impedances of all ranks and just the bridge rank switches.
  • Another embodiment of the invention uses two scaled major impedance strings (MSB) as the upper and lower ranks, and a minor impedance string (LSB) as the bridge rank connected between the upper and lower ranks.
  • the switches for the upper and lower ranks are connected between the respective voltage references and the series-connected impedances of the upper and lower ranks. Additional switches are connected from the bridge rank impedances to the output node (wiper) of the digitally switched impedance.
  • the LSB portion of the digital value is selected with one of the bridge rank switches, and the MSB portion of the digital value is selected with a pair of switches connected to the upper and lower ranks.
  • FIG. 1 is schematic diagram of a prior art digital potentiometer
  • FIG. 2 is a schematic diagram of a more efficiently connected prior art digital potentiometer
  • FIG. 3 is a schematic diagram of an embodiment of the invention.
  • FIG. 4 is a table of switches activated for a desired combination of impedances of the embodiment illustrated in FIG. 3;
  • FIG. 5 is a schematic diagram of another embodiment of the invention.
  • FIG. 6 is a table of switches activated for a desired combination of impedances of the embodiment illustrated in FIG. 5;
  • FIG. 7 is a schematic diagram of still another embodiment of the invention.
  • FIG. 8 is a table of switches activated for a desired combination of impedances of the embodiment illustrated in FIG. 7;
  • FIG. 9 is a schematic diagram of yet another embodiment of the invention.
  • FIG. 10 is a table of switches activated for a desired combination of impedances of the embodiment illustrated in FIG. 9.
  • the invention provides a digitally switched impedance having improved linearity and reduced settling times when impedance values are changed by switching.
  • Embodiments of the invention may be fabricated on an integrated circuit die, either individually or in combination with other analog and digital functions (circuits), and packaged in an integrated circuit package. Standard implementations for impedances, switches and other circuits fabricated on the integrated circuit die may be used and are well known to those skilled in the art of analog and digital integrated circuit design and fabrication.
  • N-channel and P-channel metal oxide semiconductor (NMOS and PMOS), complementary metal oxide semiconductor (CMOS), bipolar transistor, junction field effect transistor (JFET), insulated gate field effect transistor (IGFET) and the like, may be used to implement the switches and other circuits according to the embodiments of the present invention.
  • the present invention may be used in digitally controlled potentiometers, digital-to-analog converters, impedance matching networks, frequency tuning circuits, phase shift and compensation networks and the like.
  • the embodiments of the invention utilize a segmented impedance string consisting of two outer strings and one inner string.
  • the outer strings may vary the input digital signal's LSBs and the inner string the MSBs, or vice versa.
  • the two outer strings have substantially the structures, and vary their portion of the input digital signal by “sliding” the inner string through the outer strings, such that equal numbers of impedances are added to the decrementing circuit by one outer string and subtracted by the other outer string for each change (LSBs or MSBs) in the digital input.
  • the connected total impedance combination of the two outer strings equals the impedance of one of the inner string impedances (MSBs).
  • the connected total impedance combination of the inner string impedances equals the impedance of one of the impedances in the outer strings (MSBs).
  • the total connected impedance of the digitally switched impedance (from one input node to the other), according to the embodiments of the present invention, is 2 N/2 times the impedance value of one MSB impedance (whether either in the inner or outer strings).
  • the impedance sum of the connected outer string impedances (LSB) having 2 N/2 impedances preferably equals the impedance of one of the inner string impedances (for inner string MSB).
  • the impedance sum of the inner string impedances (LSB) preferably equals the impedance of one of the outer string impedances (for outer string MSB).
  • the number of impedances used for an MSB inner string is 2 N/2 ⁇ 1
  • the number of impedances used for one of the LSB strings is 2 N/2
  • the number of impedances used for the other LSB outer string is 2 N/2 ⁇ 1
  • the number of impedances used for an LSB inner string is 2 N/2
  • the number of impedances used for one of the MSB outer strings is 2 N/2 ⁇ 1 and 2 N/2 for the other string.
  • FIG. 3 a schematic diagram of a digitally switched impedance, according to an embodiment of the invention, is illustrated.
  • the digitally switched impedance is generally referenced by the numeral 300 and comprises a plurality of impedances Z LSB and Z MSB , and a plurality of switches S 1 -S 12 connected as illustrated.
  • the impedances Z LSB are associated with the switches S 1 -S 4 and S 9 -S 12 .
  • the impedances Z MSB are associated with the switches S 5 -S 8 .
  • the switches S 1 -S 4 and associated impedances Z LSB are connected in string 306 .
  • the switches S 5 -S 8 and associated impedances Z MSB are connected in string 304 .
  • the switches S 9 -S 12 and associated impedances Z LSB are connected in string 302 .
  • a respective switch control line (not illustrated) is connected to each of the switches S 1 -S 12 , and used to activate each of the switches S 1 -S 12 .
  • the switch control lines may be further controlled by a digital signal coded in binary, octal, decimal, hexadecimal, etc., which may be decoded by an application specific integrated circuit (ASIC), programmable logic array (PLA) or as a digital word from a microcontroller. Control signals are placed on the appropriate switch control lines to activate the desired switches so as to produce the desired impedance value for the digitally switched impedance.
  • ASIC application specific integrated circuit
  • PDA programmable logic array
  • the switches S 1 -S 4 and S 9 -S 12 are located between the two input reference nodes, Vcc and ground, and the impedances Z LSB . This configuration helps in reducing the amount of capacitance associated with the output node. Reduced output node capacitance results in faster settling times after a switch change operation and improved alternating current (AC) frequency response.
  • AC alternating current
  • the placement of the switches S 1 -S 4 in the string 306 and S 9 -S 12 in the string 302 further enhances the linearity of the selected impedance values due to less switch impedance variations caused by the body effect of the field effect transistor (FET) switches. This is because there is a more uniform voltage control between the source-gate junctions of the switch FETs, since the sources of the FETs are now typically connected to either the Vcc node or the ground node and do not float with changing resister values as disclosed in U.S. Pat. No. 5,495,245 by James J. Ashe.
  • the Vcc node may also be used as a first signal input node, and the ground node may be used as a second signal input node.
  • the output node will then work in conjunction with either the common first or second signal input node.
  • the switches S 1 -S 4 and S 9 -S 12 may be controlled by the least significant bits of a digital word and the switches S 5 -S 8 may be controlled by the most significant bits of the digital word, or visa versa.
  • a four bit digital word will be used for illustration, however, it is contemplated and within the scope of the present invention that embodiments thereof may use any number of bits for the digital word, with the only limitations being costs and complexity for a given application.
  • FIG. 4 a table of switches activated for a desired combination of impedances, according to the embodiment of Figure is 3 illustrated. Fractions of the value of Vcc are represented in the left hand column, four bit binary words are represented in the next column to the right, and switch activation patterns are represented by “X”s in each row representing a fraction of the Vcc value. For example, a binary word of 1111 represents full scale or 16/16 Vcc, and switches S 1 , S 8 and S 9 are closed. A binary word of 0111 represents half scale or 8/16 Vcc, and switches S 1 , S 6 and S 9 are closed.
  • FIG. 5 a schematic diagram of a digitally switched impedance, according to another embodiment of the invention, is illustrated.
  • the digitally switched impedance is generally referenced by the numeral 500 and comprises a plurality of impedances Z LSB and Z MSB , and a plurality of switches S 1 -S 12 connected as illustrated.
  • the impedances Z LSB are associated with the switches S 1 -S 4 and S 9 -S 12 .
  • the impedances Z MSB are associated with the switches S 5 -S 8 .
  • the switches S 1 -S 4 and associated impedances Z LSB are connected in string 506 .
  • the switches S 5 -S 8 and associated impedances Z MSB are connected in string 504 .
  • the switches S 9 -S 12 and associated impedances Z LSB are connected in string 502 .
  • a respective switch control line (not illustrated) is connected to each of the switches S 1 -S 12 , and used to activate each of the switches S 1 -S 12 .
  • the switch control lines may be further controlled by a digital signal coded in binary, octal, decimal, hexadecimal, etc., which may be decoded by an application specific integrated circuit (ASIC), programmable logic array (PLA) or as a digital word from a microcontroller. Control signals are placed on the appropriate switch control lines to activate the desired switches so as to produce the desired impedance value for the digitally switched impedance.
  • ASIC application specific integrated circuit
  • PDA programmable logic array
  • the switches S 1 -S 4 and S 9 -S 12 are located between the two input reference nodes, Vcc and ground, and the impedances Z LSB . This configuration helps in reducing the amount of capacitance associated with the output node. Reduced output node capacitance results in faster settling times after a switch change operation and improved alternating current (AC) frequency response.
  • AC alternating current
  • the placement of the switches S 1 -S 4 in the string 506 and S 9 -S 12 in the string 502 further enhances the linearity of the selected impedance values due to less switch impedance variations caused by the body effect of the field effect transistor (FET) switches. This is because there is a more uniform voltage control between the source-gate junctions of the switch FETs, since the sources of the FETs are now typically connected to either the Vcc node or the ground node and do not float with changing resister values as disclosed in U.S. Pat. No. 5,495,245 by James J. Ashe.
  • the Vcc node may also be used as a first signal input node, and the ground node may be used as a second signal input node.
  • the output node will then work in conjunction with either the common first or second signal input node.
  • the switches S 1 -S 4 and S 9 -S 12 may be controlled by the least significant bits of a digital word and the switches S 5 -S 8 may be controlled by the most significant bits of the digital word, or visa versa.
  • a four bit digital word will be used for illustration, however, it is contemplated and within the scope of the present invention that embodiments thereof may use any number of bits for the digital word, with the only limitations being costs and complexity for a given application.
  • FIG. 6 a table of switches activated for a desired combination of impedances, according to the embodiment of Figure is 5 illustrated. Fractions of the value of Vcc are represented in the left hand column, four bit binary words are represented in the next column to the right, and switch activation patterns are represented by “X”s in each row representing a fraction of the Vcc value. For example, a binary word of 1111 represents 15/16 Vcc, and switches S 1 , S 8 and S 9 are closed. A binary word of 1000 represents half scale or 8/16 Vcc, and switches S 4 , S 7 and S 12 are closed. All fractions of Vcc in 1/16 increments may be obtained, except 16/16, by appropriate combinations of switch closures as illustrated in FIG. 6.
  • FIG. 7 a schematic diagram of a digitally switched impedance, according to still another embodiment of the invention, is illustrated.
  • the digitally switched impedance is generally referenced by the numeral 700 and comprises a plurality of impedances Z MSB and Z LSB , and a plurality of switches S 1 -S 12 connected as illustrated.
  • the impedances Z MSB are associated with the switches S 1 -S 4 and S 9 -S 12 .
  • the impedances Z LSB are associated with the switches S 5 -S 8 .
  • the switches S 1 -S 4 and associated impedances Z MSB are connected in string 706 .
  • the switches S 5 -S 8 and associated impedances Z LSB are connected in string 704 .
  • the switches S 9 -S 12 and associated impedances Z MSB are connected in string 702 .
  • a respective switch control line (not illustrated) is connected to each of the switches S 1 -S 12 , and used to activate each of the switches S 1 -S 12 .
  • the switch control lines may be further controlled by a digital signal coded in binary, octal, decimal, hexadecimal, etc., which may be decoded by an application specific integrated circuit (ASIC), programmable logic array (PLA) or as a digital word from a microcontroller. Control signals are placed on the appropriate switch control lines to activate the desired switches so as to produce the desired impedance value for the digitally switched impedance.
  • ASIC application specific integrated circuit
  • PDA programmable logic array
  • the switches S 1 -S 4 and S 9 -S 12 are located between the two input reference nodes, Vcc and ground, and the impedances Z MSB . This configuration helps in reducing the amount of capacitance associated with the output node. Reduced output node capacitance results in faster settling times after a switch change operation and improved alternating current (AC) frequency response.
  • AC alternating current
  • the placement of the switches S 1 -S 4 in the string 706 and S 9 -S 12 in the string 702 further enhances the linearity of the selected impedance values due to less switch impedance variations caused by the body effect of the field effect transistor (FET) switches. This is because there is a more uniform voltage control between the source-gate junctions of the switch FETs, since the sources of the FETs are now typically connected to either the Vcc node or the ground node and do not float with changing resister values as disclosed in U.S. Pat. No. 5,495,245 by James J. Ashe.
  • the Vcc node may also be used as a first signal input node, and the ground node may be used as a second signal input node.
  • the output node will then work in conjunction with either the common first or second signal input node.
  • the switches S 1 -S 4 and S 9 -S 12 may be controlled by the most significant bits of a digital word and the switches S 5 -S 8 may be controlled by the least significant bits of the digital word.
  • a four bit digital word will be used for illustration, however, it is contemplated and within the scope of the present invention that embodiments thereof may use any number of bits for the digital word, with the only limitations being costs and complexity for a given application.
  • FIG. 8 a table of switches activated for a desired combination of impedances, according to the embodiment of Figure is 7 illustrated. Fractions of the value of Vcc are represented in the left hand column, four bit binary words are represented in the next column to the right, and switch activation patterns are represented by “X”s in each row representing a fraction of the Vcc value. For example, a binary word of 1111 represents full scale or 16/16 Vcc, and switches S 1 , S 8 and S 9 are closed. A binary word of 0111 represents half scale or 8/16 Vcc, and switches S 3 , S 8 and S 11 are closed.
  • FIG. 9 a schematic diagram of a digitally switched impedance, according to yet another embodiment of the invention, is illustrated.
  • the digitally switched impedance is generally referenced by the numeral 900 and comprises a plurality of impedances Z MSB and Z LSB , and a plurality of switches S 1 -S 12 connected as illustrated.
  • the impedances Z MSB are associated with the switches S 1 -S 4 and S 9 -S 12 .
  • the impedances Z LSB are associated with the switches S 5 -S 8 .
  • the switches S 1 -S 4 and associated impedances Z LSB are connected in string 906 .
  • the switches S 5 -S 8 and associated impedances Z LSB are connected in string 904 .
  • the switches S 9 -S 12 and associated impedances Z MSB are connected in string 902 .
  • a respective switch control line (not illustrated) is connected to each of the switches S 1 -S 12 , and used to activate each of the switches S 1 -S 12 .
  • the switch control lines may be further controlled by a digital signal coded in binary, octal, decimal, hexadecimal, etc., which may be decoded by an application specific integrated circuit (ASIC), programmable logic array (PLA) or as a digital word from a microcontroller. Control signals are placed on the appropriate switch control lines to activate the desired switches so as to produce the desired impedance value for the digitally switched impedance.
  • ASIC application specific integrated circuit
  • PDA programmable logic array
  • the switches S 1 -S 4 and S 9 -S 12 are located between the two input reference nodes, Vcc and ground, and the impedances Z MSB . This configuration helps in reducing the amount of capacitance associated with the output node. Reduced output node capacitance results in faster settling times after a switch change operation and improved alternating current (AC) frequency response.
  • AC alternating current
  • the placement of the switches S 1 -S 4 in the string 906 and S 9 -S 12 in the string 902 further enhances the linearity of the selected impedance values due to less switch impedance variations caused by the body effect of the field effect transistor (FET) switches. This is because there is a more uniform voltage control between the source-gate junctions of the switch FETs, since the sources of the FETs are now typically connected to either the Vcc node or the ground node and do not float with changing resister values as disclosed in U.S. Pat. No. 5,495,245 by James J. Ashe.
  • the Vcc node may also be used as a first signal input node, and the ground node may be used as a second signal input node.
  • the output node will then work in conjunction with either the common first or second signal input node.
  • the switches S 1 -S 4 and S 9 -S 12 may be controlled by the most significant bits of a digital word and the switches S 5 -S 8 may be controlled by the least significant bits of the digital word.
  • a four bit digital word will be used for illustration, however, it is contemplated and within the scope of the present invention that embodiments thereof may use any number of bits for the digital word, with the only limitations being costs and complexity for a given application.
  • FIG. 10 a table of switches activated for a desired combination of impedances, according to the embodiment of Figure is 9 illustrated. Fractions of the value of Vcc are represented in the left hand column, four bit binary words are represented in the next column to the right, and switch activation patterns are represented by “X”s in each row representing a fraction of the Vcc value. For example, a binary word of 1111 represents 15/16 Vcc, and switches S 1 , S 8 and S 9 are closed. A binary word of 1000 represents half scale or 8/16 Vcc, and switches S 2 , S 5 and S 10 are closed. All fractions of Vcc in 1/16 increments may be obtained, except 16/16, by appropriate combinations of switch closures as illustrated in FIG. 10.

Abstract

A digitally switched impedance has improved linearity by minimizing the amount of impedance error introduced by switches used to switch the impedance elements comprising the digitally switched impedance. Improved settling time of the digitally switched impedance is achieved by reducing the amount of switch capacitance connected to the output of the digitally switched impedance. The digitally switched impedance may be fabricated on an integrated circuit die and the switches may be fabricated with complementary metal oxide semiconductor (CMOS) transistors. The number of impedances needed for a desired number of impedance step changes is reduced by using two major impedance ranks and one minor impedance rank, or two minor impedance ranks and one major impedance rank connected in series.

Description

    RELATED PATENT APPLICATION
  • This patent application is a continuation-in-part of commonly owned U.S. patent application Ser. No. 09/491,842, filed Jan. 6, 2000 by Brunolli, et al., now U.S. Pat. No. 6,201,491, issued Mar. 13, 2001, and hereby incorporated by reference herein for all purposes.[0001]
  • FIELD OF THE INVENTION
  • This invention relates generally to digitally controlled impedance, and more particularly, to digitally switched impedance having enhanced linearity and faster settling times. [0002]
  • BACKGROUND OF THE RELATED TECHNOLOGY
  • Digital potentiometers, sometimes referred to as “voltage-scaling digital-to-analog converters (“DACs”), are replacing analog potentiometers because they are smaller, more easily and accurately set, are controllable remotely, and are becoming lower in cost. The fineness of adjustment or “granularity” of the digital potentiometer is determined by the number of “digital bits” used for the selection of the desired impedance value, i.e., 8 bits allows 256 different impedance selections, 10 bits allows 1024, etc. A disadvantage to finer adjustment granularity (more digital bits) is the rapid increase in the number of components (resistors, switches, decoders and logic circuits) required to implement the digital potentiometer. [0003]
  • Voltage-scaling DACs produce an analog output voltage by selectively tapping a voltage-divider resistor string connected between high and low reference voltages, with the low reference generally being set at ground. These types of converters are used most commonly as building blocks in metal oxide semiconductor (“MOS”) analog-to-digital conversion systems, where they function as the DAC subsection of a successive-approximation-type analog-to-digital converter. For an N-bit voltage-scaling DAC, the resistor string consists of 2[0004] N identical resistors connected in series, and the DAC is used as a potentiometer in which the voltage levels between the successive series-connected resistors are sampled by means of binary switches. Replacing mechanical potentiometers and rheostats is an important and potentially very high volume application for these devices.
  • FIG. 1 is a schematic diagram of an N-bit DAC that operates on the voltage-scaling principle. A resistor string consisting of series-connected resistors R[0005] 1, R2, R3, . . . , R2 N−1, R2 N is connected between a high reference voltage (VREF+) node 2 and a low reference voltage (VREF−) node 4, which are typically 5 volts and ground potential, respectively. The voltage drop across each resistor is equal to one least significant bit (LSB) of output voltage change. The output is sampled by a decoding switch network, illustrated as switches S1, S2, S3, . . . , S2 N. Each switch taps a different point in the resistor string, so that closing a particular switch while leaving the other switches open places a unique analog voltage on a common output line 6 to which each of the switches is connected. A decoder (not shown) controls the operation of the switches so that the switch whose voltage corresponds to the magnitude of the input digital signal is closed. The signal on analog output line 6 may be sensed by a high-impedance buffer amplifier or voltage follower A1, the output of which is connected to an output terminal 8 that provides the final output analog voltage. To ensure the accuracy of the conversion, the buffer amplifier should draw negligible DC bias current compared to the current within the resistor string. A principal drawback of this type of circuit for high-bit-count D/A conversions is the very large number of components required: 2N resistors, 2N switches and 2N logic drive lines. For example, in a 12-bit implementation, this approach would use 4,096 resistors, 4,096 switches and 4,096 logic drive lines. It is highly desirable to significantly reduce this large number of elements for purposes of area savings, higher manufacturing yields and lower costs.
  • Voltage-scaling DACs are presently available which greatly reduce the number of required resistors and switches by using one resistor string consisting of 2[0006] N/2 resistors for the input digital signal's most significant bits (MSBs), and a separate resistor string also consisting of 2N/2 resistors for the least significant bits (LSBs). Each resistor in the LSB string has a impedance value equal to ½N/2 the impedance of each MSB resistor. The opposite ends of the LSB string are connected across one of the MSB resistors. By varying the MSB resistor selected for the LSB string connection and taking an output from the LSB string, outputs in one LSB increments can be obtained over the full range of one to 2N/2−1 LSBs.
  • A reduced parts count resistor-switch configuration for a digital potentiometer is disclosed in U.S. Pat. No. 5,495,245 by James J. Ashe. Referring now to FIG. 2, the digital potentiometer disclosed in the Ashe patent uses two [0007] outer strings 10 and 12 to provide a decremented voltage pattern that supplies an analog signal corresponding to the MSBs of the input digital signal while an inner string 14 provides an analog signal corresponding to the LSBs; alternately, the outer strings can provide the LSBs and the inner string the MSBs. The two outer strings 10 and 12 are identical, with the high voltage end of the first outer string connected to the high reference voltage, VREF+ and the low voltage end of the second outer string 12 connected to the low reference voltage, VREF−. The opposite ends of the inner string 14 are connected to the first and second outer strings, 10 and 12, through respective outer switch networks that are operated by a decoder (not illustrated), the decoder in effect causes the opposite ends of the inner string to “slide” along the two outer strings. This “sliding” keeps a constant number of outer string resistors in the circuit, regardless of where the outer strings are tapped. No active elements are required to buffer the inner string from the outer string, which allows the circuit disclosed to be used as a potentiometer or rheostat. The output voltage is obtained by tapping a desired location in the inner string 14. In the Ashe invention, regardless of whether the MSB values are produced by the inner or outer strings, each MSB resistor string includes 2N/2−1 resistors of impedance value R, and 2N/2 switches. Each LSB string includes 2N/2 resistors of impedance value R/2N/2, and 2N/2 switches. The Ashe digital potentiometer results in a significant reduction in the number of both resistors and switches, compared to the potentiometer circuit illustrated in FIG. 1.
  • The digital potentiometer disclosed in Ashe has inherent non-linearity due to resistor, interconnect and switch impedance mismatches, and also long switching settling times caused by large internal capacitance from the parallel connected switches located on the output taps of the MSB resistor strings. [0008]
  • Accurate and linear adjustment of impedance is also highly desired and has many applications for adjustment of tuned circuits, frequency tuning, impedance matching, radio frequency and audio applications, alternating current circuit applications, signal phase shift adjustment, frequency response compensation and the like. Impedance may be comprised of resistance and/or reactance. Reactance may be either capacitive or inductive. Selective combinations of resistance, capacitance and inductance enable a wide range of impedance values. Impedance is generally designated by the letter “Z” and shall be used herein as any combination of resistance and/or reactance (either capacitive or inductive). Impedance is measured in Ohms and may be expressed in either polar (Z∠Φ) or rectangular (R+jX) format. [0009]
  • Therefore, what is needed is a digitally switched impedance which retains the simplicity and economy of having a reduced number of impedances and switches in a combination of major and minor impedance strings and switches, but having improved linearity and reduced settling times when impedance values are switched. [0010]
  • SUMMARY OF THE INVENTION
  • The invention overcomes the above-identified problems as well as other shortcomings and deficiencies of existing technologies by providing a digitally switched impedance having improved linearity and reduced settling times when the impedance values are switched. An embodiment of the present invention digitally switched impedance may be fabricated on an integrated circuit die using complementary metal oxide semiconductor (CMOS) transistors for the switches. [0011]
  • An embodiment of the invention uses two scaled minor impedance strings (LSB) as the upper and lower ranks, and a major impedance string (MSB) as the bridge rank connected between the upper and lower ranks. The switches for the upper and lower ranks are connected between the respective voltage references and the series-connected impedances of the upper and lower ranks. Additional switches are connected from the bridge rank (MSB) impedances to the output node (wiper) of the digital potentiometer. The MSB portion of the digital value is selected with one of the bridge rank switches, and the LSB portion of the digital value is selected with a pair of switches connected to the upper and lower ranks. A varying portion of the upper and lower ranks are connected with the bridge rank, and the total available tap points equals the product of the number of taps on the bridge rank times the number of taps on one of the other (upper or lower) ranks [0012]
  • The overall linearity of the digitally switched impedance circuit of the present invention is significantly improved over the prior art digital potentiometer circuits because the majority of the total impedance is always used for the total impedance value of the digitally switched impedance circuit. Unlike the prior art digital potentiometers where up to 50 percent of the total resistance involves the swapping of resistances. The matching requirements of the upper and lower ranks are now reduced to the scaled impedance values, and the matching level to guarantee monotonicity is also reduced by the same factor. [0013]
  • Also, all the switches in the upper rank see the same constant biasing voltage (meaning they have the same constant impedance) as opposed to what happens in the prior art where the biasing voltage of each switch varies with its position in the rank. The same also is true for the switches in the lower rank. Thus, there is no need to size each switch independently to match all the switches impedances. [0014]
  • Alternating current (AC) performance of the present invention is also improved over the prior art because the voltage levels at the upper and lower rank switches are now limited to a small fraction of their former range, that fraction being one over the number of impedances in the major rank (bridge rank). A reduction in the capacitance contribution from the switches results in better settling time and improved AC response. The switch placement of the present invention further improves the AC performance by removing the switch capacitance from the settling nodes of the common signal bus. The settling time is now only affected by the capacitance of the impedances of all ranks and just the bridge rank switches. [0015]
  • Another embodiment of the invention uses two scaled major impedance strings (MSB) as the upper and lower ranks, and a minor impedance string (LSB) as the bridge rank connected between the upper and lower ranks. The switches for the upper and lower ranks are connected between the respective voltage references and the series-connected impedances of the upper and lower ranks. Additional switches are connected from the bridge rank impedances to the output node (wiper) of the digitally switched impedance. The LSB portion of the digital value is selected with one of the bridge rank switches, and the MSB portion of the digital value is selected with a pair of switches connected to the upper and lower ranks. [0016]
  • Features and advantages of the invention will be apparent from the following description of presently preferred embodiments, given for the purpose of disclosure and taken in conjunction with the accompanying drawings.[0017]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is schematic diagram of a prior art digital potentiometer; [0018]
  • FIG. 2 is a schematic diagram of a more efficiently connected prior art digital potentiometer; [0019]
  • FIG. 3 is a schematic diagram of an embodiment of the invention; [0020]
  • FIG. 4 is a table of switches activated for a desired combination of impedances of the embodiment illustrated in FIG. 3; [0021]
  • FIG. 5 is a schematic diagram of another embodiment of the invention; [0022]
  • FIG. 6 is a table of switches activated for a desired combination of impedances of the embodiment illustrated in FIG. 5; [0023]
  • FIG. 7 is a schematic diagram of still another embodiment of the invention; [0024]
  • FIG. 8 is a table of switches activated for a desired combination of impedances of the embodiment illustrated in FIG. 7; [0025]
  • FIG. 9 is a schematic diagram of yet another embodiment of the invention; and [0026]
  • FIG. 10 is a table of switches activated for a desired combination of impedances of the embodiment illustrated in FIG. 9.[0027]
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT
  • The invention provides a digitally switched impedance having improved linearity and reduced settling times when impedance values are changed by switching. Embodiments of the invention may be fabricated on an integrated circuit die, either individually or in combination with other analog and digital functions (circuits), and packaged in an integrated circuit package. Standard implementations for impedances, switches and other circuits fabricated on the integrated circuit die may be used and are well known to those skilled in the art of analog and digital integrated circuit design and fabrication. N-channel and P-channel metal oxide semiconductor (NMOS and PMOS), complementary metal oxide semiconductor (CMOS), bipolar transistor, junction field effect transistor (JFET), insulated gate field effect transistor (IGFET) and the like, may be used to implement the switches and other circuits according to the embodiments of the present invention. The present invention may be used in digitally controlled potentiometers, digital-to-analog converters, impedance matching networks, frequency tuning circuits, phase shift and compensation networks and the like. [0028]
  • Instead of a continuous impedance string of 2[0029] N impedances, the embodiments of the invention utilize a segmented impedance string consisting of two outer strings and one inner string. The outer strings may vary the input digital signal's LSBs and the inner string the MSBs, or vice versa. The two outer strings have substantially the structures, and vary their portion of the input digital signal by “sliding” the inner string through the outer strings, such that equal numbers of impedances are added to the decrementing circuit by one outer string and subtracted by the other outer string for each change (LSBs or MSBs) in the digital input.
  • In the embodiments of the present invention having the outer strings controlled by the LSBs of the digital input and the inner string controlled by the MSBs, the connected total impedance combination of the two outer strings (LSBs) equals the impedance of one of the inner string impedances (MSBs). In the embodiments of the present invention having the outer strings controlled by the MSBs of the digital input and the inner string controlled by the LSBs, the connected total impedance combination of the inner string impedances (LSBs) equals the impedance of one of the impedances in the outer strings (MSBs). (The number of impedances, switches and the switches' positions in each string will be slightly different compared to the first case). [0030]
  • The total connected impedance of the digitally switched impedance (from one input node to the other), according to the embodiments of the present invention, is 2[0031] N/2 times the impedance value of one MSB impedance (whether either in the inner or outer strings). The impedance granularity or number of impedance step changes possible is equal to 2N in increments of the LSB impedance value, where N is a positive even integer value, i.e., N=2, 4, 6, 8, etc.
  • The impedance sum of the connected outer string impedances (LSB) having 2[0032] N/2 impedances preferably equals the impedance of one of the inner string impedances (for inner string MSB). The impedance value of one of the outer string impedances (LSB) is preferably 2−N/2 of the impedance sum of the outer string impedances (LSB), where N is a positive even integer value, i.e., N=2, 4, 6, 8, etc.
  • The impedance sum of the inner string impedances (LSB) preferably equals the impedance of one of the outer string impedances (for outer string MSB). The impedance value of one of the inner string impedances (LSB) is preferably 2[0033] −N/2 of the impedance sum of the inner string impedances (LSB), where N is a positive even integer value, i.e., N=2, 4, 6, 8, etc.
  • All of the outer string impedances are substantially of the same value, and all of the inner string impedances are substantially of the same value. [0034]
  • The number of impedances used for an MSB inner string is 2[0035] N/2−1, the number of impedances used for one of the LSB strings is 2N/2, the number of impedances used for the other LSB outer string is 2N/2−1, and the number of switches used for each of the strings is 2N/2, where N is a positive even integer value, i.e., N=2, 4, 6, 8, etc.
  • The number of impedances used for an LSB inner string is 2[0036] N/2, the number of impedances used for one of the MSB outer strings is 2N/2−1 and 2N/2 for the other string. The number of switches used for each of the strings is 2N/2, where N is a positive even integer value, i.e., N=2, 4, 6, 8, etc.
  • All of the embodiments illustrated and described hereinbelow use four bit binary control examples for illustrative clarity. One of ordinary skill in the art of digital and analog electronics will readily appreciate that the embodiments of the present invention are equally applicable to any number of binary bits for a control word along with an appropriate number of switches and impedances to match the number of binary bits used. [0037]
  • Referring now to the drawings, the details of preferred embodiments of the invention are schematically illustrated. Elements in the drawings that are the same will be represented by the same numbers, and similar elements will be represented by the same numbers with a different lower case letter suffix. [0038]
  • Referring to FIG. 3, a schematic diagram of a digitally switched impedance, according to an embodiment of the invention, is illustrated. The digitally switched impedance is generally referenced by the numeral [0039] 300 and comprises a plurality of impedances ZLSB and ZMSB, and a plurality of switches S1-S12 connected as illustrated. The impedances ZLSB are associated with the switches S1-S4 and S9-S12. The impedances ZMSB are associated with the switches S5-S8. The switches S1-S4 and associated impedances ZLSB are connected in string 306. The switches S5-S8 and associated impedances ZMSB are connected in string 304. The switches S9-S12 and associated impedances ZLSB are connected in string 302.
  • A respective switch control line (not illustrated) is connected to each of the switches S[0040] 1-S12, and used to activate each of the switches S1-S12. The switch control lines may be further controlled by a digital signal coded in binary, octal, decimal, hexadecimal, etc., which may be decoded by an application specific integrated circuit (ASIC), programmable logic array (PLA) or as a digital word from a microcontroller. Control signals are placed on the appropriate switch control lines to activate the desired switches so as to produce the desired impedance value for the digitally switched impedance.
  • The switches S[0041] 1-S4 and S9-S12 are located between the two input reference nodes, Vcc and ground, and the impedances ZLSB. This configuration helps in reducing the amount of capacitance associated with the output node. Reduced output node capacitance results in faster settling times after a switch change operation and improved alternating current (AC) frequency response.
  • The placement of the switches S[0042] 1-S4 in the string 306 and S9-S12 in the string 302 further enhances the linearity of the selected impedance values due to less switch impedance variations caused by the body effect of the field effect transistor (FET) switches. This is because there is a more uniform voltage control between the source-gate junctions of the switch FETs, since the sources of the FETs are now typically connected to either the Vcc node or the ground node and do not float with changing resister values as disclosed in U.S. Pat. No. 5,495,245 by James J. Ashe.
  • The Vcc node may also be used as a first signal input node, and the ground node may be used as a second signal input node. The output node will then work in conjunction with either the common first or second signal input node. [0043]
  • The switches S[0044] 1-S4 and S9-S12 may be controlled by the least significant bits of a digital word and the switches S5-S8 may be controlled by the most significant bits of the digital word, or visa versa. For illustrative purposes, a four bit digital word will be used for illustration, however, it is contemplated and within the scope of the present invention that embodiments thereof may use any number of bits for the digital word, with the only limitations being costs and complexity for a given application.
  • Referring now to FIG. 4, a table of switches activated for a desired combination of impedances, according to the embodiment of Figure is [0045] 3 illustrated. Fractions of the value of Vcc are represented in the left hand column, four bit binary words are represented in the next column to the right, and switch activation patterns are represented by “X”s in each row representing a fraction of the Vcc value. For example, a binary word of 1111 represents full scale or 16/16 Vcc, and switches S1, S8 and S9 are closed. A binary word of 0111 represents half scale or 8/16 Vcc, and switches S1, S6 and S9 are closed. All fractions of Vcc in 1/16 increments may be obtained, except 0/16, by appropriate combinations of switch closures as illustrated in FIG. 4. Since there is one extra ZLSB in the lower string 306, only 1/16 to 16/16 Vcc is obtainable in this embodiment of the present invention. Finer granularity of impedance changes may be obtained with a larger binary control word (more bits) and a corresponding increase in the number of impedances and switches. in the strings.
  • Referring to FIG. 5, a schematic diagram of a digitally switched impedance, according to another embodiment of the invention, is illustrated. The digitally switched impedance is generally referenced by the numeral [0046] 500 and comprises a plurality of impedances ZLSB and ZMSB, and a plurality of switches S1-S12 connected as illustrated. The impedances ZLSB are associated with the switches S1-S4 and S9-S12. The impedances ZMSB are associated with the switches S5-S8. The switches S1-S4 and associated impedances ZLSB are connected in string 506. The switches S5-S8 and associated impedances ZMSB are connected in string 504. The switches S9-S12 and associated impedances ZLSB are connected in string 502.
  • A respective switch control line (not illustrated) is connected to each of the switches S[0047] 1-S12, and used to activate each of the switches S1-S12. The switch control lines may be further controlled by a digital signal coded in binary, octal, decimal, hexadecimal, etc., which may be decoded by an application specific integrated circuit (ASIC), programmable logic array (PLA) or as a digital word from a microcontroller. Control signals are placed on the appropriate switch control lines to activate the desired switches so as to produce the desired impedance value for the digitally switched impedance.
  • The switches S[0048] 1-S4 and S9-S12 are located between the two input reference nodes, Vcc and ground, and the impedances ZLSB. This configuration helps in reducing the amount of capacitance associated with the output node. Reduced output node capacitance results in faster settling times after a switch change operation and improved alternating current (AC) frequency response.
  • The placement of the switches S[0049] 1-S4 in the string 506 and S9-S12 in the string 502 further enhances the linearity of the selected impedance values due to less switch impedance variations caused by the body effect of the field effect transistor (FET) switches. This is because there is a more uniform voltage control between the source-gate junctions of the switch FETs, since the sources of the FETs are now typically connected to either the Vcc node or the ground node and do not float with changing resister values as disclosed in U.S. Pat. No. 5,495,245 by James J. Ashe.
  • The Vcc node may also be used as a first signal input node, and the ground node may be used as a second signal input node. The output node will then work in conjunction with either the common first or second signal input node. [0050]
  • The switches S[0051] 1-S4 and S9-S12 may be controlled by the least significant bits of a digital word and the switches S5-S8 may be controlled by the most significant bits of the digital word, or visa versa. For illustrative purposes, a four bit digital word will be used for illustration, however, it is contemplated and within the scope of the present invention that embodiments thereof may use any number of bits for the digital word, with the only limitations being costs and complexity for a given application.
  • Referring now to FIG. 6, a table of switches activated for a desired combination of impedances, according to the embodiment of Figure is [0052] 5 illustrated. Fractions of the value of Vcc are represented in the left hand column, four bit binary words are represented in the next column to the right, and switch activation patterns are represented by “X”s in each row representing a fraction of the Vcc value. For example, a binary word of 1111 represents 15/16 Vcc, and switches S1, S8 and S9 are closed. A binary word of 1000 represents half scale or 8/16 Vcc, and switches S4, S7 and S12 are closed. All fractions of Vcc in 1/16 increments may be obtained, except 16/16, by appropriate combinations of switch closures as illustrated in FIG. 6. Since there is one extra ZLSB in the upper string 502, only 0/16 to 15/16 Vcc is obtainable in this embodiment of the present invention. Finer granularity of impedance changes may be obtained with a larger binary control word (more bits) and a corresponding increase in the number of impedances and switches. in the strings.
  • Referring to FIG. 7, a schematic diagram of a digitally switched impedance, according to still another embodiment of the invention, is illustrated. The digitally switched impedance is generally referenced by the numeral [0053] 700 and comprises a plurality of impedances ZMSB and ZLSB, and a plurality of switches S1-S12 connected as illustrated. The impedances ZMSB are associated with the switches S1-S4 and S9-S12. The impedances ZLSB are associated with the switches S5-S8. The switches S1-S4 and associated impedances ZMSB are connected in string 706. The switches S5-S8 and associated impedances ZLSB are connected in string 704. The switches S9-S12 and associated impedances ZMSB are connected in string 702.
  • A respective switch control line (not illustrated) is connected to each of the switches S[0054] 1-S12, and used to activate each of the switches S1-S12. The switch control lines may be further controlled by a digital signal coded in binary, octal, decimal, hexadecimal, etc., which may be decoded by an application specific integrated circuit (ASIC), programmable logic array (PLA) or as a digital word from a microcontroller. Control signals are placed on the appropriate switch control lines to activate the desired switches so as to produce the desired impedance value for the digitally switched impedance.
  • The switches S[0055] 1-S4 and S9-S12 are located between the two input reference nodes, Vcc and ground, and the impedances ZMSB. This configuration helps in reducing the amount of capacitance associated with the output node. Reduced output node capacitance results in faster settling times after a switch change operation and improved alternating current (AC) frequency response.
  • The placement of the switches S[0056] 1-S4 in the string 706 and S9-S12 in the string 702 further enhances the linearity of the selected impedance values due to less switch impedance variations caused by the body effect of the field effect transistor (FET) switches. This is because there is a more uniform voltage control between the source-gate junctions of the switch FETs, since the sources of the FETs are now typically connected to either the Vcc node or the ground node and do not float with changing resister values as disclosed in U.S. Pat. No. 5,495,245 by James J. Ashe.
  • The Vcc node may also be used as a first signal input node, and the ground node may be used as a second signal input node. The output node will then work in conjunction with either the common first or second signal input node. [0057]
  • The switches S[0058] 1-S4 and S9-S12 may be controlled by the most significant bits of a digital word and the switches S5-S8 may be controlled by the least significant bits of the digital word. For illustrative purposes, a four bit digital word will be used for illustration, however, it is contemplated and within the scope of the present invention that embodiments thereof may use any number of bits for the digital word, with the only limitations being costs and complexity for a given application.
  • Referring now to FIG. 8, a table of switches activated for a desired combination of impedances, according to the embodiment of Figure is [0059] 7 illustrated. Fractions of the value of Vcc are represented in the left hand column, four bit binary words are represented in the next column to the right, and switch activation patterns are represented by “X”s in each row representing a fraction of the Vcc value. For example, a binary word of 1111 represents full scale or 16/16 Vcc, and switches S1, S8 and S9 are closed. A binary word of 0111 represents half scale or 8/16 Vcc, and switches S3, S8 and S11 are closed. All fractions of Vcc in 1/16 increments may be obtained, except 0/16, by appropriate combinations of switch closures as illustrated in FIG. 8. Since there is one ZLSB in the middle string 704 connected to the lower string 706, only 1/16 to 16/16 Vcc is obtainable in this embodiment of the present invention. Finer granularity of impedance changes may be obtained with a larger binary control word (more bits) and a corresponding increase in the number of impedances and switches. in the strings.
  • Referring to FIG. 9, a schematic diagram of a digitally switched impedance, according to yet another embodiment of the invention, is illustrated. The digitally switched impedance is generally referenced by the numeral [0060] 900 and comprises a plurality of impedances ZMSB and ZLSB, and a plurality of switches S1-S12 connected as illustrated. The impedances ZMSB are associated with the switches S1-S4 and S9-S12. The impedances ZLSB are associated with the switches S5-S8. The switches S1-S4 and associated impedances ZLSB are connected in string 906. The switches S5-S8 and associated impedances ZLSB are connected in string 904. The switches S9-S12 and associated impedances ZMSB are connected in string 902.
  • A respective switch control line (not illustrated) is connected to each of the switches S[0061] 1-S12, and used to activate each of the switches S1-S12. The switch control lines may be further controlled by a digital signal coded in binary, octal, decimal, hexadecimal, etc., which may be decoded by an application specific integrated circuit (ASIC), programmable logic array (PLA) or as a digital word from a microcontroller. Control signals are placed on the appropriate switch control lines to activate the desired switches so as to produce the desired impedance value for the digitally switched impedance.
  • The switches S[0062] 1-S4 and S9-S12 are located between the two input reference nodes, Vcc and ground, and the impedances ZMSB. This configuration helps in reducing the amount of capacitance associated with the output node. Reduced output node capacitance results in faster settling times after a switch change operation and improved alternating current (AC) frequency response.
  • The placement of the switches S[0063] 1-S4 in the string 906 and S9-S12 in the string 902 further enhances the linearity of the selected impedance values due to less switch impedance variations caused by the body effect of the field effect transistor (FET) switches. This is because there is a more uniform voltage control between the source-gate junctions of the switch FETs, since the sources of the FETs are now typically connected to either the Vcc node or the ground node and do not float with changing resister values as disclosed in U.S. Pat. No. 5,495,245 by James J. Ashe.
  • The Vcc node may also be used as a first signal input node, and the ground node may be used as a second signal input node. The output node will then work in conjunction with either the common first or second signal input node. [0064]
  • The switches S[0065] 1-S4 and S9-S12 may be controlled by the most significant bits of a digital word and the switches S5-S8 may be controlled by the least significant bits of the digital word. For illustrative purposes, a four bit digital word will be used for illustration, however, it is contemplated and within the scope of the present invention that embodiments thereof may use any number of bits for the digital word, with the only limitations being costs and complexity for a given application.
  • Referring now to FIG. 10, a table of switches activated for a desired combination of impedances, according to the embodiment of Figure is [0066] 9 illustrated. Fractions of the value of Vcc are represented in the left hand column, four bit binary words are represented in the next column to the right, and switch activation patterns are represented by “X”s in each row representing a fraction of the Vcc value. For example, a binary word of 1111 represents 15/16 Vcc, and switches S1, S8 and S9 are closed. A binary word of 1000 represents half scale or 8/16 Vcc, and switches S2, S5 and S10 are closed. All fractions of Vcc in 1/16 increments may be obtained, except 16/16, by appropriate combinations of switch closures as illustrated in FIG. 10. Since there is one extra ZLSB in the middle string 904 connected to the upper string 902, only 0/16 to 15/16 Vcc is obtainable in this embodiment of the present invention. Finer granularity of impedance changes may be obtained with a larger binary control word (more bits) and a corresponding increase in the number of impedances and switches in the strings.
  • The invention, therefore, is well adapted to carry out the objects and attain the ends and advantages mentioned, as well as others inherent therein. While the invention has been depicted, described, and is defined by reference to exemplary embodiments of the invention, such references do not imply a limitation on the invention, and no such limitation is to be inferred. The invention is capable of considerable modification, alternation, and equivalents in form and function, as will occur to those ordinarily skilled in the pertinent arts and having the benefit of this disclosure. The depicted and described embodiments of the invention are exemplary only, and are not exhaustive of the scope of the invention. Consequently, the invention is intended to be limited only by the spirit and scope of the appended claims, giving full cognizance to equivalents in all respects. [0067]

Claims (26)

What is claimed is:
1. A digitally switched impedance, comprising:
a first plurality of switches connected to a first input node;
a second plurality of switches connected to a second input node;
a third plurality of switches connected to an output node;
a first string of series-connected impedances;
a second string of series-connected impedances; and
a third string of series-connected impedances,
wherein said third string of series-connected impedances are connected between said first and second strings of series-connected impedances, said first plurality of switches are connected between the first input node and said first string of series-connected impedances, said second plurality of switches are connected between the second input node and said second string of series-connected impedances, and said third plurality of switches are connected between the output node and said third string of series-connected impedances.
2. The digitally switched impedance of
claim 1
, wherein:
said first plurality of switches comprise 2N/2 switches;
said second plurality of switches comprise 2N/2 switches;
said third plurality of switches comprise 2N/2 switches;
said first string of series-connected impedances comprise 2N/2−1 impedances;
said second string of series-connected impedances comprise 2N/2 impedances; and
said third string of series-connected impedances comprise 2N/2−1 impedances,
where N is selected from the group consisting of positive even integer values.
3. The digitally switched impedance of
claim 1
, wherein:
said first plurality of switches comprise 2N/2 switches;
said second plurality of switches comprise 2N/2 switches;
said third plurality of switches comprise 2N/2 switches;
said first string of series-connected impedances comprise 2N/2 impedances;
said second string of series-connected impedances comprise 2N/2−1 impedances; and
said third string of series-connected impedances comprise 2N/2−1 impedances,
where N is selected from the group consisting of positive even integer values.
4. The digitally switched impedance of
claim 1
, wherein:
said first plurality of switches comprise 2N/2 switches;
said second plurality of switches comprise 2N/2 switches;
said third plurality of switches comprise 2N/2 switches;
said first string of series-connected impedances comprise 2N/2−1 impedances;
said second string of series-connected impedances comprise 2N/2−1 impedances; and
said third string of series-connected impedances comprise 2N/2 impedances,
where N is selected from the group consisting of positive even integer values.
5. The digitally switched impedance of
claim 1
, wherein each of the impedances in said first and second strings of series-connected impedances has substantially the same impedance value, and said third string of series-connected impedances have substantially the same impedance value as one of the impedances in said first and second strings of series-connected impedances.
6. The digitally switched impedance of
claim 5
, wherein each of the impedances in said third string of series-connected impedances has a impedance value of substantially 2−N/2 impedance of one of the impedances in said first and second strings of series-connected impedances.
7. The digitally switched impedance of
claim 1
, wherein each of the impedances in said first and second strings of series-connected impedances have substantially the same first impedance value and each of the impedances in said third string of series-connected impedances has substantially the same second impedance value
8. The digitally switched impedance of
claim 7
, wherein each of the impedances in said first and second strings of series-connected impedances has a impedance value of substantially 2−N/2 impedance of one of the impedances in said third string of series-connected impedances.
9. The digitally switched impedance of
claim 1
, wherein each impedance of said first string of series-connected impedances is connected to a corresponding one of said first plurality of switches.
10. The digitally switched impedance of
claim 1
, wherein each impedance of said second string of series-connected impedances is connected to a corresponding one of said second plurality of switches.
11. The digitally switched impedance of
claim 1
, wherein each impedance of said third string of series-connected impedances is connected to a corresponding one of said third plurality of switches.
12. The digitally switched impedance of
claim 1
, wherein the first input node is at a positive voltage potential and the second input node is at a ground potential.
13. The digitally switched impedance of
claim 1
, wherein said first, second and third plurality of switches are controlled by a digital word translated with an application specific integrated circuit.
14. The digitally switched impedance of
claim 1
, wherein said first, second and third plurality of switches are controlled by a digital word translated with a programmable logic array.
15. The digitally switched impedance of
claim 1
, wherein said first, second and third plurality of switches are controlled by a software program controlled microcontroller.
16. The digitally switched impedance of
claim 1
, wherein said first, second and third plurality of switches are comprised of field effect transistors.
17. The digitally switched impedance of
claim 16
, wherein said field effect transistors are comprised of N-channel and P-channel transistors.
18. The digitally switched impedance of
claim 1
, wherein said first, second and third plurality of switches are comprised of complementary metal oxide semiconductor field effect transistors.
19. The digitally switched impedance of
claim 1
, wherein said first, second and third plurality of switches, and said first, second and third strings of series-connected impedances are fabricated on an semiconductor integrated circuit die.
20. A method for adjusting a impedance value with a digitally switched impedance comprising a first plurality of switches connected to a first input node; a second plurality of switches connected to a second input node; a third plurality of switches connected to an output node; a first string of series-connected impedances; a second string of series-connected impedances; and a third string of series-connected impedances, wherein said third string of series-connected impedances are connected between said first and second strings of series-connected impedances, said first plurality of switches are connected between the first input node and said first string of series-connected impedances, said second plurality of switches are connected between the second input node and said second string of series-connected impedances, and said third plurality of switches are connected between the output node and said third string of series-connected impedances, said method comprising the steps of:
connecting a first desired impedance from the first string of series-connected impedances to the first input node with one of the switches from the first plurality of switches;
connecting a second desired impedance from the second string of series-connected impedances to the second input node with one of the switches from the second plurality of switches; and
connecting a third desired impedance from the third string of series-connected impedances to the output node with one of the switches from the third plurality of switches.
21. The method of
claim 20
, further comprising the step of controlling the first, second and third plurality of switches with a digital word.
22. The method of
claim 21
, further comprising the steps of connecting the first input note to a voltage, the second input note to a ground and using the output node as an adjustable voltage source having a voltage value between the voltage and ground.
23. The method of
claim 22
, wherein the adjustable voltage source is determined by the digital word.
24. The method of
claim 21
, further comprising the steps of connecting the first input note to a ground, the second input note to a voltage and using the output node as an adjustable voltage source having a voltage value between the voltage and ground.
25. The digitally switched impedance of
claim 1
, wherein each of the impedances is selected from the group consisting of resistance, inductance and capacitance.
26. The method of
claim 20
, wherein each of the impedances is selected from the group consisting of resistance, inductance and capacitance.
US09/804,578 2000-01-26 2001-03-12 Digitally switched impedance having improved linearity and settling time Expired - Lifetime US6384762B2 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
US09/804,578 US6384762B2 (en) 2000-01-26 2001-03-12 Digitally switched impedance having improved linearity and settling time
PCT/US2002/007118 WO2002073796A2 (en) 2001-03-12 2002-03-11 Digitally switched impedance having improved linearity and settling time
AU2002306678A AU2002306678A1 (en) 2001-03-12 2002-03-11 Digitally switched impedance having improved linearity and settling time
TW091104587A TW567677B (en) 2001-03-12 2002-03-12 Digitally switched impedance having improved linearity and settling time

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US09/491,842 US6201491B1 (en) 2000-01-26 2000-01-26 Digitally switched potentiometer having improved linearity and settling time
US09/804,578 US6384762B2 (en) 2000-01-26 2001-03-12 Digitally switched impedance having improved linearity and settling time

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/491,842 Continuation-In-Part US6201491B1 (en) 2000-01-26 2000-01-26 Digitally switched potentiometer having improved linearity and settling time

Publications (2)

Publication Number Publication Date
US20010038351A1 true US20010038351A1 (en) 2001-11-08
US6384762B2 US6384762B2 (en) 2002-05-07

Family

ID=25189323

Family Applications (1)

Application Number Title Priority Date Filing Date
US09/804,578 Expired - Lifetime US6384762B2 (en) 2000-01-26 2001-03-12 Digitally switched impedance having improved linearity and settling time

Country Status (4)

Country Link
US (1) US6384762B2 (en)
AU (1) AU2002306678A1 (en)
TW (1) TW567677B (en)
WO (1) WO2002073796A2 (en)

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050052305A1 (en) * 2003-09-10 2005-03-10 Catalyst Semiconductor, Inc. Digital potentiometer including plural bulk impedance devices
US20050212537A1 (en) * 2004-03-26 2005-09-29 Honeywell International Inc. Potentiometer Providing a High Resolution
US20050278160A1 (en) * 2004-06-14 2005-12-15 Donnelly James M Reduction of settling time in dynamic simulations
US20090146856A1 (en) * 2007-12-05 2009-06-11 Ying-Lieh Chen Digital-to-analog converter with r-2r ladder network by polarity control
US20090160691A1 (en) * 2007-12-21 2009-06-25 International Business Machines Corporation Digital to Analog Converter Having Fastpaths
EP2782256A1 (en) * 2013-03-22 2014-09-24 Rohm Co., Ltd. A digital to analogue converter
US20160182079A1 (en) * 2014-12-17 2016-06-23 Stmicroelectronics, Inc. Dac with sub-dacs and related methods

Families Citing this family (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6512471B2 (en) 2000-01-28 2003-01-28 Semtech Corporation Intentionally non-monotonic digital-to-analog converter
US6567026B1 (en) * 2000-06-22 2003-05-20 Analog Devices, Inc. Voltage scaling digital-to- analog converter with impedance strings
DE10108605C1 (en) * 2001-02-22 2002-05-29 Kostal Leopold Gmbh & Co Kg Electrical switch for automotive applications incorporates redundant switch position indication via evaluation of code track digital signals and voltage levels
US6744244B2 (en) * 2002-04-01 2004-06-01 Winbond Electronics Corporation Variable impedance network with coarse and fine controls
US7088172B1 (en) * 2003-02-06 2006-08-08 Xilinx, Inc. Configurable voltage bias circuit for controlling buffer delays
US6885328B1 (en) 2003-08-15 2005-04-26 Analog Devices, Inc. Digitally-switched impedance with multiple-stage segmented string architecture
JP4565901B2 (en) * 2004-06-17 2010-10-20 富士通セミコンダクター株式会社 Digital-analog converter circuit
JP4397291B2 (en) * 2004-06-29 2010-01-13 Okiセミコンダクタ株式会社 Display device drive circuit and display device drive method
JP4931704B2 (en) * 2007-06-21 2012-05-16 オンセミコンダクター・トレーディング・リミテッド DA conversion circuit
US8093985B1 (en) * 2007-10-01 2012-01-10 Intersil Americas Inc. Architecture for a highly accurate DCP
KR101027699B1 (en) * 2010-01-29 2011-04-12 주식회사 하이닉스반도체 Circuit for trimming voltage of a semiconductor memory apparatus
US8884798B2 (en) * 2012-09-05 2014-11-11 Atmel Corporation Binary divarication digital-to-analog conversion
US9960752B2 (en) * 2016-04-22 2018-05-01 Linear Technology Corporation Switchable termination with multiple impedance selections
CN110035584B (en) * 2019-04-28 2024-03-19 深圳市晟碟半导体有限公司 LED dimming circuit, dimming device and dimming method for improving dimming precision
US11671109B2 (en) * 2019-09-27 2023-06-06 Apple Inc. Constant current digital to analog converter systems and methods

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5495245A (en) * 1994-04-26 1996-02-27 Analog Devices, Inc. Digital-to-analog converter with segmented resistor string
US5617091A (en) * 1994-09-02 1997-04-01 Lowe, Price, Leblanc & Becker Resistance ladder, D-A converter, and A-D converter
JP2762969B2 (en) * 1995-09-06 1998-06-11 日本電気株式会社 Resistor string type D / A converter and serial / parallel type A / D converter
US5831566A (en) * 1996-05-07 1998-11-03 Vlsi Technology, Inc. Low voltage digital-to-analog converter
US5764174A (en) * 1996-05-14 1998-06-09 Analog Devices, Inc. Switch architecture for R/2R digital to analog converters
KR19990066248A (en) * 1998-01-23 1999-08-16 구본준 Voltage-Division De / A Converter
US6201491B1 (en) * 2000-01-26 2001-03-13 Microchip Technology Incorporated Digitally switched potentiometer having improved linearity and settling time

Cited By (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080048900A1 (en) * 2003-09-10 2008-02-28 Catalyst Semiconductor, Inc. Digital Potentiometer Including Plural Bulk Impedance Devices
US7535395B2 (en) 2003-09-10 2009-05-19 Catalyst Semiconductor, Inc. Digital potentiometer including plural bulk impedance devices
US7345611B2 (en) * 2003-09-10 2008-03-18 Catalyst Semiconductor, Inc. Digital potentiometer including plural bulk impedance devices
US20050052305A1 (en) * 2003-09-10 2005-03-10 Catalyst Semiconductor, Inc. Digital potentiometer including plural bulk impedance devices
US7043386B2 (en) * 2004-03-26 2006-05-09 Honeywell International Inc Potentiometer providing a high resolution
US20050212537A1 (en) * 2004-03-26 2005-09-29 Honeywell International Inc. Potentiometer Providing a High Resolution
US20050278160A1 (en) * 2004-06-14 2005-12-15 Donnelly James M Reduction of settling time in dynamic simulations
US20090146856A1 (en) * 2007-12-05 2009-06-11 Ying-Lieh Chen Digital-to-analog converter with r-2r ladder network by polarity control
US7605735B2 (en) * 2007-12-05 2009-10-20 Himax Technologies Limited Digital-to-analog converter with R-2R ladder network by polarity control
US20090160691A1 (en) * 2007-12-21 2009-06-25 International Business Machines Corporation Digital to Analog Converter Having Fastpaths
US7868809B2 (en) * 2007-12-21 2011-01-11 International Business Machines Corporation Digital to analog converter having fastpaths
EP2782256A1 (en) * 2013-03-22 2014-09-24 Rohm Co., Ltd. A digital to analogue converter
US20160182079A1 (en) * 2014-12-17 2016-06-23 Stmicroelectronics, Inc. Dac with sub-dacs and related methods
US9614542B2 (en) * 2014-12-17 2017-04-04 Stmicroelectronics, Inc. DAC with sub-DACs and related methods

Also Published As

Publication number Publication date
AU2002306678A1 (en) 2002-09-24
TW567677B (en) 2003-12-21
US6384762B2 (en) 2002-05-07
WO2002073796A2 (en) 2002-09-19
WO2002073796A3 (en) 2003-12-24

Similar Documents

Publication Publication Date Title
US6201491B1 (en) Digitally switched potentiometer having improved linearity and settling time
US6384762B2 (en) Digitally switched impedance having improved linearity and settling time
US5495245A (en) Digital-to-analog converter with segmented resistor string
US5999115A (en) Segmented DAC using PMOS and NMOS switches for improved span
US6703956B1 (en) Technique for improved linearity of high-precision, low-current digital-to-analog converters
US6567026B1 (en) Voltage scaling digital-to- analog converter with impedance strings
US7372387B2 (en) Digital-to-analog converter with triode region transistors in resistor/switch network
US5243347A (en) Monotonic current/resistor digital-to-analog converter and method of operation
US6222473B1 (en) Method and apparatus for digital to analog converters with improved switched R-2R ladders
EP2019490B1 (en) Segmented circuitry
US20020145552A1 (en) Digital to analogue converter
US9100045B2 (en) Multiple string digital to analog converter
US5283580A (en) Current/resistor digital-to-analog converter having enhanced integral linearity and method of operation
WO1998017004A1 (en) Digital-to-analog converter with dual resistor string
JP4358450B2 (en) Method and apparatus for switching a low voltage CMOS switch in a high voltage digital / analog converter
US20080100489A1 (en) Digital to analog converter architecture and method having low switch count and small output impedance
JP4741680B2 (en) Flexible analog / digital converter
JP2002076897A (en) Digital/analog converter
JP2552461B2 (en) Digital-analog converter
JPH0377430A (en) D/a converter
KR100484239B1 (en) Digital-to-analog converter
KR960013048B1 (en) Digital/analog converter
CN111801894A (en) Digital-to-analog converter system
CN106664095B (en) Digital-to-analog converter
CN115694506A (en) Current mode circuit and calibration thereof

Legal Events

Date Code Title Description
AS Assignment

Owner name: MICROCHIP TECHNOLOGY INCORPORATED, ARIZONA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:BRUNOLLI, MICHAEL;HOANG, CHINH;KATZ, PAUL N.;REEL/FRAME:011935/0873;SIGNING DATES FROM 20010622 TO 20010625

STCF Information on status: patent grant

Free format text: PATENTED CASE

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12

AS Assignment

Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT, ILLINOIS

Free format text: SECURITY INTEREST;ASSIGNOR:MICROCHIP TECHNOLOGY INCORPORATED;REEL/FRAME:041675/0617

Effective date: 20170208

Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT

Free format text: SECURITY INTEREST;ASSIGNOR:MICROCHIP TECHNOLOGY INCORPORATED;REEL/FRAME:041675/0617

Effective date: 20170208

AS Assignment

Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT, ILLINOIS

Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:046426/0001

Effective date: 20180529

Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT

Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:046426/0001

Effective date: 20180529

AS Assignment

Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT, CALIFORNIA

Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:047103/0206

Effective date: 20180914

Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES C

Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:047103/0206

Effective date: 20180914

AS Assignment

Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT, DELAWARE

Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INC.;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:053311/0305

Effective date: 20200327

AS Assignment

Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A, AS ADMINISTRATIVE AGENT;REEL/FRAME:053466/0011

Effective date: 20200529

Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A, AS ADMINISTRATIVE AGENT;REEL/FRAME:053466/0011

Effective date: 20200529

Owner name: ATMEL CORPORATION, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A, AS ADMINISTRATIVE AGENT;REEL/FRAME:053466/0011

Effective date: 20200529

Owner name: MICROSEMI CORPORATION, CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A, AS ADMINISTRATIVE AGENT;REEL/FRAME:053466/0011

Effective date: 20200529

Owner name: MICROCHIP TECHNOLOGY INC., ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A, AS ADMINISTRATIVE AGENT;REEL/FRAME:053466/0011

Effective date: 20200529

AS Assignment

Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, MINNESOTA

Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INC.;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:053468/0705

Effective date: 20200529

AS Assignment

Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, AS COLLATERAL AGENT, MINNESOTA

Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:055671/0612

Effective date: 20201217

AS Assignment

Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059333/0222

Effective date: 20220218

Owner name: MICROSEMI CORPORATION, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059333/0222

Effective date: 20220218

Owner name: ATMEL CORPORATION, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059333/0222

Effective date: 20220218

Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059333/0222

Effective date: 20220218

Owner name: MICROCHIP TECHNOLOGY INCORPORATED, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059333/0222

Effective date: 20220218

AS Assignment

Owner name: MICROCHIP TECHNOLOGY INCORPORATED, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059666/0545

Effective date: 20220218

AS Assignment

Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0001

Effective date: 20220228

Owner name: MICROSEMI CORPORATION, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0001

Effective date: 20220228

Owner name: ATMEL CORPORATION, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0001

Effective date: 20220228

Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0001

Effective date: 20220228

Owner name: MICROCHIP TECHNOLOGY INCORPORATED, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0001

Effective date: 20220228

AS Assignment

Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059863/0400

Effective date: 20220228

Owner name: MICROSEMI CORPORATION, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059863/0400

Effective date: 20220228

Owner name: ATMEL CORPORATION, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059863/0400

Effective date: 20220228

Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059863/0400

Effective date: 20220228

Owner name: MICROCHIP TECHNOLOGY INCORPORATED, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059863/0400

Effective date: 20220228

AS Assignment

Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059363/0001

Effective date: 20220228

Owner name: MICROSEMI CORPORATION, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059363/0001

Effective date: 20220228

Owner name: ATMEL CORPORATION, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059363/0001

Effective date: 20220228

Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059363/0001

Effective date: 20220228

Owner name: MICROCHIP TECHNOLOGY INCORPORATED, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059363/0001

Effective date: 20220228

AS Assignment

Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:060894/0437

Effective date: 20220228

Owner name: MICROSEMI CORPORATION, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:060894/0437

Effective date: 20220228

Owner name: ATMEL CORPORATION, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:060894/0437

Effective date: 20220228

Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:060894/0437

Effective date: 20220228

Owner name: MICROCHIP TECHNOLOGY INCORPORATED, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:060894/0437

Effective date: 20220228