US20010019569A1 - Semiconductor device with aligned oxide apertures and contact to an intervening layer - Google Patents

Semiconductor device with aligned oxide apertures and contact to an intervening layer Download PDF

Info

Publication number
US20010019569A1
US20010019569A1 US09/805,259 US80525901A US2001019569A1 US 20010019569 A1 US20010019569 A1 US 20010019569A1 US 80525901 A US80525901 A US 80525901A US 2001019569 A1 US2001019569 A1 US 2001019569A1
Authority
US
United States
Prior art keywords
top
oxidation layer
bottom
process
wavelength
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/805,259
Other versions
US6372533B2 (en
Inventor
Vijaysekhar Jayaraman
Jonathan Geske
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
University of California
Gore W L and Associates Inc
Jayaraman Vijaysekhar
Original Assignee
Vijaysekhar Jayaraman
Jonathan Geske
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority to US09/186,848 priority Critical patent/US6314118B1/en
Application filed by Vijaysekhar Jayaraman, Jonathan Geske filed Critical Vijaysekhar Jayaraman
Priority to US09/805,259 priority patent/US6372533B2/en
Publication of US20010019569A1 publication Critical patent/US20010019569A1/en
Application granted granted Critical
Publication of US6372533B2 publication Critical patent/US6372533B2/en
Assigned to THE REGENTS OF THE UNIVERSITY OF CALIFORNIA reassignment THE REGENTS OF THE UNIVERSITY OF CALIFORNIA ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: GORE ENTERPRISE HOLDINGS, INC.
Assigned to W. L. GORE & ASSOCIATES, INC. reassignment W. L. GORE & ASSOCIATES, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: GORE ENTERPRISE HOLDINGS, INC.
Assigned to W. L. GORE & ASSOCIATES, INC. reassignment W. L. GORE & ASSOCIATES, INC. NULLIFICATION TO VOID PROPERTY NUMBERS RECORDED ON REEL 027906 FRAME 0508 THAT WERE NOT OWNED BY THE CONVEYING PARTY INDICATED ON THE RECORDATION COVER SHEET. Assignors: GORE ENTERPRISE HOLDINGS, INC.
Anticipated expiration legal-status Critical
Application status is Expired - Fee Related legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01BASIC ELECTRIC ELEMENTS
    • H01SDEVICES USING THE PROCESS OF LIGHT AMPLIFICATION BY STIMULATED EMISSION OF RADIATION [LASER] TO AMPLIFY OR GENERATE LIGHT; DEVICES USING STIMULATED EMISSION OF ELECTROMAGNETIC RADIATION IN WAVE RANGES OTHER THAN OPTICAL
    • H01S5/00Semiconductor lasers
    • H01S5/10Construction or shape of the optical resonator, e.g. extended or external cavity, coupled cavities, bent-guide, varying width, thickness or composition of the active region
    • H01S5/18Surface-emitting [SE] lasers
    • H01S5/183Surface-emitting [SE] lasers having a vertical cavity [VCSE-lasers]
    • H01S5/18308Surface-emitting [SE] lasers having a vertical cavity [VCSE-lasers] having a special structure for lateral current or light confinement
    • H01S5/18338Non-circular shape of the structure
    • HELECTRICITY
    • H01BASIC ELECTRIC ELEMENTS
    • H01SDEVICES USING THE PROCESS OF LIGHT AMPLIFICATION BY STIMULATED EMISSION OF RADIATION [LASER] TO AMPLIFY OR GENERATE LIGHT; DEVICES USING STIMULATED EMISSION OF ELECTROMAGNETIC RADIATION IN WAVE RANGES OTHER THAN OPTICAL
    • H01S5/00Semiconductor lasers
    • H01S5/02Structural details or components not essential to laser action
    • H01S5/026Monolithically integrated components, e.g. waveguides, monitoring photo-detectors, drivers
    • HELECTRICITY
    • H01BASIC ELECTRIC ELEMENTS
    • H01SDEVICES USING THE PROCESS OF LIGHT AMPLIFICATION BY STIMULATED EMISSION OF RADIATION [LASER] TO AMPLIFY OR GENERATE LIGHT; DEVICES USING STIMULATED EMISSION OF ELECTROMAGNETIC RADIATION IN WAVE RANGES OTHER THAN OPTICAL
    • H01S5/00Semiconductor lasers
    • H01S5/04Processes or apparatus for excitation, e.g. pumping, e.g. by electron beams
    • H01S5/041Optical pumping
    • HELECTRICITY
    • H01BASIC ELECTRIC ELEMENTS
    • H01SDEVICES USING THE PROCESS OF LIGHT AMPLIFICATION BY STIMULATED EMISSION OF RADIATION [LASER] TO AMPLIFY OR GENERATE LIGHT; DEVICES USING STIMULATED EMISSION OF ELECTROMAGNETIC RADIATION IN WAVE RANGES OTHER THAN OPTICAL
    • H01S5/00Semiconductor lasers
    • H01S5/10Construction or shape of the optical resonator, e.g. extended or external cavity, coupled cavities, bent-guide, varying width, thickness or composition of the active region
    • H01S5/18Surface-emitting [SE] lasers
    • H01S5/183Surface-emitting [SE] lasers having a vertical cavity [VCSE-lasers]
    • H01S5/18308Surface-emitting [SE] lasers having a vertical cavity [VCSE-lasers] having a special structure for lateral current or light confinement
    • H01S5/18311Surface-emitting [SE] lasers having a vertical cavity [VCSE-lasers] having a special structure for lateral current or light confinement using selective oxidation
    • HELECTRICITY
    • H01BASIC ELECTRIC ELEMENTS
    • H01SDEVICES USING THE PROCESS OF LIGHT AMPLIFICATION BY STIMULATED EMISSION OF RADIATION [LASER] TO AMPLIFY OR GENERATE LIGHT; DEVICES USING STIMULATED EMISSION OF ELECTROMAGNETIC RADIATION IN WAVE RANGES OTHER THAN OPTICAL
    • H01S5/00Semiconductor lasers
    • H01S5/40Arrangement of two or more semiconductor lasers, not provided for in groups H01S5/02 - H01S5/30
    • H01S5/4025Array arrangements, e.g. constituted by discrete laser diodes or laser bar

Abstract

A process for use in fabrication of a semiconductor device is disclosed. The fabricated semiconductor device includes a top oxide aperture within a top oxidation layer and a bottom oxide aperture within a bottom oxidation layer precisely positioned relative to each other, and an electrical contact to a contact layer between the top and bottom oxidation layers. The process includes the following steps: etching past one of the oxidation layers and stopping in the contact layer, etching one or more holes traversing the top and bottom oxidation layers, and simultaneously oxidizing both oxidation layers. Etching past both oxidation layers in the same alignment step ensures that the centers of the two apertures, as formed through selective oxidation, will be aligned. Using this technique in the fabrication of semiconductor devices that include optically pumped vertical cavity surface emitting lasers promotes low-loss refractive index guiding combined with a mechanically robust and reproducibly fabricatable structure. The aligned oxide apertures provide a lateral refractive index profile, which guides the optical energy.

Description

    CROSS REFERENCE TO RELATED APPLICATIONS
  • This application is a divisional of application Ser. No. 09/186,848 filed Nov. 5, 1998. [0001]
  • BACKGROUND OF THE INVENTION
  • 1. Field of the Invention [0002]
  • This invention relates to a semiconductor device including a long-wavelength vertical cavity surface emitting laser (VCSEL) that is optically pumped by an integrated short-wavelength VCSEL, and more particularly to a process for use in fabrication of such a semiconductor device. [0003]
  • 2. Description of the Related Art [0004]
  • A vertical cavity surface emitting laser (VCSEL) is a semiconductor laser including a semiconductor layer of optically active material, such as gallium arsenide or indium phosphide. The optically active material is sandwiched between mirror stacks formed of highly-reflective layers of metallic material, dielectric material, or epitaxially-grown semiconductor material. Conventionally, one of the mirror stacks is partially reflective so as to pass a portion of the coherent light which builds up in a resonating cavity formed by the mirror stacks sandwiching the active layer. [0005]
  • Lasing structures require optical confinement in the resonating cavity and carrier confinement in the active region to achieve efficient conversion of pumping electrons into stimulated photons through population inversion. The standing wave of reflected optical energy in the resonating cavity has a characteristic cross-section giving rise to an optical mode. A desirable optical mode is the single fundamental transverse mode, for example, the HE,, mode of a cylindrical waveguide. A single mode signal from a VCSEL is easily coupled into an optical fiber, has low divergence, and is inherently single frequency in operation. [0006]
  • In order to reach the threshold for lasing, the total gain of a VCSEL must equal the total loss of the VCSEL. Unfortunately, due to the compact nature of VCSELs, the amount of gain media is limited. For efficient VCSELs, at least one of the two required mirrors must have a reflectivity greater than approximately 99.5%. It is more difficult to meet this requirement in long-wavelength VCSELs than in short-wavelength VCSELs because such high reflectivity mirrors are difficult to grow in the same epitaxial step as the long-wavelength active region. Because epitaxially-grown mirror stacks often do not enable sufficiently high reflectivity, some VCSELs are formed by wafer fusing the top and bottom mirror stacks to the active region. [0007]
  • Wafer fusion is a process by which materials of different lattice constant are atomically joined by applying pressure and heat to create a real physical bond. Thus, wafer fusion of one or both of the mirror stacks to the active region is used to increase the reflectivity provided by either or both of the mirrors to compensate for the small amount of gain media so that the lasing threshold can be reached and maintained. [0008]
  • An important requirement for low-threshold, high-efficiency VCSEL operation is a lateral refractive index variation or index guiding mechanism that introduces low optical loss for the VCSEL. Lateral oxidation of AlGaAs has been used for refractive index guiding to make high-efficiency VCSELs. In such a lateral oxidation technique, a mesa is etched into the top surface of the VCSEL wafer, and the exposed sidewalls of an AlGaAs layer are exposed to water vapor. Water vapor exposure causes conversion of the AlGaAs to AlGaO[0009] x, some distance in from the sidewall toward the central vertical axis, depending on the duration of oxidation. This introduces a lateral refractive index variation, creating a low-loss optical waveguide if the AlGaOx layer is sufficiently thin.
  • A long-wavelength VCSEL can be optically coupled to and optically pumped by a shorter wavelength, electrically pumped VCSEL. U.S. Pat. No. 5,513,204 to Jayaraman entitled “LONG WAVELENGTH, VERTICAL CAVITY SURFACE EMITTING LASER WITH VERTICALLY INTEGRATED OPTICAL PUMP” describes an example of a short-wavelength VCSEL optically pumping a long-wavelength VCSEL. [0010]
  • Two key requirements for manufacturing a long-wavelength VCSEL optically pumped by an integrated short-wavelength VCSEL are precise alignment of the optical mode of the two VCSELs over a wafer scale, combined with electrical contact to both a p-doped layer and an n-doped layer of the short-wavelength VCSEL. [0011]
  • This has been accomplished in the past using patterned wafer fusion to define the optical mode of the long-wavelength VCSEL, while using oxidation to define the optical mode of the short-wavelength pump VCSEL. This necessitates the difficult task of precise, sub-micron infrared photolithography over a full wafer. [0012]
  • SUMMARY OF THE INVENTION
  • The invention provides a process for use in fabrication of a semiconductor device. In the process, a short-wavelength vertical cavity surface emitting laser (VCSEL) is epitaxially grown on and integrated with a top long-wavelength distributed Bragg reflector. A long-wavelength active region is wafer fused to a bottom long-wavelength distributed Bragg reflector. The top long-wavelength distributed Bragg reflector is wafer fused to the long-wavelength active region, making a long-wavelength VCSEL beneath the short-wavelength VCSEL. The short-wavelength VCSEL includes a top oxidation layer of AlGaAs. The long-wavelength VCSEL includes a bottom oxidation layer of AlGaAs. An n-doped contact layer is interposed between the top oxidation layer of AlGaAs and the bottom oxidation layer of AlGaAs. P-type metal is deposited on a top surface of the short-wavelength VCSEL to make a p-contact of the semiconductor device. A mesa is etched in the short-wavelength VCSEL down to the n-doped contact layer, thereby forming a field around the mesa. N-type metal is deposited in the field to make an n-contact of the semiconductor device. One or more holes are patterned on top of the mesa, radially outward from the p-type metal deposit, in the shape of a non-continuous ring around the p-type metal deposit. The patterned one or more holes are etched from the top of the mesa downward through both the top oxidation layer of AlGaAs and the bottom oxidation layer of AlGaAs, and the one or more etched holes are oxidized in a single step, thereby forming a top oxide aperture in the short-wavelength VCSEL and a bottom oxide aperture in the long-wavelength VCSEL. The top oxide aperture and the bottom oxide aperture are collinear along the central vertical axis of the semiconductor device. [0013]
  • According to an exemplary embodiment of the invention, the fabricated semiconductor device includes a short-wavelength vertical cavity surface emitting laser (VCSEL). The short-wavelength VCSEL includes a top oxidation layer. A long-wavelength VCSEL is monolithically integrated with and optically pumped by the short-wavelength VCSEL. The long-wavelength VCSEL includes a bottom oxidation layer. A top oxide aperture is defined by the top oxidation layer, and a bottom oxide aperture is defined by the bottom oxidation layer. An n-doped contact layer is interposed between the top oxidation layer and the bottom oxidation layer. The semiconductor device presents a central vertical axis, and the top oxide aperture and the bottom oxide aperture are each centered about the central vertical axis in respective planes that are both perpendicular to the central vertical axis. [0014]
  • Other features and advantages of the invention will become apparent from the following detailed description, taken in conjunction with the accompanying drawing, which illustrate, by way of example, the features of the invention. [0015]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a top plan view of a semiconductor device according to the principles of the invention; [0016]
  • FIG. 2 is an elevational sectional view taken along the line A-A′ in FIG. 1; and [0017]
  • FIG. 3 is a process flow diagram for describing fabrication of a semiconductor device according to the principles of the invention. [0018]
  • DETAILED DESCRIPTION
  • In this description, “top” or “upper” are relative terms referring to regions of the semiconductor device away from the substrate, and “bottom” and “lower” mean toward the substrate. [0019]
  • As shown in the drawings for purposes of illustration, a long-wavelength vertical cavity surface emitting laser (VCSEL) is optically coupled to and optically pumped by a short-wavelength VCSEL in a monolithic integrated semiconductor device. Semiconductor devices in accordance with the principles of the invention can be manufactured in groups or arrays in a wafer-scale integrated circuit system. [0020]
  • Successful manufacturing of the monolithic integrated semiconductor device requires the ability to precisely align the optical mode of the two VCSELs over a wafer scale and make electrical contact to both p-material and n-material layers of the short-wavelength VCSEL. [0021]
  • Previous attempts to use patterned wafer fusion to define the optical mode of the long-wavelength VCSEL, and oxidation to define the optical mode of the short-wavelength VCSEL pump, often require precise, sub-micron infrared photolithography over a full wafer, which is difficult. [0022]
  • A better technique than using patterned wafer fusion to define the optical mode of the long-wavelength VCSEL along with oxidation to define the optical mode of the short-wavelength pump is to use a self-aligned process, which does not require manual alignment during processing. In a self-aligned process, a deep mesa is etched past an oxidation layer in each of the two VCSELs. Then the two oxidation layers are simultaneously oxidized. The two oxide apertures in the two oxidation layers, respectively, that result are self-aligned, but there is no way to make electrical contact to a layer between the oxidation layers. [0023]
  • To overcome the aforementioned and other shortcomings, the invention provides a process for use in fabricating a monolithically integrated semiconductor device that includes a long-wavelength VCSEL optically coupled to and optically pumped by a short-wavelength VCSEL. In the fabricated semiconductor device there are two vertically-aligned oxide apertures in the two oxidation layers, respectively, and electrical contact is made to a layer between the two oxidation layers. [0024]
  • The process is described with reference to FIGS. 1 and 2, where a composite-layer semiconductor device has been fabricated from a wafer that includes a plurality of layers. FIG. 1 illustrates a top view of the fabricated monolithically-integrated semiconductor device. With reference to FIG. 1, an n-type metal contact [0025] 10 has been deposited on a contact layer of the fabricated semiconductor device. The n-type metal contact 10 surrounds a mesa 12 that has a cloverleaf-shaped cross-sectional configuration. A p-type metal contact 14 has been deposited on the cloverleaf-shaped mesa 12. A set 16 of four deep oxidation holes are defined by the cloverleaf-shaped mesa 12 and extend upward and downward inside the mesa 12. The four deep oxidation holes 16 surround the vertically-aligned top oxide aperture 18 and bottom oxide aperture (not shown in FIG. 1) in the monolithic integrated circuit.
  • FIG. 2 illustrates a cross-sectional view taken along the line A-A′ in FIG. 1. With reference to FIG. 2, the plurality of layers in the fabricated monolithic integrated semiconductor device includes a bottom 1300 nm mirror [0026] 22, a 1300 nm active region 24 disposed above the bottom 1300 nm mirror 22, and a top 1300 nm mirror 26 disposed above the 1300 nm active region 24, where the top 1300 nm mirror 26 includes a bottom oxidation layer 28 that defines the bottom oxide aperture 30 within the bottom oxidation layer 28. The bottom oxidation layer 28 corresponds to the 1300 nm active region 24.
  • The plurality of layers in the fabricated semiconductor device includes an n-doped bottom 850 nm mirror [0027] 34. The n-doped bottom 850 nm mirror 34 is epitaxially grown above the top 1300 nm mirror 26, integrated with the top 1300 nm mirror 26. The bottom 850 nm mirror 34 includes the contact layer 36 of the semiconductor device. The n-type metal contact 10 is applied to the n-doped contact layer 36 and partially surrounds the cloverleaf-shaped mesa 12. The top oxidation layer 38 defines the top oxide aperture 18 and is located above the contact layer 36. The fabricated multi-layer semiconductor device includes an 850 nm active region (not numbered in FIG. 2) disposed above the bottom 850 nm mirror 34, and a p-doped top 850 nm mirror 42 disposed above the 850 nm active region.
  • During fabrication of the semiconductor device in accordance with the principles of the invention, a shallow mesa [0028] 12 is etched in the semiconductor wafer down to the contact layer 36 of the n-doped bottom 850 nm mirror 34 that is to be electrically contacted. The exposed area of the contact layer 36 presents a field partially circumscribing the etched mesa 12. The contact layer 36 is located between the top oxidation layer 38 and the bottom oxidation layer 28.
  • The deep oxidation holes [0029] 16 (FIG. 1) are etched from the top of the mesa 12 downward through the mesa 12 beyond both the top oxidation layer 38, which is within the short-wavelength VCSEL 44, and the bottom oxidation layer 28, which is within the long-wavelength VCSEL 46. Four deep oxidation holes 16 are illustrated in the top plan view of FIG. 1. In the sectional view of FIG. 2, two of the four deep oxidation holes are illustrated.
  • The p-type metal contact [0030] 14 is applied to the top of the p-doped top 850 nm mirror 42 of the short-wavelength VCSEL 44. The n-type metal contact 10 is applied on the field of the contact layer 36.
  • With reference to FIG. 2, current can move in the finished monolithic integrated circuit in a path from the n-type metal contact [0031] 10 to the contacting region, in the cloverleaf-shaped mesa structure 12 between the deep oxidation holes, through the top oxide aperture 18 to the p-type metal contact 14.
  • Simultaneous oxidation of the top oxide aperture [0032] 18 and the bottom oxide aperture 30 during fabrication of the monolithic semiconductor device according to the principles of the invention produces an alignment of the optical mode of the long-wavelength VCSEL 46 with the optical mode of the short-wavelength VCSEL 44 in the monolithic semiconductor device.
  • The bottom oxide aperture [0033] 30 defines the optical mode of the long-wavelength VCSEL 46. The top oxide aperture 18 defines the optical mode of the short-wavelength VCSEL 44 and defines, at least in part, the electric current path in the short-wavelength VCSEL 44.
  • Multiple vertically-aligned oxide apertures corresponding to multiple active regions in epitaxially grown structures can be achieved as taught herein. Referring to FIG. 2, each oxide aperture [0034] 18, 30 is disposed in the plane of its respective oxidation layer 38, 28. Each center line that is normal to the plane in which each oxide aperture is disposed and that passes through the center of each oxide aperture is substantially collinear with the other center line(s) in accordance with the principles of the invention. Importantly, the center line of each oxide aperture is collinear with the center line(s) of the other oxide aperture(s) along a common central vertical axis 48 of the semiconductor device.
  • In the process of fabricating the semiconductor device, each vertically-aligned oxide aperture is formed by converting a semiconductor layer to an insulating, low-dielectric-constant oxide layer through the process of wet oxidation. The resulting oxide apertures are caused to be aligned by etching a hole, or multiple holes, through all oxidation layers and defining the etch mask for this hole, or these holes, in a single alignment step (which is typically a photolithography step). The etch is followed by a single oxidation step which oxidizes all the layers simultaneously. [0035]
  • Precise alignment of the optical modes of the electrically pumped shorter wavelength VCSEL and the longer wavelength VCSEL that is optically pumped by the shorter wavelength VCSEL is an important aspect of manufacturing optically pumped long-wavelength structures. According to previous practice, to align the optical modes of the electrically pumped VCSEL and the longer wavelength VCSEL that it optically pumps, patterned wafer fusion was used to define the long-wavelength aperture and lateral oxidation was used to define the short-wavelength aperture; and then such oxide aperture and such patterned fusion aperture were manually aligned using infrared photolithography. This is a difficult and time-consuming process and the alignment is not always satisfactory. [0036]
  • One better way to align the apertures of the two VCSELs is to simultaneously oxidize an oxidation layer in each VCSEL to create an aperture in each oxidation layer. The apertures generated after selective oxidation are automatically aligned if an etched hole, or multiple holes, traverses the oxidation layers of the 850 nm short-wavelength pump VCSEL and the 1300 nm long-wavelength VCSEL. [0037]
  • Because the etched feature (i.e., the set of deep oxidation holes) is not continuous around the entire circumference of the aperture, a current path exists from p-metal radially inward of the etched holes on top of the structure to n-metal radially outward of the etched holes in an n-layer (i.e., the contact layer) between the two oxidation layers. Using the invented process, one can, with repeatability, create vertically-aligned apertures within the 850 nm short-wavelength pump VCSEL and the 1300 nm long-wavelength VCSEL and still electrically contact both p-material and n-material layers of the 850 nm short-wavelength pump VCSEL. [0038]
  • The process of etching the deep hole, or holes, can be controlled according to the principles of the invention to engineer a difference between the size of the top oxide aperture and the size of the bottom oxide aperture. For example, using the invented process one can intentionally introduce a taper to the side-wall allowing the top of the hole (or holes) to be wider than the bottom of the hole (or holes). When such a taper is introduced, if the top oxide aperture and the bottom oxide aperture are collinear along the central vertical axis of the monolithic integrated semiconductor device, and if the top oxide aperture and the bottom oxide aperture are located in planes that are perpendicular to the central vertical axis, then the radius or size of the bottom oxide aperture measured from the central vertical axis is greater than the radius or size of the top oxide aperture measured from the central vertical axis. In this case, the selective oxidation of identical oxidation layers renders the bottom aperture larger than the top. [0039]
  • Using the invented process one can also engineer the oxidation layers, and the apertures defined within the oxidation layers, by controlling the aluminum composition of the AlGaAs, the thickness of the layers of AlGaAs, the grade thickness, the doping concentration of the oxidation layers, or combinations of such fabrication parameters, or other related parameters. The resulting apertures will still be aligned, but their sizes will no longer be the same. [0040]
  • Also, the number, shape and placement of the holes can be controlled in the invented process to engineer a specific aperture shape. [0041]
  • A specific application of the invention is used in the manufacture of optically pumped long-wavelength VCSELs. The optically pumped structure includes two monolithically-integrated VCSELs. The top VCSEL of the two is electrically pumped to emit laser light at a shorter wavelength. The shorter wavelength laser light that is emitted by the top VCSEL stimulates the bottom VCSEL to emit laser light at a longer wavelength. [0042]
  • FIG. 3 is a process flow diagram for describing fabrication of a semiconductor device in accordance with the principles of the invention. In order to construct a composite-layer semiconductor device in accordance with the principles of the invention, a structure that includes two or more oxidation layers corresponding to two or more active regions is epitaxially grown. Referring to FIG. 3, a specific example of this structure can be made by growing an 850 nm pump laser with an integrated top 1300 nm Distributed Bragg Reflector (DBR) in step [0043] 50. A 1300 nm active region is wafer fused to a bottom 1300 nm DBR in step 52. The top 1300 nm DBR is wafer fused to the 1300 nm active region to create a structure suitable for building an optically pumped VCSEL in step 54.
  • The 850 nm pump VCSEL and integrated top 1300 nm DBR each have a high-percentage AlGaAs layer which can be oxidized selectively with respect to the surrounding epitaxial layers. The n-doped, n-material contact layer of the 850 nm pump VCSEL is situated between the two high-percentage AlGaAs layers. At this stage of the wafer-scale fabrication process, the integrated semiconductor device includes an 850 nm VCSEL optically coupled to an integrated 1300 nm VCSEL beneath the 850 nm VCSEL. [0044]
  • After epitaxially growing the wafer and performing the necessary wafer fusion steps that result in the 850 nm VCSEL optically coupled to the integrated 1300 nm VCSEL, p-metal is deposited on the top surface of the 850 nm pump VCSEL in the wafer to make what will become the top p-type contact of the integrated semiconductor device in step [0045] 56.
  • Then, a mesa, which includes the p-metal deposit on its top surface, is etched in the wafer down to the n-doped contact layer of the 850 nm VCSEL in step [0046] 58. This forms a field at least partially circumscribing the etched mesa. The etching can include, for example, a dry plasma based etch or a wet chemical etch. After the mesa etching is completed, n-contact metal is deposited in the etched field in step 60.
  • Both the p-type metal contact and the n-type metal contact are then alloyed in a rapid thermal annealing process in step [0047] 62. There are now completed electrical contacting layers for electrically pumping the 850 nm pump VCSEL of the monolithic integrated circuit.
  • The terms “p” and “n” as used herein to identify metal-type and doping may be interchanged within the scope of the present invention. [0048]
  • In step [0049] 64 the device is then coated with SiNx, which serves to protect both p-type and n-type metal contacts during a subsequent oxidation step, and aids in production of a reproducible vertical sidewall during the subsequent hole etch down through the mesa.
  • After deposition of the SiNx, one or more holes to be etched are patterned on top of the mesa in step [0050] 66. The patterned holes are radially outward of the p-metal deposit, as measured from the central vertical axis. These holes are etched from the top of the mesa down through the SiNx, into the wafer past both the top AlGaAs oxidation layer and the bottom AlGaAs oxidation layer in step 68. The etched holes form a non-continuous ring around the p-metal deposit.
  • After the holes are etched, a single oxidation step is performed in step [0051] 70, which creates in this specific embodiment two vertically-aligned oxide apertures. The bottom oxide aperture confines the optical mode of the 1300 nm VCSEL radially inward toward the central vertical axis and along the central vertical axis. Etching past both the top oxidation layer and the bottom oxidation layer in the same alignment step as taught herein ensures that the centers of the two apertures, after being formed through selective oxidation, will be aligned.
  • Following the single oxidation step, the SiNx coating is removed by etching in step [0052] 72. A thin SiNx coating that serves as a 1300 nm anti-reflection coating is deposited over the device in step 74. The anti-reflection coating is patterned and etched to open access to the 850 nm p-type and n-type electrical contacts in step 76. The anti-reflection coating is maintained over the aperture of the optically pumped device. The device is now complete.
  • Each monolithically-integrated multi-layer semiconductor device produced by the foregoing process includes a long-wavelength VCSEL optically coupled to and optically pumped by a short-wavelength VCSEL, which in the preferred embodiment is disposed above the long-wavelength VCSEL. It is contemplated that arrays of semiconductor devices can be produced on a wafer scale using the invented process. [0053]
  • The layers of the fabricated semiconductor device include a first oxidation layer, which is part of the short-wavelength VCSEL, and a second oxidation layer, which is part of the long-wavelength VCSEL. A first oxide aperture is defined by the first oxidation layer and a second oxide aperture is defined by the second oxidation layer. The first oxide aperture and the second oxide aperture are vertically aligned with respect to a central vertical axis. An n-type metal contact is applied to a contact layer within the semiconductor device that is interposed between the first oxidation layer and the second oxidation layer. [0054]
  • While several particular forms of the invention have been illustrated and described, it will also be apparent that various modifications can be made without departing from the spirit and scope of the invention. [0055]

Claims (21)

What is claimed is:
1. A process for use in fabrication of a semiconductor device,
the fabricated semiconductor device comprising a top oxide aperture defined by a top oxidation layer, a bottom oxide aperture defined by a bottom oxidation layer, and a contact layer adapted for electrical contact and disposed between the top oxidation layer and the bottom oxidation layer,
the fabricated semiconductor device presenting a central vertical axis, and the top oxide aperture and the bottom oxide aperture are collinear along the central vertical axis,
the process comprising the steps of:
etching past the top oxidation layer and stopping in the contact layer,
etching one or more holes traversing the top oxidation layer and the bottom oxidation layer, and
simultaneously oxidizing both the top oxidation layer and the bottom oxidation layer.
2. The process of
claim 1
, further comprising the step of:
controlling the size of the top oxide aperture relative to the size of the bottom oxide aperture.
3. The process of
claim 2
, further comprising the step of:
controlling the doping concentration of the top oxidation layer and the bottom oxidation layer.
4. The process of
claim 2
, further comprising the step of:
controlling the neighboring grade profile for the top oxidation layer and the bottom oxidation layer.
5. The process of
claim 2
, further comprising the step of:
controlling the layer thickness of the top oxidation layer and the bottom oxidation layer.
6. The process of
claim 2
, further comprising the step of:
controlling layer composition in the top oxidation layer relative to the layer composition in the bottom oxidation layer.
7. The process of
claim 1
, wherein:
in the fabricated semiconductor device, the size of the top oxide aperture is different than the size of the bottom oxide aperture.
8. The process of
claim 1
, wherein:
the semiconductor device includes a long-wavelength vertical cavity surface emitting laser (VCSEL) optically pumped by a short-wavelength VCSEL having a wavelength less than said long-wavelength VCSEL.
9. The process of
claim 8
, wherein:
the top oxidation layer is within the short-wavelength VCSEL, and
the bottom oxidation layer is within the long-wavelength VCSEL.
10. The process of
claim 8
, wherein:
each of the top oxidation layer and the bottom oxidation layer corresponds, respectively, to an active region.
11. A process for use in fabrication of a semiconductor device that has a central vertical axis, comprising the steps of:
epitaxially growing a short-wavelength vertical cavity surface emitting laser (VCSEL) integrated with a top long-wavelength distributed Bragg reflector,
wafer fusing a long-wavelength active region to a bottom long-wavelength distributed Bragg reflector,
wafer fusing the top long-wavelength distributed Bragg reflector to the long-wavelength active region, making a long-wavelength VCSEL beneath the short-wavelength VCSEL,
wherein the short-wavelength VCSEL includes a top oxidation layer of AlGaAs,
the long-wavelength VCSEL includes a bottom oxidation layer of AlGaAs,
a first contact layer is disposed above said top oxidation layer of AlGaAs, and
a second contact layer is interposed between the top oxidation layer of AlGaAs and the bottom oxidation layer of AlGaAs,
depositing a first metal on said first contact layer to make a first contact of the semiconductor device,
etching a mesa in the short-wavelength VCSEL down to said second contact layer, thereby forming a field around the mesa,
depositing a second metal in the field to make a second contact of the semiconductor device,
patterning one or more holes on top of the mesa, in the shape of a non-continuous ring,
etching the patterned one or more holes from the top of the mesa downward through both the top oxidation layer of AlGaAs and the bottom oxidation layer of AlGaAs, and
oxidizing the one or more etched holes in a single step, thereby forming a top oxide aperture in the short-wavelength VCSEL and a bottom oxide aperture in the long-wavelength VCSEL,
wherein the top oxide aperture and the bottom oxide aperture are collinear along the central vertical axis.
12. The process of
claim 11
, wherein:
the etching of the patterned holes through both the top oxidation layer and the bottom oxidation layer is performed in a single step.
13. The process of
claim 11
, further comprising the steps of:
before the patterning of the one or more holes, depositing a coat of SiNx over the device.
14. The process of
claim 13
, further comprising the step of:
removing the coat of SiNx,
depositing a long-wavelength anti-reflection coating over the device,
patterning the anti-reflection coating, and
etching the anti-reflection coating to open access to the first contact and the second contact.
15. The process of
claim 11
, wherein:
each of the top oxidation layer and the bottom oxidation layer can be oxidized selectively with respect to the surrounding epitaxial layers.
16. The process of
claim 11
, wherein:
the etching of the mesa in the short-wavelength VCSEL uses a dry plasma based etch.
17. The process of
claim 11
, wherein:
the etching of the mesa in the short-wavelength VCSEL uses a wet chemical etch.
18. The process of
claim 11
, wherein:
the etched mesa includes the first metal on the top surface of the short-wavelength VCSEL.
19. The process of
claim 11
, further comprising the step of:
alloying the first contact and the second contact using a rapid thermal annealing process.
20. The process of
claim 11
, wherein:
the top oxide aperture and the bottom oxide aperture confine the optical mode of the semiconductor device.
21. A process for use in fabrication of a semiconductor device,
the fabricated semiconductor device comprising a top oxide aperture defined by a top oxidation layer associated with a top active region and a bottom oxide aperture defined by a bottom oxidation layer associated with a bottom active region,
the fabricated semiconductor device presenting a central vertical axis, and the top oxide aperture and the bottom oxide aperture are collinear along the central vertical axis, the process comprising the steps of:
etching one or more holes traversing said top oxidation layer and said bottom oxidation layer, and
simultaneously oxidizing both said top oxidation layer and said bottom oxidation layer.
US09/805,259 1998-11-05 2001-03-13 Method of making a semiconductor device with aligned oxide apertures and contact to an intervening layer Expired - Fee Related US6372533B2 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US09/186,848 US6314118B1 (en) 1998-11-05 1998-11-05 Semiconductor device with aligned oxide apertures and contact to an intervening layer
US09/805,259 US6372533B2 (en) 1998-11-05 2001-03-13 Method of making a semiconductor device with aligned oxide apertures and contact to an intervening layer

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US09/805,259 US6372533B2 (en) 1998-11-05 2001-03-13 Method of making a semiconductor device with aligned oxide apertures and contact to an intervening layer

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/186,848 Division US6314118B1 (en) 1998-11-05 1998-11-05 Semiconductor device with aligned oxide apertures and contact to an intervening layer

Publications (2)

Publication Number Publication Date
US20010019569A1 true US20010019569A1 (en) 2001-09-06
US6372533B2 US6372533B2 (en) 2002-04-16

Family

ID=22686506

Family Applications (2)

Application Number Title Priority Date Filing Date
US09/186,848 Expired - Lifetime US6314118B1 (en) 1998-11-05 1998-11-05 Semiconductor device with aligned oxide apertures and contact to an intervening layer
US09/805,259 Expired - Fee Related US6372533B2 (en) 1998-11-05 2001-03-13 Method of making a semiconductor device with aligned oxide apertures and contact to an intervening layer

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US09/186,848 Expired - Lifetime US6314118B1 (en) 1998-11-05 1998-11-05 Semiconductor device with aligned oxide apertures and contact to an intervening layer

Country Status (5)

Country Link
US (2) US6314118B1 (en)
EP (1) EP0999621B1 (en)
JP (1) JP2000151015A (en)
KR (1) KR20000035147A (en)
DE (1) DE69909214T2 (en)

Families Citing this family (42)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20030219917A1 (en) 1998-12-21 2003-11-27 Johnson Ralph H. System and method using migration enhanced epitaxy for flattening active layers and the mechanical stabilization of quantum wells associated with vertical cavity surface emitting lasers
US7286585B2 (en) 1998-12-21 2007-10-23 Finisar Corporation Low temperature grown layers with migration enhanced epitaxy adjacent to an InGaAsN(Sb) based active region
US7435660B2 (en) * 1998-12-21 2008-10-14 Finisar Corporation Migration enhanced epitaxy fabrication of active regions having quantum wells
US7167495B2 (en) * 1998-12-21 2007-01-23 Finisar Corporation Use of GaAs extended barrier layers between active regions containing nitrogen and AlGaAs confining layers
US7257143B2 (en) * 1998-12-21 2007-08-14 Finisar Corporation Multicomponent barrier layers in quantum well active regions to enhance confinement and speed
KR100708081B1 (en) * 2000-05-18 2007-04-16 삼성전자주식회사 Apparatus and method for manufacturing oxide aperture of VCSEL
US7065124B2 (en) * 2000-11-28 2006-06-20 Finlsar Corporation Electron affinity engineered VCSELs
US6905900B1 (en) * 2000-11-28 2005-06-14 Finisar Corporation Versatile method and system for single mode VCSELs
US7095770B2 (en) 2001-12-20 2006-08-22 Finisar Corporation Vertical cavity surface emitting laser including indium, antimony and nitrogen in the active region
US6922426B2 (en) 2001-12-20 2005-07-26 Finisar Corporation Vertical cavity surface emitting laser including indium in the active region
US7408964B2 (en) 2001-12-20 2008-08-05 Finisar Corporation Vertical cavity surface emitting laser including indium and nitrogen in the active region
US7058112B2 (en) 2001-12-27 2006-06-06 Finisar Corporation Indium free vertical cavity surface emitting laser
US6975660B2 (en) 2001-12-27 2005-12-13 Finisar Corporation Vertical cavity surface emitting laser including indium and antimony in the active region
US6904072B2 (en) * 2001-12-28 2005-06-07 Finisar Corporation Vertical cavity surface emitting laser having a gain guide aperture interior to an oxide confinement layer
US7295586B2 (en) 2002-02-21 2007-11-13 Finisar Corporation Carbon doped GaAsSb suitable for use in tunnel junctions of long-wavelength VCSELs
US6822995B2 (en) 2002-02-21 2004-11-23 Finisar Corporation GaAs/AI(Ga)As distributed bragg reflector on InP
TW595059B (en) 2002-05-03 2004-06-21 Osram Opto Semiconductors Gmbh Optically pumped semiconductor laser device
US6949473B2 (en) * 2002-05-24 2005-09-27 Finisar Corporation Methods for identifying and removing an oxide-induced dead zone in a semiconductor device structure
US6965626B2 (en) * 2002-09-03 2005-11-15 Finisar Corporation Single mode VCSEL
US6990135B2 (en) * 2002-10-28 2006-01-24 Finisar Corporation Distributed bragg reflector for optoelectronic device
US6813293B2 (en) * 2002-11-21 2004-11-02 Finisar Corporation Long wavelength VCSEL with tunnel junction, and implant
US20040222363A1 (en) * 2003-05-07 2004-11-11 Honeywell International Inc. Connectorized optical component misalignment detection system
US20040247250A1 (en) * 2003-06-03 2004-12-09 Honeywell International Inc. Integrated sleeve pluggable package
US7277461B2 (en) * 2003-06-27 2007-10-02 Finisar Corporation Dielectric VCSEL gain guide
US7075962B2 (en) * 2003-06-27 2006-07-11 Finisar Corporation VCSEL having thermal management
US7149383B2 (en) * 2003-06-30 2006-12-12 Finisar Corporation Optical system with reduced back reflection
US6961489B2 (en) * 2003-06-30 2005-11-01 Finisar Corporation High speed optical system
US20060056762A1 (en) * 2003-07-02 2006-03-16 Honeywell International Inc. Lens optical coupler
US7210857B2 (en) * 2003-07-16 2007-05-01 Finisar Corporation Optical coupling system
US20050013539A1 (en) * 2003-07-17 2005-01-20 Honeywell International Inc. Optical coupling system
US6887801B2 (en) * 2003-07-18 2005-05-03 Finisar Corporation Edge bead control method and apparatus
US7031363B2 (en) * 2003-10-29 2006-04-18 Finisar Corporation Long wavelength VCSEL device processing
US7095768B2 (en) * 2004-02-17 2006-08-22 Jds Uniphase Corporation Index guided VCSEL and method of fabrication
CN1305191C (en) * 2004-04-06 2007-03-14 北京工业大学 Prepn. of inner chanber contacting vertical chamber emitting laser by 3-shaft self-aligning process
US7829912B2 (en) * 2006-07-31 2010-11-09 Finisar Corporation Efficient carrier injection in a semiconductor device
US7920612B2 (en) * 2004-08-31 2011-04-05 Finisar Corporation Light emitting semiconductor device having an electrical confinement barrier near the active region
US7596165B2 (en) * 2004-08-31 2009-09-29 Finisar Corporation Distributed Bragg Reflector for optoelectronic device
CA2581614A1 (en) 2004-10-01 2006-04-13 Finisar Corporation Vertical cavity surface emitting laser having multiple top-side contacts
US7860137B2 (en) 2004-10-01 2010-12-28 Finisar Corporation Vertical cavity surface emitting laser with undoped top mirror
US8031752B1 (en) 2007-04-16 2011-10-04 Finisar Corporation VCSEL optimized for high speed data
JP5302635B2 (en) * 2008-11-13 2013-10-02 パナソニック株式会社 Multilayer wiring board
US8687201B2 (en) 2012-08-31 2014-04-01 Lightlab Imaging, Inc. Optical coherence tomography control systems and methods

Family Cites Families (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5563094A (en) * 1989-03-24 1996-10-08 Xerox Corporation Buried reverse bias junction configurations in semiconductor structures employing photo induced evaporation enhancement during in situ epitaxial growth and device structures utilizing the same
US5327448A (en) * 1992-03-30 1994-07-05 The Board Of Trustees Of The University Of Illinois Semiconductor devices and techniques for controlled optical confinement
US5550081A (en) * 1994-04-08 1996-08-27 Board Of Trustees Of The University Of Illinois Method of fabricating a semiconductor device by oxidizing aluminum-bearing 1H-V semiconductor in water vapor environment
US5513204A (en) 1995-04-12 1996-04-30 Optical Concepts, Inc. Long wavelength, vertical cavity surface emitting laser with vertically integrated optical pump
DE19523267A1 (en) 1995-06-27 1997-01-02 Bosch Gmbh Robert Vertical cavity surface emitting laser module for transmitter in long wavelength region
US5719891A (en) * 1995-12-18 1998-02-17 Picolight Incorporated Conductive element with lateral oxidation barrier
US5729566A (en) * 1996-06-07 1998-03-17 Picolight Incorporated Light emitting device having an electrical contact through a layer containing oxidized material
US5881085A (en) 1996-07-25 1999-03-09 Picolight, Incorporated Lens comprising at least one oxidized layer and method for forming same
US5914976A (en) 1997-01-08 1999-06-22 W. L. Gore & Associates, Inc. VCSEL-based multi-wavelength transmitter and receiver modules for serial and parallel optical links
US5903588A (en) * 1997-03-06 1999-05-11 Honeywell Inc. Laser with a selectively changed current confining layer
US5991326A (en) * 1998-04-14 1999-11-23 Bandwidth9, Inc. Lattice-relaxed verticle optical cavities
US6201264B1 (en) * 1999-01-14 2001-03-13 Lumileds Lighting, U.S., Llc Advanced semiconductor devices fabricated with passivated high aluminum content III-V materials

Also Published As

Publication number Publication date
EP0999621A1 (en) 2000-05-10
US6372533B2 (en) 2002-04-16
DE69909214T2 (en) 2004-04-22
EP0999621B1 (en) 2003-07-02
KR20000035147A (en) 2000-06-26
US6314118B1 (en) 2001-11-06
DE69909214D1 (en) 2003-08-07
JP2000151015A (en) 2000-05-30

Similar Documents

Publication Publication Date Title
US6014395A (en) Oxidizable semiconductor device having cavities which allow for improved oxidation of the semiconductor device
US7653111B2 (en) Optically pumped, surface-emitting semiconductor laser device and method for the manufacture thereof
US6545335B1 (en) Structure and method for electrical isolation of optoelectronic integrated circuits
EP0949728B1 (en) A monolithic multiple wavelength VCSEL array
EP0858137B1 (en) Surface emitting laser device and its method of manufacture
CA1238973A (en) Surface-emitting light emitting device
US6931042B2 (en) Long wavelength vertical cavity surface emitting laser
CN1224149C (en) Surface emitting semiconductor laser device
US6222866B1 (en) Surface emitting semiconductor laser, its producing method and surface emitting semiconductor laser array
US5633527A (en) Unitary lens semiconductor device
US6674090B1 (en) Structure and method for planar lateral oxidation in active
EP0549167B1 (en) Optical devices with electron-beam evaporated multilayer mirror
US7684453B2 (en) Surface light emitting semiconductor laser element
US5416044A (en) Method for producing a surface-emitting laser
US4956844A (en) Two-dimensional surface-emitting laser array
US6148016A (en) Integrated semiconductor lasers and photodetectors
US6548908B2 (en) Structure and method for planar lateral oxidation in passive devices
US6127200A (en) Vertical-cavity surface-emitting laser and method for manufacturing the same
US5317587A (en) VCSEL with separate control of current distribution and optical mode
US6795478B2 (en) VCSEL with antiguide current confinement layer
US6828168B2 (en) Method of fabrication of a micro-electromechanically tunable vertical cavity photonic device
US6852558B2 (en) Methods for forming index guided vertical cavity surface emitting lasers
US6898215B2 (en) Long wavelength vertical cavity surface emitting laser
US5896408A (en) Near planar native-oxide VCSEL devices and arrays using converging oxide ringlets
KR100833442B1 (en) High speed vertical cavity surface emitting laser

Legal Events

Date Code Title Description
FPAY Fee payment

Year of fee payment: 4

AS Assignment

Owner name: THE REGENTS OF THE UNIVERSITY OF CALIFORNIA, CALIF

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:GORE ENTERPRISE HOLDINGS, INC.;REEL/FRAME:022177/0239

Effective date: 20031217

FPAY Fee payment

Year of fee payment: 8

AS Assignment

Owner name: W. L. GORE & ASSOCIATES, INC., DELAWARE

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:GORE ENTERPRISE HOLDINGS, INC.;REEL/FRAME:027906/0508

Effective date: 20120130

AS Assignment

Owner name: W. L. GORE & ASSOCIATES, INC., DELAWARE

Free format text: NULLIFICATION TO VOID PROPERTY NUMBERS RECORDED ON REEL 027906 FRAME 0508 THAT WERE NOT OWNED BY THE CONVEYING PARTY INDICATED ON THE RECORDATION COVER SHEET;ASSIGNOR:GORE ENTERPRISE HOLDINGS, INC.;REEL/FRAME:028185/0179

Effective date: 20120130

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Expired due to failure to pay maintenance fee

Effective date: 20140416