US20010016398A1 - Method for expanding trenches by an anisotropic wet etch - Google Patents

Method for expanding trenches by an anisotropic wet etch Download PDF

Info

Publication number
US20010016398A1
US20010016398A1 US09/328,763 US32876399A US2001016398A1 US 20010016398 A1 US20010016398 A1 US 20010016398A1 US 32876399 A US32876399 A US 32876399A US 2001016398 A1 US2001016398 A1 US 2001016398A1
Authority
US
United States
Prior art keywords
trench
wet etching
recited
anisotropically
substrate
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/328,763
Other versions
US6426254B2 (en
Inventor
Stephan Kudelka
Alexander Michaelis
Dirk Tobben
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Qimonda AG
Original Assignee
Infineon Technologies North America Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority to US09/328,763 priority Critical patent/US6426254B2/en
Application filed by Infineon Technologies North America Corp filed Critical Infineon Technologies North America Corp
Assigned to INFINEON TECHNOLOGIES NORTH AMERICA CORPORATION reassignment INFINEON TECHNOLOGIES NORTH AMERICA CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MICHAELIS, ALEXANDER
Assigned to INFINEON TECHNOLOGIES NORTH AMERICA CORPORATION reassignment INFINEON TECHNOLOGIES NORTH AMERICA CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: TOBBEN, DIRK
Assigned to INFINEON TECHNOLOGIES NORTH AMERICA CORPORATION reassignment INFINEON TECHNOLOGIES NORTH AMERICA CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: KUDELKA, STEPHEN
Priority to JP2001502161A priority patent/JP2003501834A/en
Priority to CN00808596A priority patent/CN1354889A/en
Priority to EP00936417A priority patent/EP1186028A1/en
Priority to PCT/US2000/014863 priority patent/WO2000075984A1/en
Priority to KR1020017015414A priority patent/KR100708024B1/en
Priority to TW089111164A priority patent/TW471105B/en
Publication of US20010016398A1 publication Critical patent/US20010016398A1/en
Assigned to INFINEON TECHNOLOGIES AG reassignment INFINEON TECHNOLOGIES AG ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: INFINEON TECHNOLOGIES NORTH AMERICA CORP.
Publication of US6426254B2 publication Critical patent/US6426254B2/en
Application granted granted Critical
Assigned to QIMONDA AG reassignment QIMONDA AG ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: INFINEON TECHNOLOGIES AG
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • H10B12/01Manufacture or treatment
    • H10B12/02Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
    • H10B12/03Making the capacitor or connections thereto
    • H10B12/038Making the capacitor or connections thereto the capacitor being in a trench in the substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • H01L21/306Chemical or electrical treatment, e.g. electrolytic etching
    • H01L21/3063Electrolytic etching
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • H01L21/306Chemical or electrical treatment, e.g. electrolytic etching
    • H01L21/30604Chemical etching
    • H01L21/30608Anisotropic liquid etching

Definitions

  • This disclosure relates to semiconductor fabrication and more particularly, to a method for forming bottle shaped trench capacitors for semiconductor memories by employing an anisotropic wet etch process.
  • the extendability of deep trench based memory devices is limited by the storage capacitance of the deep trench as the ground rules shrink. Since the capacitance that can be stored in the deep trench is a linear function of the surface area of the deep trench, the formation of a larger trench is beneficial. However, widening a deep trench has a large impact on layout area of a semiconductor chip.
  • RIE isotropic silicon reactive ion etch
  • the insulating collar is also etched thereby reducing the thickness of the insulating collar.
  • the insulating collar is, for example, a LOCOS oxide or a deposited oxide. When this oxide is thinned vertical leakage currents may occur.
  • a method for expanding trenches includes the steps of forming a trench in a substrate, preparing surfaces within the trench by etching the surfaces with a wet etchant to substantially remove native oxide (create an H-terminated surface) from the surfaces within the trench and anisotropically wet etching the surfaces of the trench to expand the trench.
  • a method for forming expanded deep trenches for semiconductor devices includes the steps of forming a trench in a substrate, forming a collar in an upper portion of the trench, anisotropically etching a lower portion of the trench selective to the collar by: preparing a surface of the lower portion of the trench by providing a hydrogen terminated surface on the lower portion of the trench and wet etching the lower portion of the trench with a basic solution to expand the trench.
  • Another method for forming expanded deep trenches for semiconductor devices includes the steps of forming a trench in a monocrystalline silicon substrate, forming an oxide collar in an upper portion of the trench, preparing a surface of a lower portion of the trench by etching the surface with hydrogen fluoride, the surface being prepared to provide a hydrogen terminated surface on the lower portion of the trench and anisotropically wet etching, with an ammonium hydroxide etchant, the lower portion of the trench being etched selective to the collar to expand the trench to crystallographic surfaces of the substrate in the lower portion of the trench.
  • the step of preparing surfaces within the trench may include the step of preparing the surface by etching the surfaces with hydrogen fluoride.
  • the step of anisotropically wet etching the trench to expand the trench may include the step of anisotropically wet etching the trench by employing ammonium hydroxide.
  • the step of anisotropically wet etching the trench to expand the trench may also include the step of anisotropically wet etching the trench at temperatures of between about 10° C. to about 80° C.
  • the step of anisotropically wet etching the trench to expand the trench may further include the step of anisotropically wet etching the trench in a batch process.
  • the step of anisotropically wet etching preferably forms rectangular trenches.
  • the substrate is preferably comprised of monocrystalline silicon, and the step of anisotropically wet etching may include the step of removing silicon from the trench according to crystallographic surfaces of the substrate.
  • the anisotropic wet etching preferably forms a trench with a rectangle shape, and the step of removing may include the step of expanding surfaces of the trench to ( 110 ) surfaces.
  • the wet etching preferably provides smoother surfaces than conventional methods of etching. For example, a surface planarity is 15 nm or less over a depth of a trench.
  • the steps of forming a buried plate electrode prior to the anisotropic etch or after the anisotropic etch may be included.
  • the step of wet etching preferably has a selectivity ratio of greater than 1000:1 between the substrate and the collar.
  • the present invention also improves surface roughness of the silicon substrate surface over the surface roughness for RIE
  • FIG. 1 is a cross-sectional view of a conventional semiconductor device having a trench formed therein for processing in accordance the present invention
  • FIG. 2 is a cross-sectional view of the semiconductor device of FIG. 1 having a buried plate being formed therein by employing a dopant source layer for processing in accordance the present invention
  • FIG. 3 is a cross-sectional view of the semiconductor device of FIG. 2 having a buried plate formed therein for processing in accordance the present invention
  • FIG. 4 is a cross-sectional view of the semiconductor device of FIG. 3 having a dielectric layer formed therein for preparing the trench for collar formation for processing in accordance the present invention
  • FIG. 5 is a cross-sectional view of a semiconductor device showing a dopant source stack in an alternate method for forming a buried strap for processing in accordance the present invention
  • FIG. 6 is a cross-sectional view of the semiconductor device of FIG. 5 showing the buried strap and a collar formed for processing in accordance the present invention
  • FIG. 7 is a cross-sectional view of the semiconductor device of FIGS. 4 or 6 showing the lower portion of the trench prepared in accordance with the present invention
  • FIG. 8 is a cross-sectional view of the semiconductor device of FIG. 7 showing the lower portion of the trench anisotropically wet etched in accordance with the present invention
  • FIG. 9 is a cross-sectional view of a semiconductor device showing a lower portion of the trench lined with a barrier layer and filled with a resist for processing in accordance with the present invention.
  • FIG. 10 is a cross-sectional view of the semiconductor device of FIG. 9 showing the lower portion of the trench prepared in accordance with the present invention
  • FIG. 11 is a cross-sectional view of the semiconductor device of FIG. 10 showing the lower portion of the trench anisotropically wet etched in accordance with the present invention
  • FIG. 12 is a cross-sectional view of the semiconductor device of FIG. 11 showing the lower portion of the trench gas doped to form a buried strap in accordance with the present invention
  • FIG. 13 is a cross-sectional view of a semiconductor substrate showing trenches formed in accordance with the prior art
  • FIG. 14 is a top view of the semiconductor substrate of FIG. 13 showing trenches formed in accordance with the prior art
  • FIG. 15 is a cross-sectional view of the semiconductor substrate of FIGS. 13 and 14 showing trenches anisotropically wet etched to expand the trenches below a collar formed in the trenches in accordance with the present invention.
  • FIG. 16 is a cross-sectional view taken along section line 16 - 16 of FIG. 15 showing rectangular shaped trench cross-sections and miller indices for ( 110 ) crystal surfaces of the substrate in accordance with the present invention.
  • FIG. 17 is a cross-sectional view of a semiconductor substrate showing trenches anisotropically wet etched to expand the trenches along the entire depth of the trenches in accordance with the present invention.
  • the present invention relates to semiconductor fabrication and more particularly, to a method for forming bottle shaped trench capacitors for semiconductor memories by employing an anisotropic wet etch process.
  • RIE reactive ion etch
  • a reactive ion etch (RIE) process may be used to form a bottle shaped trench, but suffers from a high cost single wafer process, polymer residuals left as a result of this type of etching, surface roughness and poor selectivity to a LOCOS collar oxide.
  • the present invention includes a basic (pH greater than 7) chemistry wet etch, which may be performed in a batch tank process.
  • the method of the present invention is advantageously selective to oxide and nitride, and smooths surfaces where etching occurs.
  • the present invention also preferably creates a rectangular shaped deep trench which provides increased surface area as compared to the RIE process which forms round trenches.
  • a memory device 100 includes a substrate 102 having a pad stack 101 formed thereon.
  • Memory device 100 may include a dynamic random access memory (DRAM), synchronous DRAM, static RAMs, and read only memories or other memory integrated circuits.
  • Substrate 102 is preferably a monocrystalline silicon substrate, however other substrates may be employed, for example a silicon on insulator substrate.
  • Pad stack 101 may include various layers of materials used to further process memory device 100 .
  • pad stack 101 includes an oxide layer 104 and a nitride layer 106 .
  • a hard mask layer 108 is deposited on pad stack 101 .
  • Hard mask 108 is patterned using lithographic techniques known to those skilled in the art. For example, a resist layer may be deposited on hardmask layer 108 , exposed and developed to open up holes at locations where trenches 110 will be formed. Formation of trench 110 is preferably formed by employing an anisotropic etch, such as a reactive ion etch (RIE). Trench 110 is etched into substrate 102 .
  • RIE reactive ion etch
  • trench 110 is widened using a wet anisotropic etch process as described herein below in accordance with the present invention.
  • hardmask 108 or an equivalent is employed to locate trenches 110 and after trench 110 is formed the entire trench is widened by the wet etch process. (See FIG. 17).
  • a buried plate may be formed prior to or after the expansion of the trenches in accordance with the present invention.
  • a method for forming buried plate 112 (FIG. 3) before expansion of the trench may be employed.
  • trench 110 may preferably be lined with arsenic silicate glass (ASG) layer 111 (other dopant sources may be employed as well), serving as a dopant source for forming buried plate 112 .
  • a resist layer 103 (or equivalent) may be formed over ASG layer 111 to fill trench 110 . Resist layer 103 is etched back and ASG layer 111 is etched such that ASG layer 111 lines trench 110 at a lower portion only. Resist layer 103 is then removed.
  • a buried plate 112 is formed by annealing device 100 to drive dopants into substrate 102 from ASG layer 112 .
  • Buried plate 112 functions as one of the two capacitor electrodes employed in a trench capacitor.
  • ASG layer 111 is removed.
  • a nitride layer 119 is deposited to preferably about 50 A in thickness.
  • a resist material (not shown) is deposited within trench 110 and recessed to mark a location where a collar is to be formed in later steps. Exposed portions of layer 119 are removed, and then the remaining resist material is removed from trench 110 .
  • a collar 116 is formed in an upper portion of trench 110 .
  • Collar 116 is formed on substrate 102 preferably by performing an oxidation process(for example a local oxidation of silicon (LOCOS)) of the silicon in substrate 102 .
  • Layer 119 preferably a nitride, protects lower portions of trench 110 from this oxidation (since nitride acts as a barrier).
  • collar 116 may be formed as well.
  • a TEOS deposition process may be employed.
  • Collar 116 is formed to prevent parasitic leakage currents from discharging the trench capacitor in operation. Remaining portions of layer 119 are removed selective to collar 116 .
  • Collar 116 may be annealed to densify the oxide material.
  • a self-aligned method for forming buried plate 112 (FIG. 6) prior to expanding the trench may be employed.
  • trench 110 may be lined with arsenic silicate glass (ASG)/TEOS stack 105 , serving as a dopant source for forming buried plate 112 (FIG. 6).
  • the thin TEOS layer(or equivalent) may be formed over the ASG layer (or other dopant source material) to form stack 105 .
  • a nitride liner 107 is then deposited, and trench 110 is filled with a resist 121 .
  • Resist 121 is etched back to define a lower portion of a collar to be formed in a later step.
  • Stack 105 and layer 107 are removed to the defined lower position where the collar will be formed. Resist 121 is then removed.
  • a buried plate 112 and collar 116 are formed by oxidizing device 100 to drive dopants into substrate 102 from ASG of stack 105 to form buried plate 112 .
  • Buried plate 112 functions as one of the two capacitor electrodes employed in a trench capacitor.
  • the ASG/TEOS/nitride layer as described in FIG. 5 is formed to line trench 110 .
  • the nitride material of layer 107 is formed to protect surfaces of substrate 102 in trench 110 from oxidation during collar formation.
  • a collar 116 is formed in an upper portion of trench 110 .
  • Collar 116 is formed on substrate 102 preferably by performing an oxidation (LOCOS) of the silicon in substrate 102 .
  • LOC oxidation
  • Layer 107 protects lower portions of trench 110 from this oxidation since nitride acts as a barrier.
  • Other processes may be employed to form collar 116 as well.
  • a TEOS deposition process may be employed.
  • Collar 116 is formed to prevent parasitic leakage currents from discharging the trench capacitor in operation. Remaining portions of stack 105 and layer 107 are removed selective to collar 116 . Collar 116 may be annealed to densify the oxide material.
  • FIG. 7 the two alternative paths (FIG. 4 and FIG. 6) for forming a buried plate 112 prior to expanding the trench provide the structure of FIG. 7.
  • Collar 116 protects an upper portion of trench 110 .
  • the lower portion of trench 110 is now processed in accordance with the invention.
  • An anisotropic wet etch process in accordance with the present invention is preferably preceded by a preparation step.
  • the preparation step may employ a wet etch, a dry etch or other process steps capable of removing native oxygen from a surface 120 .
  • the preparation step employs a diluted hydrofluoric (200 to 1) wet etch of surface 120 to prepare surface for further processing.
  • the preparation step may include other processes, such as an HF vapor etch or an H 2 bake, for example.
  • the preparation step creates a hydrogen terminated surface. By reacting HF with Si, hydrogen atoms remain at surface 120 .
  • the HF preparation process is preferably performed for between about 60 seconds to about 180 seconds (for 200:1, parts water to parts HF), however other times and concentrations may be used depending on the design and circumstances.
  • Other preparation processes are contemplated provided provided a hydrogen terminated silicon surface is provided.
  • the preparation step may be omitted in some embodiments if native oxide is removed in conjunction with other process steps.
  • the preparation step is followed by an anisotropic etch process.
  • a wet etchant is employed to anisotropically etch away silicon of substrate 102 .
  • the wet etchant preferably includes a basic solution.
  • ammonium hydroxide NH 4 OH
  • NH 4 OH may be diluted in water, for example 180 parts water to 1 part NH 4 OH), although other preferred solutions may include potassium hydroxide or other bases, i.e., solutions with a pH greater than 7).
  • the etching process is more uniform due to the hydrogen terminated surface created by the preparation step.
  • the etching is preferably performed at a temperature of between about 10° C.
  • the wet etching process may be performed for between about 60 seconds to about 300 seconds depending on the amount of etching desired, the temperature conditions and the concentration of the etchant. If ammonium hydroxide is employed a selectivity of greater than 1000:1 is achieved relative to collar 116 .
  • Crystallographic directions of substrate 102 advantageously affect the etching process.
  • a ( 100 ) silicon surface gets etched faster than a ( 110 ) silicon surface.
  • the ( 110 ) surfaces may be oriented in a direction where expansion of trenches 110 is less desirable, for example, expansion in a direction toward another trench.
  • lower surface roughness and higher surface planarity are achieved due to the wet etching process.
  • surface planarity is reduced to below 15 nm, and preferably below 4 nm over the depth of a trench (e.g., 6 microns or deeper).
  • Other surface features may benefit from the present invention as well. This dramatically is improved over the surface planarity of about 20 nm achieved by conventional RIE processes.
  • Trenches 110 are positioned to orient the direction of the silicon crystal in accordance with the expansion etch rates most advantageous to the design.
  • the dopant density may also be adjusted in buried plate 112 to affect etch rates for the etch process in accordance with the invention.
  • crystal directions affect the etch rates, rectangular lower portions 125 of trenches 110 are achieved. This results in an area increase for trench 110 of up to about 80% or higher.
  • the etch process of the present invention leaves collar 116 substantially untouched by the etching process. Further, the wet etch process lends itself to inexpensive batch processing with high throughput and employs inexpensive chemistry.
  • a nitride dielectric is deposited to line trench 110 , a storage node (not shown) is formed within trench 110 using methods known to those skilled in the art. Storage node is preferably formed by depositing polysilicon in trench 110 . This may be performed in steps or all in a single process.
  • an alternate method of the present invention forms a buried plate after the anisotropic wet etch process to expand the trench.
  • a nitride liner 114 is deposited in trench 110 .
  • a resist 130 is formed in trench 110 and recessed to a location where an insulating collar will be formed in later steps. Recessing resist 130 exposes a portion of nitride liner 114 . The exposed portions of nitride liner 114 are removed preferably by a wet etch process.
  • a collar 116 is formed in an upper portion of trench 110 .
  • Collar 116 is formed on substrate 102 preferably by performing an oxidation (LOCOS) of the silicon in substrate 102 .
  • LOCS oxidation
  • Liner 114 (FIG. 9) protects lower portions of trench 110 from this oxidation since nitride acts as a barrier. Remaining portions of liner 114 are removed selective to collar 116 .
  • Collar 116 may be annealed to densify the oxide material.
  • a surface 131 may be prepared using the preparation step as described above with reference to FIG. 7.
  • the anisotropic wet etch process which may include the preparation step and an etch as described above with reference to FIGS. 7 and 8 is performed to expand a lower portion 127 of trench 110 below collar 116 .
  • buried plate 112 is formed by a gas doping process.
  • Gas doping provides dopants in a gaseous form which adsorb onto an exposed surface substrate 102 and diffuse into substrate to form buried plate 112 .
  • Gas doping may include arsenic or other dopants included in a hot gas introduced into trench 110 .
  • a nitride dielectric is deposited to line trench 110 , a storage node (not shown) is formed within trench 110 using methods known to those skilled in the art. Storage node is preferably formed by depositing polysilicon in trench 110 . This may be performed in steps or all in a single process.
  • Substrate 200 includes trenches 202 formed in accordance with the prior art. Trenches 202 represent trenches which have been formed by conventional methods and are to be expanded in accordance with the present invention. As shown in FIG. 14, deep trenches have a generally circular shape. ( 110 ) crystallographic surfaces extend vertically and horizontally as indicated in FIG. 14.
  • trenches 202 include a portion which is to be widened or expanded below a collar 208 .
  • lower portions 206 of trenches 202 may be laterally recessed beyond collar 208 by more than about 50 nm as indicated by “D”. Other dimensions are contemplated as well.
  • FIG. 16 a cross-sectional view of substrate 200 taken along section line 16 - 16 of FIG. 15 is shown. Rectangular shapes are shown for expanded portions 206 of trenches 202 .
  • ( 110 ) crystal surfaces are indicated. Due to the anisotropic nature of the wet etch process in accordance with the present invention, all crystallographic surfaces are expanded outward at a faster rate than the expansion of ( 110 ) crystal surfaces. For example, the wet etching process in accordance with the present invention etches ( 100 ) surfaces faster than ( 110 ) surfaces to provide the rectangular shapes shown. Once the rectangular shape is achieved corresponding to ( 110 ) surfaces, etching may be continued at a slower rate for ( 110 ) surfaces while maintaining the rectangular shape.
  • the length and width of the trenches are advantageously aligned to the ( 110 ) surfaces and circular trenches are advantageously expanded to ( 110 ) surfaces.
  • trenches 202 may alternately by expanded along the entire depth “T” of the trench by employing the wet anisotropic etch process of the present invention. Expanded trenches 210 are thereby formed in substrate 200 .
  • the present invention is not limited by these examples.
  • Other processes and materials may be used.
  • the insulating collar may be formed using different processes or made from different compounds, e.g., TEOS.
  • the invention is not limited to deep trenches and may be applicable to widening any trenches formed in substrates.
  • HF and NH 4 OH may be employed as etchants in different combinations, substituted by other materials or used in combination with other etchants or compounds.
  • the invention provides an anisotropic wet etch to form bottle shaped trenches or widen trenches, with at least the following advantages.

Abstract

In accordance with the present invention, a method for expanding trenches includes the steps of forming a trench in a substrate, preparing surfaces within the trench by etching the surfaces with a wet etchant to provide a hydrogen terminated silicon surface and anisotropically wet etching the trench to expand the trench.

Description

    BACKGROUND
  • 1. Technical Field [0001]
  • This disclosure relates to semiconductor fabrication and more particularly, to a method for forming bottle shaped trench capacitors for semiconductor memories by employing an anisotropic wet etch process. [0002]
  • 2. Description of the Related Art [0003]
  • The extendability of deep trench based memory devices is limited by the storage capacitance of the deep trench as the ground rules shrink. Since the capacitance that can be stored in the deep trench is a linear function of the surface area of the deep trench, the formation of a larger trench is beneficial. However, widening a deep trench has a large impact on layout area of a semiconductor chip. [0004]
  • Attempts have been made to increase the surface area of a deep trench below an insulating collar which is formed within the deep trench. The region below the insulating collar is not as limited in available area as an upper portion of the deep trench. To expand the region below the collar, an isotropic silicon reactive ion etch (RIE) process can be employed. The RIE process recesses a silicon substrate below the insulating collar to provide increased surface area. The RIE process suffers from many disadvantages. These disadvantages include: [0005]
  • 1. Low selectivity to oxide. With the reactive ion etch process the insulating collar is also etched thereby reducing the thickness of the insulating collar. The insulating collar is, for example, a LOCOS oxide or a deposited oxide. When this oxide is thinned vertical leakage currents may occur. [0006]
  • 2. Expensive process. The RIE tools are expensive and have a low throughput due to the need for single wafer processing. [0007]
  • 3. Collateral damage. The RIE process leaves polymer deposits in etched areas which may have a detrimental effect on component performance. The RIE process may cause surface damage to etched areas and undesirable side pockets may be formed in etched areas. [0008]
  • Therefore, a need exists for an improved method for increasing surface area of deep trench capacitors. A further need exists for a more economical method of increasing the surface area of the deep trench capacitors. [0009]
  • SUMMARY OF THE INVENTION
  • In accordance with the present invention, a method for expanding trenches includes the steps of forming a trench in a substrate, preparing surfaces within the trench by etching the surfaces with a wet etchant to substantially remove native oxide (create an H-terminated surface) from the surfaces within the trench and anisotropically wet etching the surfaces of the trench to expand the trench. [0010]
  • A method for forming expanded deep trenches for semiconductor devices includes the steps of forming a trench in a substrate, forming a collar in an upper portion of the trench, anisotropically etching a lower portion of the trench selective to the collar by: preparing a surface of the lower portion of the trench by providing a hydrogen terminated surface on the lower portion of the trench and wet etching the lower portion of the trench with a basic solution to expand the trench. [0011]
  • Another method for forming expanded deep trenches for semiconductor devices includes the steps of forming a trench in a monocrystalline silicon substrate, forming an oxide collar in an upper portion of the trench, preparing a surface of a lower portion of the trench by etching the surface with hydrogen fluoride, the surface being prepared to provide a hydrogen terminated surface on the lower portion of the trench and anisotropically wet etching, with an ammonium hydroxide etchant, the lower portion of the trench being etched selective to the collar to expand the trench to crystallographic surfaces of the substrate in the lower portion of the trench. [0012]
  • In alternate embodiments, the step of preparing surfaces within the trench may include the step of preparing the surface by etching the surfaces with hydrogen fluoride. The step of anisotropically wet etching the trench to expand the trench may include the step of anisotropically wet etching the trench by employing ammonium hydroxide. The step of anisotropically wet etching the trench to expand the trench may also include the step of anisotropically wet etching the trench at temperatures of between about 10° C. to about 80° C. The step of anisotropically wet etching the trench to expand the trench may further include the step of anisotropically wet etching the trench in a batch process. The step of anisotropically wet etching preferably forms rectangular trenches. The substrate is preferably comprised of monocrystalline silicon, and the step of anisotropically wet etching may include the step of removing silicon from the trench according to crystallographic surfaces of the substrate. The anisotropic wet etching preferably forms a trench with a rectangle shape, and the step of removing may include the step of expanding surfaces of the trench to ([0013] 110) surfaces. The wet etching preferably provides smoother surfaces than conventional methods of etching. For example, a surface planarity is 15 nm or less over a depth of a trench. The steps of forming a buried plate electrode prior to the anisotropic etch or after the anisotropic etch may be included. The step of wet etching preferably has a selectivity ratio of greater than 1000:1 between the substrate and the collar. The present invention also improves surface roughness of the silicon substrate surface over the surface roughness for RIE processes.
  • These and other objects, features and advantages of the present invention will become apparent from the following detailed description of illustrative embodiments thereof, which is to be read in connection with the accompanying drawings. [0014]
  • BRIEF DESCRIPTION OF DRAWINGS
  • This disclosure will present in detail the following description of preferred embodiments with reference to the following figures wherein: [0015]
  • FIG. 1 is a cross-sectional view of a conventional semiconductor device having a trench formed therein for processing in accordance the present invention; [0016]
  • FIG. 2 is a cross-sectional view of the semiconductor device of FIG. 1 having a buried plate being formed therein by employing a dopant source layer for processing in accordance the present invention; [0017]
  • FIG. 3 is a cross-sectional view of the semiconductor device of FIG. 2 having a buried plate formed therein for processing in accordance the present invention; [0018]
  • FIG. 4 is a cross-sectional view of the semiconductor device of FIG. 3 having a dielectric layer formed therein for preparing the trench for collar formation for processing in accordance the present invention; [0019]
  • FIG. 5 is a cross-sectional view of a semiconductor device showing a dopant source stack in an alternate method for forming a buried strap for processing in accordance the present invention; [0020]
  • FIG. 6 is a cross-sectional view of the semiconductor device of FIG. 5 showing the buried strap and a collar formed for processing in accordance the present invention; [0021]
  • FIG. 7 is a cross-sectional view of the semiconductor device of FIGS. [0022] 4 or 6 showing the lower portion of the trench prepared in accordance with the present invention;
  • FIG. 8 is a cross-sectional view of the semiconductor device of FIG. 7 showing the lower portion of the trench anisotropically wet etched in accordance with the present invention; [0023]
  • FIG. 9 is a cross-sectional view of a semiconductor device showing a lower portion of the trench lined with a barrier layer and filled with a resist for processing in accordance with the present invention; [0024]
  • FIG. 10 is a cross-sectional view of the semiconductor device of FIG. 9 showing the lower portion of the trench prepared in accordance with the present invention; [0025]
  • FIG. 11 is a cross-sectional view of the semiconductor device of FIG. 10 showing the lower portion of the trench anisotropically wet etched in accordance with the present invention; [0026]
  • FIG. 12 is a cross-sectional view of the semiconductor device of FIG. 11 showing the lower portion of the trench gas doped to form a buried strap in accordance with the present invention; [0027]
  • FIG. 13 is a cross-sectional view of a semiconductor substrate showing trenches formed in accordance with the prior art; [0028]
  • FIG. 14 is a top view of the semiconductor substrate of FIG. 13 showing trenches formed in accordance with the prior art; [0029]
  • FIG. 15 is a cross-sectional view of the semiconductor substrate of FIGS. 13 and 14 showing trenches anisotropically wet etched to expand the trenches below a collar formed in the trenches in accordance with the present invention; and [0030]
  • FIG. 16 is a cross-sectional view taken along section line [0031] 16-16 of FIG. 15 showing rectangular shaped trench cross-sections and miller indices for (110) crystal surfaces of the substrate in accordance with the present invention; and
  • FIG. 17 is a cross-sectional view of a semiconductor substrate showing trenches anisotropically wet etched to expand the trenches along the entire depth of the trenches in accordance with the present invention. [0032]
  • DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS
  • The present invention relates to semiconductor fabrication and more particularly, to a method for forming bottle shaped trench capacitors for semiconductor memories by employing an anisotropic wet etch process. To increase the capacitance of a single storage cell of a deep trench memory device, the deep trench needs to be expanded to increase surface area. A reactive ion etch (RIE) process may be used to form a bottle shaped trench, but suffers from a high cost single wafer process, polymer residuals left as a result of this type of etching, surface roughness and poor selectivity to a LOCOS collar oxide. [0033]
  • To overcome these disadvantages, the present invention includes a basic (pH greater than 7) chemistry wet etch, which may be performed in a batch tank process. The method of the present invention is advantageously selective to oxide and nitride, and smooths surfaces where etching occurs. The present invention also preferably creates a rectangular shaped deep trench which provides increased surface area as compared to the RIE process which forms round trenches. [0034]
  • Referring now in specific detail to the drawings in which like reference numerals identify similar or identical elements throughout the several views, and initially to FIG. 1, a [0035] memory device 100 includes a substrate 102 having a pad stack 101 formed thereon. Memory device 100 may include a dynamic random access memory (DRAM), synchronous DRAM, static RAMs, and read only memories or other memory integrated circuits. Substrate 102 is preferably a monocrystalline silicon substrate, however other substrates may be employed, for example a silicon on insulator substrate. Pad stack 101 may include various layers of materials used to further process memory device 100. In a preferred embodiment, pad stack 101 includes an oxide layer 104 and a nitride layer 106. A hard mask layer 108 is deposited on pad stack 101. Hard mask 108 is patterned using lithographic techniques known to those skilled in the art. For example, a resist layer may be deposited on hardmask layer 108, exposed and developed to open up holes at locations where trenches 110 will be formed. Formation of trench 110 is preferably formed by employing an anisotropic etch, such as a reactive ion etch (RIE). Trench 110 is etched into substrate 102.
  • In an alternate embodiment, [0036] trench 110 is widened using a wet anisotropic etch process as described herein below in accordance with the present invention. In this alternate approach, hardmask 108 or an equivalent is employed to locate trenches 110 and after trench 110 is formed the entire trench is widened by the wet etch process. (See FIG. 17).
  • It is to be understood that a buried plate may be formed prior to or after the expansion of the trenches in accordance with the present invention. Referring to FIG. 2, a method for forming buried plate [0037] 112 (FIG. 3) before expansion of the trench may be employed. After removing hardmask 108, trench 110 may preferably be lined with arsenic silicate glass (ASG) layer 111 (other dopant sources may be employed as well), serving as a dopant source for forming buried plate 112. A resist layer 103 (or equivalent) may be formed over ASG layer 111 to fill trench 110. Resist layer 103 is etched back and ASG layer 111 is etched such that ASG layer 111 lines trench 110 at a lower portion only. Resist layer 103 is then removed.
  • Referring to FIG. 3, a buried [0038] plate 112 is formed by annealing device 100 to drive dopants into substrate 102 from ASG layer 112. Buried plate 112 functions as one of the two capacitor electrodes employed in a trench capacitor. ASG layer 111 is removed.
  • Referring to FIG. 4, a [0039] nitride layer 119 is deposited to preferably about 50 A in thickness. A resist material (not shown) is deposited within trench 110 and recessed to mark a location where a collar is to be formed in later steps. Exposed portions of layer 119 are removed, and then the remaining resist material is removed from trench 110. A collar 116 is formed in an upper portion of trench 110. Collar 116 is formed on substrate 102 preferably by performing an oxidation process(for example a local oxidation of silicon (LOCOS)) of the silicon in substrate 102. Layer 119, preferably a nitride, protects lower portions of trench 110 from this oxidation (since nitride acts as a barrier). Other processes may be employed to form collar 116 as well. For example, a TEOS deposition process may be employed. Collar 116 is formed to prevent parasitic leakage currents from discharging the trench capacitor in operation. Remaining portions of layer 119 are removed selective to collar 116. Collar 116 may be annealed to densify the oxide material.
  • Referring to FIG. 5, a self-aligned method for forming buried plate [0040] 112 (FIG. 6) prior to expanding the trench may be employed. After removing hardmask 108 (FIG. 1), trench 110 may be lined with arsenic silicate glass (ASG)/TEOS stack 105, serving as a dopant source for forming buried plate 112 (FIG. 6). The thin TEOS layer(or equivalent) may be formed over the ASG layer (or other dopant source material) to form stack 105. A nitride liner 107 is then deposited, and trench 110 is filled with a resist 121. Resist 121 is etched back to define a lower portion of a collar to be formed in a later step. Stack 105 and layer 107 are removed to the defined lower position where the collar will be formed. Resist 121 is then removed.
  • Referring to [0041] 6, a buried plate 112 and collar 116 are formed by oxidizing device 100 to drive dopants into substrate 102 from ASG of stack 105 to form buried plate 112. Buried plate 112 functions as one of the two capacitor electrodes employed in a trench capacitor. The ASG/TEOS/nitride layer as described in FIG. 5 is formed to line trench 110. The nitride material of layer 107 is formed to protect surfaces of substrate 102 in trench 110 from oxidation during collar formation. A collar 116 is formed in an upper portion of trench 110. Collar 116 is formed on substrate 102 preferably by performing an oxidation (LOCOS) of the silicon in substrate 102. Layer 107 protects lower portions of trench 110 from this oxidation since nitride acts as a barrier. Other processes may be employed to form collar 116 as well. For example, a TEOS deposition process may be employed. Collar 116 is formed to prevent parasitic leakage currents from discharging the trench capacitor in operation. Remaining portions of stack 105 and layer 107 are removed selective to collar 116. Collar 116 may be annealed to densify the oxide material.
  • Referring to FIG. 7, the two alternative paths (FIG. 4 and FIG. 6) for forming a buried [0042] plate 112 prior to expanding the trench provide the structure of FIG. 7. Collar 116 protects an upper portion of trench 110. The lower portion of trench 110 is now processed in accordance with the invention. An anisotropic wet etch process in accordance with the present invention is preferably preceded by a preparation step. The preparation step may employ a wet etch, a dry etch or other process steps capable of removing native oxygen from a surface 120. In a preferred embodiment, the preparation step employs a diluted hydrofluoric (200 to 1) wet etch of surface 120 to prepare surface for further processing. The preparation step may include other processes, such as an HF vapor etch or an H2 bake, for example. The preparation step creates a hydrogen terminated surface. By reacting HF with Si, hydrogen atoms remain at surface 120. The HF preparation process is preferably performed for between about 60 seconds to about 180 seconds (for 200:1, parts water to parts HF), however other times and concentrations may be used depending on the design and circumstances. Other preparation processes are contemplated provided a hydrogen terminated silicon surface is provided. The preparation step may be omitted in some embodiments if native oxide is removed in conjunction with other process steps.
  • Referring to FIG. 8, the preparation step is followed by an anisotropic etch process. A wet etchant is employed to anisotropically etch away silicon of [0043] substrate 102. The wet etchant preferably includes a basic solution. In a preferred embodiment, ammonium hydroxide (NH4OH) is employed as an etchant (NH4OH may be diluted in water, for example 180 parts water to 1 part NH4OH), although other preferred solutions may include potassium hydroxide or other bases, i.e., solutions with a pH greater than 7). The etching process is more uniform due to the hydrogen terminated surface created by the preparation step. The etching is preferably performed at a temperature of between about 10° C. to about 80° C., although other temperature conditions may be used depending on the circumstances. The wet etching process may be performed for between about 60 seconds to about 300 seconds depending on the amount of etching desired, the temperature conditions and the concentration of the etchant. If ammonium hydroxide is employed a selectivity of greater than 1000:1 is achieved relative to collar 116.
  • Crystallographic directions of [0044] substrate 102 advantageously affect the etching process. In one embodiment, a (100) silicon surface gets etched faster than a (110) silicon surface. This is advantageous since the (110) surfaces may be oriented in a direction where expansion of trenches 110 is less desirable, for example, expansion in a direction toward another trench. In addition, lower surface roughness and higher surface planarity are achieved due to the wet etching process. For example, by employing the wet etch process surface planarity is reduced to below 15 nm, and preferably below 4 nm over the depth of a trench (e.g., 6 microns or deeper). Other surface features may benefit from the present invention as well. This dramatically is improved over the surface planarity of about 20 nm achieved by conventional RIE processes.
  • [0045] Trenches 110 are positioned to orient the direction of the silicon crystal in accordance with the expansion etch rates most advantageous to the design. The dopant density may also be adjusted in buried plate 112 to affect etch rates for the etch process in accordance with the invention. In addition, since crystal directions affect the etch rates, rectangular lower portions 125 of trenches 110 are achieved. This results in an area increase for trench 110 of up to about 80% or higher. Also, the etch process of the present invention leaves collar 116 substantially untouched by the etching process. Further, the wet etch process lends itself to inexpensive batch processing with high throughput and employs inexpensive chemistry.
  • After expansion of [0046] trench 110, a nitride dielectric is deposited to line trench 110, a storage node (not shown) is formed within trench 110 using methods known to those skilled in the art. Storage node is preferably formed by depositing polysilicon in trench 110. This may be performed in steps or all in a single process.
  • Referring to FIG. 9, an alternate method of the present invention forms a buried plate after the anisotropic wet etch process to expand the trench. After the structure in FIG. 1 is provided, a [0047] nitride liner 114 is deposited in trench 110. A resist 130 is formed in trench 110 and recessed to a location where an insulating collar will be formed in later steps. Recessing resist 130 exposes a portion of nitride liner 114. The exposed portions of nitride liner 114 are removed preferably by a wet etch process.
  • Referring to FIG. 10, a [0048] collar 116 is formed in an upper portion of trench 110. Collar 116 is formed on substrate 102 preferably by performing an oxidation (LOCOS) of the silicon in substrate 102. Liner 114 (FIG. 9) protects lower portions of trench 110 from this oxidation since nitride acts as a barrier. Remaining portions of liner 114 are removed selective to collar 116. Collar 116 may be annealed to densify the oxide material. A surface 131 may be prepared using the preparation step as described above with reference to FIG. 7.
  • Referring to FIG. 11, the anisotropic wet etch process which may include the preparation step and an etch as described above with reference to FIGS. 7 and 8 is performed to expand a [0049] lower portion 127 of trench 110 below collar 116.
  • Referring to FIG. 12, since a buried plate was not formed prior to the wet etch, buried [0050] plate 112 is formed by a gas doping process. Gas doping provides dopants in a gaseous form which adsorb onto an exposed surface substrate 102 and diffuse into substrate to form buried plate 112. Gas doping may include arsenic or other dopants included in a hot gas introduced into trench 110.
  • After formation of buried [0051] plate 112, a nitride dielectric is deposited to line trench 110, a storage node (not shown) is formed within trench 110 using methods known to those skilled in the art. Storage node is preferably formed by depositing polysilicon in trench 110. This may be performed in steps or all in a single process.
  • Referring to FIGS. 13 and 14, a cross-sectional view of a [0052] silicon semiconductor substrate 200 is shown. Substrate 200 includes trenches 202 formed in accordance with the prior art. Trenches 202 represent trenches which have been formed by conventional methods and are to be expanded in accordance with the present invention. As shown in FIG. 14, deep trenches have a generally circular shape. (110) crystallographic surfaces extend vertically and horizontally as indicated in FIG. 14.
  • Referring to FIG. 15, trenches [0053] 202 (FIGS. 13 and 14) include a portion which is to be widened or expanded below a collar 208. In one illustrative embodiment, lower portions 206 of trenches 202 may be laterally recessed beyond collar 208 by more than about 50 nm as indicated by “D”. Other dimensions are contemplated as well.
  • Referring to FIG. 16, a cross-sectional view of [0054] substrate 200 taken along section line 16-16 of FIG. 15 is shown. Rectangular shapes are shown for expanded portions 206 of trenches 202. (110) crystal surfaces are indicated. Due to the anisotropic nature of the wet etch process in accordance with the present invention, all crystallographic surfaces are expanded outward at a faster rate than the expansion of (110) crystal surfaces. For example, the wet etching process in accordance with the present invention etches (100) surfaces faster than (110) surfaces to provide the rectangular shapes shown. Once the rectangular shape is achieved corresponding to (110) surfaces, etching may be continued at a slower rate for (110) surfaces while maintaining the rectangular shape. The length and width of the trenches are advantageously aligned to the (110) surfaces and circular trenches are advantageously expanded to (110) surfaces.
  • Referring to FIG. 17, trenches [0055] 202 (FIGS. 13 and 14) may alternately by expanded along the entire depth “T” of the trench by employing the wet anisotropic etch process of the present invention. Expanded trenches 210 are thereby formed in substrate 200.
  • Although described in several illustrative embodiments, the present invention is not limited by these examples. Other processes and materials may be used. For example, the insulating collar may be formed using different processes or made from different compounds, e.g., TEOS. Further, the invention is not limited to deep trenches and may be applicable to widening any trenches formed in substrates. Also, HF and NH[0056] 4OH may be employed as etchants in different combinations, substituted by other materials or used in combination with other etchants or compounds. The invention provides an anisotropic wet etch to form bottle shaped trenches or widen trenches, with at least the following advantages.
  • 1. High selectivity towards oxide and nitride: no collar thinning. [0057]
  • 2. Inexpensive process: wet batch process with high throughput and inexpensive chemistry employed. [0058]
  • 3. Higher storage capacitance: a rectangular shaped trench is formed, that has higher capacitance than a round shaped trench of the same depth. [0059]
  • 4. Lower surface roughness: due to the anisotropic nature of the etching, only one crystallographic orientation is prepared, which gives a very smooth surface and better than 15 nm surface planarity. [0060]
  • Having described preferred embodiments for a method for expanding trenches by an anisotropic wet etch (which are intended to be illustrative and not limiting), it is noted that modifications and variations can be made by persons skilled in the art in light of the above teachings. It is therefore to be understood that changes may be made in the particular embodiments of the invention disclosed which are within the scope and spirit of the invention as outlined by the appended claims. Having thus described the invention with the details and particularity required by the patent laws, what is claimed and desired protected by Letters Patent is set forth in the appended claims. [0061]

Claims (29)

What is claimed is:
1. A method for expanding trenches comprising the steps of:
forming a trench in a substrate;
preparing surfaces within the trench by etching the surfaces with a wet etchant to provide a hydrogen terminated silicon surface; and
anisotropically wet etching the silicon surface of the trench to expand the trench.
2. The method as recited in
claim 1
, wherein the step of preparing surfaces within the trench includes the step of preparing the surface by wet etching the surfaces with hydrogen fluoride.
3. The method as recited in
claim 1
, wherein the step of anisotropically wet etching the trench to expand the trench includes the step of anisotropically wet etching the trench by employing ammonium hydroxide.
4. The method as recited in
claim 1
, wherein the step of anisotropically wet etching the trench to expand the trench includes the step of anisotropically wet etching the trench at temperatures of between about 10° C. to about 80° C.
5. The method as recited in
claim 1
, wherein the step of anisotropically wet etching the trench to expand the trench includes the step of anisotropically wet etching the trench in a batch process.
6. The method as recited in
claim 1
, wherein the step of anisotropically wet etching forms rectangular trenches.
7. The method as recited in
claim 1
, wherein the substrate is comprised of monocrystalline silicon and the step of anisotropically wet etching includes the step of expanding the trench according to crystallographic surfaces of the substrate.
8. The method as recited in
claim 7
, wherein the step of anisotropically wet etching forms a trench with a rectangle shape and the step of expanding the trench according to crystallographic surfaces includes the step of expanding the trench to (110) surfaces.
9. The method as recited in
claim 1
, wherein anisotropically wet etching includes providing a surface planarity of less than 15 nm for sidewalls along a depth of the trench.
10. A method for forming expanded deep trenches for semiconductor devices comprising the steps of:
forming a trench in a substrate;
forming a collar in an upper portion of the trench;
anisotropically etching a lower portion of the trench selective to the collar by:
preparing a surface of the lower portion of the trench by providing a hydrogen terminated surface on the lower portion of the trench; and
anisotropically wet etching the lower portion of the trench to expand the trench.
11. The method as recited in
claim 10
, further comprising the step of forming a buried plate electrode prior to the anisotropic wet etch.
12. The method as recited in
claim 10
, further comprising the step of forming a buried plate electrode following to the anisotropic wet etch.
13. The method as recited in
claim 10
, wherein the step of preparing a surface of the lower portion includes the step of preparing the surface by wet etching the surfaces with hydrogen fluoride.
14. The method as recited in
claim 10
, wherein the step of anisotropically etching includes the step of anisotropically etching by employing ammonium hydroxide.
15. The method as recited in
claim 10
, wherein the step of wet etching includes the step of wet etching the lower portion of the trench at temperatures of between about 10° C. to about 80° C.
16. The method as recited in
claim 10
, wherein the step of anisotropically wet etching includes the step of wet etching the trench in a batch process.
17. The method as recited in
claim 10
, wherein the step of anisotropically wet etching forms rectangular trenches.
18. The method as recited in
claim 10
, wherein the substrate is comprised of monocrystalline silicon and the step of anisotropically wet etching includes the step of expanding the trench according to crystallographic surfaces of the substrate.
19. The method as recited in
claim 18
, wherein the anisotropically wet etching forms a trench with a rectangle shape and the step of expanding the trench according to crystallographic surfaces includes the step of expanding the trench to (110) surfaces.
20. The method as recited in
claim 10
, wherein the wet etching has a selectivity ratio of greater than 1000:1 between the substrate and the collar.
21. The method as recited in
claim 10
, wherein the step of anisotropically wet etching includes providing a surface planarity of less than 15 nm for sidewalls along a depth of the trench.
22. A method for forming expanded deep trenches for semiconductor devices comprising the steps of:
forming a trench in a monocrystalline silicon substrate;
forming an oxide collar in an upper portion of the trench;
preparing a surface of a lower portion of the trench by wet etching the surface with hydrogen fluoride, the surface being prepared to provide a hydrogen terminated surface on the lower portion of the trench; and
anisotropically wet etching with an ammonium hydroxide etchant the lower portion of the trench selective to the collar to expand crystallographic surfaces of the substrate in the lower portion of the trench.
23. The method as recited in
claim 22
, further comprising the step of forming a buried plate electrode prior to the anisotropic wet etch.
24. The method as recited in
claim 22
, further comprising the step of forming a buried plate electrode following to the anisotropic wet etch.
25. The method as recited in
claim 22
, wherein the step of anisotropically wet etching includes the step of wet etching the lower portion of the trench at temperatures of between about 10° C. to about 80° C.
26. The method as recited in
claim 22
, wherein the step of anisotropically wet etching includes the step of wet etching the trench in a batch process.
27. The method as recited in
claim 22
, wherein the anisotropically wet etching forms a trench with a rectangle shape and the trench is expanded to (110) surfaces of the substrate.
26. The method as recited in
claim 22
, wherein the anisotropically wet etching has a selectivity ratio of greater than 1000:1 between the substrate and the collar.
27. The method as recited in
claim 22
, wherein anisotropically wet etching includes providing a surface planarity of less than 15 nm for sidewalls along a depth of the trench.
US09/328,763 1999-06-09 1999-06-09 Method for expanding trenches by an anisotropic wet etch Expired - Lifetime US6426254B2 (en)

Priority Applications (7)

Application Number Priority Date Filing Date Title
US09/328,763 US6426254B2 (en) 1999-06-09 1999-06-09 Method for expanding trenches by an anisotropic wet etch
JP2001502161A JP2003501834A (en) 1999-06-09 2000-05-30 Method of extending trench by anisotropic wet etching
CN00808596A CN1354889A (en) 1999-06-09 2000-05-30 Method for expanding trenches by anisotropic wet etch
EP00936417A EP1186028A1 (en) 1999-06-09 2000-05-30 Method for expanding trenches by an anisotropic wet etch
PCT/US2000/014863 WO2000075984A1 (en) 1999-06-09 2000-05-30 Method for expanding trenches by an anisotropic wet etch
KR1020017015414A KR100708024B1 (en) 1999-06-09 2000-05-30 Method for expanding vertical trenches and method for forming expanded vertical deep trenches
TW089111164A TW471105B (en) 1999-06-09 2000-06-26 Method for expanding trenches by an anisotropic wet etch

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US09/328,763 US6426254B2 (en) 1999-06-09 1999-06-09 Method for expanding trenches by an anisotropic wet etch

Publications (2)

Publication Number Publication Date
US20010016398A1 true US20010016398A1 (en) 2001-08-23
US6426254B2 US6426254B2 (en) 2002-07-30

Family

ID=23282337

Family Applications (1)

Application Number Title Priority Date Filing Date
US09/328,763 Expired - Lifetime US6426254B2 (en) 1999-06-09 1999-06-09 Method for expanding trenches by an anisotropic wet etch

Country Status (7)

Country Link
US (1) US6426254B2 (en)
EP (1) EP1186028A1 (en)
JP (1) JP2003501834A (en)
KR (1) KR100708024B1 (en)
CN (1) CN1354889A (en)
TW (1) TW471105B (en)
WO (1) WO2000075984A1 (en)

Cited By (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6417063B1 (en) * 2000-06-22 2002-07-09 Infineon Technologies Richmond, Lp Folded deep trench capacitor and method
US20040152317A1 (en) * 2002-11-29 2004-08-05 Joern Luetzen Method and structures for increasing the structure density and the storage capacitance in a semiconductor wafer
US20050009268A1 (en) * 2003-06-25 2005-01-13 International Business Machines Corporation Method for forming buried plate of trench capacitor
DE102004006545B3 (en) * 2004-02-10 2005-08-11 Infineon Technologies Ag Method for expanding a trench in a semiconductor structure
US20050215007A1 (en) * 2004-03-26 2005-09-29 International Business Machines Corporation Method and structure for enhancing trench capacitance
US20060091441A1 (en) * 2006-02-10 2006-05-04 Fleming Marshall J Jr Method to eliminate arsenic contamination in trench capacitors
US20060207889A1 (en) * 2005-03-15 2006-09-21 Norbert Staud Electrochemical etching
US20060207890A1 (en) * 2005-03-15 2006-09-21 Norbert Staud Electrochemical etching
US20090170331A1 (en) * 2007-12-27 2009-07-02 International Business Machines Corporation Method of forming a bottle-shaped trench by ion implantation
DE10317151B4 (en) * 2002-04-12 2011-08-11 Qimonda AG, 81739 Etching process for sinking polysilicon in trench structures of a DRAM memory cell
US20120086103A1 (en) * 2010-10-07 2012-04-12 International Business Machines Corporation Technique to create a buried plate in embedded dynamic random access memory device
US20140061868A1 (en) * 2012-08-30 2014-03-06 Fuji Electric Co., Ltd. Method of manufacturing a semiconductor device and a semiconductor device
US9023708B2 (en) * 2013-04-19 2015-05-05 United Microelectronics Corp. Method of forming semiconductor device

Families Citing this family (24)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6566192B2 (en) * 2001-02-27 2003-05-20 Nanya Technology Corporation Method of fabricating a trench capacitor of a memory cell
DE10114956C2 (en) * 2001-03-27 2003-06-18 Infineon Technologies Ag Method for producing a dielectric layer as an insulator layer for a trench capacitor
JP3875047B2 (en) * 2001-06-22 2007-01-31 シャープ株式会社 Method for evaluating plane orientation dependence of semiconductor substrate and semiconductor device using the same
TWI249805B (en) * 2001-12-21 2006-02-21 Nanya Technology Corp Method for increasing area of trench capacitor
TWI291735B (en) * 2002-01-28 2007-12-21 Nanya Technology Corp Method for forming bottle-shaped trench in semiconductor substrate
US6846746B2 (en) * 2002-05-01 2005-01-25 Applied Materials, Inc. Method of smoothing a trench sidewall after a deep trench silicon etch process
DE10226583B4 (en) 2002-06-14 2010-07-08 Qimonda Ag DRAM memory cell for fast read / write access and memory cell array
DE60228856D1 (en) * 2002-12-04 2008-10-23 St Microelectronics Srl Process for producing microchannels in an integrated structure
US6696344B1 (en) * 2003-03-10 2004-02-24 Nanya Technology Corporation Method for forming a bottle-shaped trench
US6913968B2 (en) * 2003-07-30 2005-07-05 International Business Machines Corporation Method and structure for vertical DRAM devices with self-aligned upper trench shaping
US6967136B2 (en) * 2003-08-01 2005-11-22 International Business Machines Corporation Method and structure for improved trench processing
US6790743B1 (en) * 2003-08-07 2004-09-14 Macronix International Co., Ltd. [Method to relax alignment accuracy requirement in fabrication for integrated circuit]
US6953723B2 (en) * 2004-02-02 2005-10-11 Nanya Technology Corporation Method for forming bottle shaped trench
US7041553B2 (en) * 2004-06-02 2006-05-09 International Business Machines Corporation Process for forming a buried plate
US7157328B2 (en) * 2005-01-31 2007-01-02 Infineon Technologies Ag Selective etching to increase trench surface area
US7628932B2 (en) * 2006-06-02 2009-12-08 Micron Technology, Inc. Wet etch suitable for creating square cuts in si
US7709341B2 (en) 2006-06-02 2010-05-04 Micron Technology, Inc. Methods of shaping vertical single crystal silicon walls and resulting structures
US7625776B2 (en) 2006-06-02 2009-12-01 Micron Technology, Inc. Methods of fabricating intermediate semiconductor structures by selectively etching pockets of implanted silicon
US20090072355A1 (en) * 2007-09-17 2009-03-19 International Business Machines Corporation Dual shallow trench isolation structure
CN102201371A (en) * 2010-03-26 2011-09-28 中芯国际集成电路制造(上海)有限公司 Trench manufacturing method
US8288759B2 (en) * 2010-08-04 2012-10-16 Zhihong Chen Vertical stacking of carbon nanotube arrays for current enhancement and control
CN102810480B (en) * 2011-06-02 2016-01-06 中芯国际集成电路制造(北京)有限公司 The manufacture method of semiconductor device
KR102509915B1 (en) 2015-08-31 2023-03-15 삼성전자주식회사 Semiconductor memory device
CN107403726B (en) * 2016-05-20 2019-12-27 中芯国际集成电路制造(天津)有限公司 Method for manufacturing semiconductor device

Family Cites Families (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4171242A (en) * 1976-12-17 1979-10-16 International Business Machines Corporation Neutral pH silicon etchant for etching silicon in the presence of phosphosilicate glass
US4397075A (en) 1980-07-03 1983-08-09 International Business Machines Corporation FET Memory cell structure and process
JPS6156446A (en) 1984-08-28 1986-03-22 Toshiba Corp Semiconductor device and manufacture thereof
JPS61135151A (en) 1984-12-05 1986-06-23 Mitsubishi Electric Corp Semiconductor memory
US4702795A (en) * 1985-05-03 1987-10-27 Texas Instruments Incorporated Trench etch process
JPS6266661A (en) * 1985-09-19 1987-03-26 Oki Electric Ind Co Ltd Forming large capacity memory cell
JPS632322A (en) * 1986-06-23 1988-01-07 Shindengen Electric Mfg Co Ltd Removal of projection of anisotropical etching surface of silicon semiconductor
JP2534273B2 (en) * 1987-09-07 1996-09-11 富士通株式会社 Semiconductor device
JPH0414868A (en) * 1990-05-09 1992-01-20 Hitachi Ltd Semiconductor memory and manufacture thereof
DE4037202A1 (en) 1990-11-22 1992-05-27 Asea Brown Boveri Forming trenches in single crystal silicon@ wafers - includes forming etching mask contg. parallelogram shaped window on (110) wafer face, anisotropically etching, etc.
US5207866A (en) 1991-01-17 1993-05-04 Motorola, Inc. Anisotropic single crystal silicon etching solution and method
JPH05109984A (en) 1991-05-27 1993-04-30 Mitsubishi Electric Corp Semiconductor device and its manufacture
JPH0637275A (en) 1992-07-13 1994-02-10 Toshiba Corp Semiconductor memory and manufacture thereof
US5583368A (en) * 1994-08-11 1996-12-10 International Business Machines Corporation Stacked devices
US6066571A (en) * 1997-01-10 2000-05-23 Kabushiki Kaisha Toshiba Method of preparing semiconductor surface
JP3077630B2 (en) * 1997-06-05 2000-08-14 日本電気株式会社 Semiconductor device and manufacturing method thereof
US6008104A (en) * 1998-04-06 1999-12-28 Siemens Aktiengesellschaft Method of fabricating a trench capacitor with a deposited isolation collar
US6018174A (en) * 1998-04-06 2000-01-25 Siemens Aktiengesellschaft Bottle-shaped trench capacitor with epi buried layer

Cited By (26)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6417063B1 (en) * 2000-06-22 2002-07-09 Infineon Technologies Richmond, Lp Folded deep trench capacitor and method
DE10317151B4 (en) * 2002-04-12 2011-08-11 Qimonda AG, 81739 Etching process for sinking polysilicon in trench structures of a DRAM memory cell
US20040152317A1 (en) * 2002-11-29 2004-08-05 Joern Luetzen Method and structures for increasing the structure density and the storage capacitance in a semiconductor wafer
US6969648B2 (en) * 2003-06-25 2005-11-29 International Business Machines Corporation Method for forming buried plate of trench capacitor
US20050009268A1 (en) * 2003-06-25 2005-01-13 International Business Machines Corporation Method for forming buried plate of trench capacitor
US20050176256A1 (en) * 2004-02-10 2005-08-11 Infineon Technologies Ag Method for expanding a trench in a semiconductor structure
DE102004006545B3 (en) * 2004-02-10 2005-08-11 Infineon Technologies Ag Method for expanding a trench in a semiconductor structure
US7157382B2 (en) * 2004-02-10 2007-01-02 Infineon Technologies Ag Method for expanding a trench in a semiconductor structure
US20050215007A1 (en) * 2004-03-26 2005-09-29 International Business Machines Corporation Method and structure for enhancing trench capacitance
US7115934B2 (en) * 2004-03-26 2006-10-03 International Business Machines Corporation Method and structure for enhancing trench capacitance
US9068274B1 (en) 2005-03-15 2015-06-30 WD Media, LLC Electrochemical etching
US20060207889A1 (en) * 2005-03-15 2006-09-21 Norbert Staud Electrochemical etching
US20060207890A1 (en) * 2005-03-15 2006-09-21 Norbert Staud Electrochemical etching
US7569490B2 (en) * 2005-03-15 2009-08-04 Wd Media, Inc. Electrochemical etching
US20080050849A1 (en) * 2006-02-10 2008-02-28 International Business Machines Corporation Method to eliminate arsenic contamination in trench capacitors
US7521748B2 (en) 2006-02-10 2009-04-21 International Business Machines Corporation Method to eliminate arsenic contamination in trench capacitors
US20080035978A1 (en) * 2006-02-10 2008-02-14 International Business Machines Corporation Method to eliminate arsenic contamination in trench capacitors
US7294554B2 (en) * 2006-02-10 2007-11-13 International Business Machines Corporation Method to eliminate arsenic contamination in trench capacitors
US20060091441A1 (en) * 2006-02-10 2006-05-04 Fleming Marshall J Jr Method to eliminate arsenic contamination in trench capacitors
US20090170331A1 (en) * 2007-12-27 2009-07-02 International Business Machines Corporation Method of forming a bottle-shaped trench by ion implantation
US20120086103A1 (en) * 2010-10-07 2012-04-12 International Business Machines Corporation Technique to create a buried plate in embedded dynamic random access memory device
US8236710B2 (en) * 2010-10-07 2012-08-07 International Business Machines Corporation Technique to create a buried plate in embedded dynamic random access memory device
US8563446B2 (en) 2010-10-07 2013-10-22 International Business Machines Corporation Technique to create a buried plate in embedded dynamic random access memory device
US20140061868A1 (en) * 2012-08-30 2014-03-06 Fuji Electric Co., Ltd. Method of manufacturing a semiconductor device and a semiconductor device
US9147579B2 (en) * 2012-08-30 2015-09-29 Fuji Electric Co., Ltd. Method of manufacturing a semiconductor device and a semiconductor device
US9023708B2 (en) * 2013-04-19 2015-05-05 United Microelectronics Corp. Method of forming semiconductor device

Also Published As

Publication number Publication date
JP2003501834A (en) 2003-01-14
EP1186028A1 (en) 2002-03-13
TW471105B (en) 2002-01-01
KR100708024B1 (en) 2007-04-16
WO2000075984A1 (en) 2000-12-14
CN1354889A (en) 2002-06-19
US6426254B2 (en) 2002-07-30
KR20020010682A (en) 2002-02-04

Similar Documents

Publication Publication Date Title
US6426254B2 (en) Method for expanding trenches by an anisotropic wet etch
US6566273B2 (en) Etch selectivity inversion for etching along crystallographic directions in silicon
KR100787685B1 (en) Method of making a buried strap for a trench capacitor
US6297088B1 (en) Method for forming a deep trench capacitor of a dram cell
US7893480B2 (en) Trench memory with self-aligned strap formed by self-limiting process
US6140175A (en) Self-aligned deep trench DRAM array device
US5814547A (en) Forming different depth trenches simultaneously by microloading effect
US6495411B1 (en) Technique to improve deep trench capacitance by increasing surface thereof
US6967136B2 (en) Method and structure for improved trench processing
EP1124258A2 (en) Reduction of orientation dependent oxidation for vertical sidewalls of semiconductor substrates
US6110792A (en) Method for making DRAM capacitor strap
KR100537584B1 (en) Method for forming buried plate of trench capacitor
JP3229279B2 (en) Method of forming trench buried strap
US6458647B1 (en) Process flow for sacrificial collar with poly mask
US6638813B1 (en) Method of forming a composite spacer to eliminate polysilicon stringers between elements in a pseudo SRAM cell
US6420750B1 (en) Structure and method for buried-strap with reduced outdiffusion
US7157328B2 (en) Selective etching to increase trench surface area
US6930345B2 (en) Increase in deep trench capacitance by a central ground electrode
US20020018377A1 (en) Method for increasing the trench capacitance
US7094658B2 (en) 3-stage method for forming deep trench structure and deep trench capacitor
EP0949674A2 (en) Method of forming buried strap for trench capacitor
KR100343351B1 (en) Deep trench­based dram and method of fabricating
US7026210B2 (en) Method for forming a bottle-shaped trench

Legal Events

Date Code Title Description
AS Assignment

Owner name: INFINEON TECHNOLOGIES NORTH AMERICA CORPORATION, C

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MICHAELIS, ALEXANDER;REEL/FRAME:010520/0499

Effective date: 19991129

Owner name: INFINEON TECHNOLOGIES NORTH AMERICA CORPORATION, C

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:KUDELKA, STEPHEN;REEL/FRAME:010525/0209

Effective date: 19991206

Owner name: INFINEON TECHNOLOGIES NORTH AMERICA CORPORATION, C

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:TOBBEN, DIRK;REEL/FRAME:010525/0244

Effective date: 19990826

AS Assignment

Owner name: INFINEON TECHNOLOGIES AG, GERMANY

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INFINEON TECHNOLOGIES NORTH AMERICA CORP.;REEL/FRAME:012984/0433

Effective date: 20020530

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

AS Assignment

Owner name: QIMONDA AG,GERMANY

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INFINEON TECHNOLOGIES AG;REEL/FRAME:023768/0001

Effective date: 20060425

Owner name: QIMONDA AG, GERMANY

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INFINEON TECHNOLOGIES AG;REEL/FRAME:023768/0001

Effective date: 20060425

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12

AS Assignment

Owner name: INFINEON TECHNOLOGIES AG, GERMANY

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:QIMONDA AG;REEL/FRAME:035623/0001

Effective date: 20141009

AS Assignment

Owner name: POLARIS INNOVATIONS LIMITED, IRELAND

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INFINEON TECHNOLOGIES AG;REEL/FRAME:036539/0196

Effective date: 20150708