US20010009385A1 - Delay device having a delay lock loop and method of calibration thereof - Google Patents

Delay device having a delay lock loop and method of calibration thereof Download PDF

Info

Publication number
US20010009385A1
US20010009385A1 US09/766,952 US76695201A US2001009385A1 US 20010009385 A1 US20010009385 A1 US 20010009385A1 US 76695201 A US76695201 A US 76695201A US 2001009385 A1 US2001009385 A1 US 2001009385A1
Authority
US
United States
Prior art keywords
signal
terminal
delay
input terminal
output terminal
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/766,952
Other versions
US6400197B2 (en
Inventor
Jiin Lai
Hsin-Chieh Lin
Kuo-Ping Liu
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Via Technologies Inc
Original Assignee
Via Technologies Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Via Technologies Inc filed Critical Via Technologies Inc
Assigned to VIA TECHNOLOGIES, INC. reassignment VIA TECHNOLOGIES, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: LAI, JIIN, LIN, HSIN-CHIEH, LIU, KUO-PING
Publication of US20010009385A1 publication Critical patent/US20010009385A1/en
Application granted granted Critical
Publication of US6400197B2 publication Critical patent/US6400197B2/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F5/00Methods or arrangements for data conversion without changing the order or content of the data handled
    • G06F5/06Methods or arrangements for data conversion without changing the order or content of the data handled for changing the speed of data flow, i.e. speed regularising or timing, e.g. delay lines, FIFO buffers; over- or underrun control therefor
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F1/00Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
    • G06F1/04Generating or distributing clock signals or signals derived directly therefrom
    • G06F1/10Distribution of clock signals, e.g. skew
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/08Details of the phase-locked loop
    • H03L7/081Details of the phase-locked loop provided with an additional controlled phase shifter
    • H03L7/0812Details of the phase-locked loop provided with an additional controlled phase shifter and where no voltage or current controlled oscillator is used
    • H03L7/0814Details of the phase-locked loop provided with an additional controlled phase shifter and where no voltage or current controlled oscillator is used the phase shifting device being digitally controlled
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/08Details of the phase-locked loop
    • H03L7/081Details of the phase-locked loop provided with an additional controlled phase shifter
    • H03L7/0812Details of the phase-locked loop provided with an additional controlled phase shifter and where no voltage or current controlled oscillator is used
    • H03L7/0816Details of the phase-locked loop provided with an additional controlled phase shifter and where no voltage or current controlled oscillator is used the controlled phase shifter and the frequency- or phase-detection arrangement being connected to a common input
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F2205/00Indexing scheme relating to group G06F5/00; Methods or arrangements for data conversion without changing the order or content of the data handled
    • G06F2205/10Indexing scheme relating to groups G06F5/10 - G06F5/14
    • G06F2205/104Delay lines

Definitions

  • the present invention relates to a signal delay device and a method of calibrating the delay period. More particularly, the present invention relates to a signal delay device having an internal delay lock loop for calibrating the delay interval.
  • FIG. 1 illustrates a conventional timing diagram of data transmission using a clock.
  • signal DAT represents transmission data
  • signal CLK represents the waveform of a system clock. Since the data signal DAT varies according to the clock signal CLK, the receiving terminal of a device is able to receive the data signal correctly.
  • this method is only suitable for the transmission of data in earlier operating system. As the operating frequency of a system increases, precision of data transmission is difficult to maintain in the same way so as to lead to many possible system problems.
  • FIG. 2 illustrates a circuit block diagram of a conventional data transmission system using a clock signal.
  • a transmission device 210 transmits data signals DAT to a receiving device 220 through a transmission line 230 .
  • signal is delayed due to the buffer 214 inside the transmission device 210 , the buffer 224 inside the receiving device 220 and the transmission line 230 (flight time).
  • the flip-flop 212 inside the transmission device 210 and the flip-flop 222 inside the receiving device 220 both use the clock signal CLK to latch-up the data.
  • the clock signal CLK propagating through the transmission line 240 results in clock skew due to the delay in the circuit.
  • FIG. 3A illustrates a circuit block diagram of a conventional data transmission system with data strobe.
  • FIG. 3B illustrates a timing diagram showing data strobe and data line waveform.
  • the flip-flop 316 inside the transmission device 310 converts a clock signal CLK into a data strobe signal DS.
  • Data signal DAT is sent accompanied by the data strobe signals DS.
  • the flip-flop 322 inside the receiving device 320 receives data according to the data strobe signal DS. Hence, delay T buffer for the buffers and flight time on the transmission line T flight are eliminated.
  • both the rising edge and the falling edge of the data strobe signal DS can be used for data transmission.
  • the system is capable of operation in a double data rate (DDR) mode, for example, in DDR SDRAM (synchronous dynamic random access memory).
  • DDR double data rate
  • DDR SDRAM synchronous dynamic random access memory
  • data signal DAT and data strobe signal DS are generated and transmitted from the transmission terminal synchronously.
  • data signal DAT and data strobe signal DS are transmitted from the transmitting terminal at the rising or falling edge of a clock signal.
  • delay time T buffer of the buffers and delay time T flight of the transmission line are balanced, and skew between the data signal DAT and data strobe signal DS is minimized.
  • Timing sequence of the signal transmission is shown in FIG. 3B.
  • the data strobe signal DS must be delayed for a period of time at the receiving device 320 to ensure data accuracy.
  • FIG. 4A illustrates a block diagram showing the addition of a data delay element at the receiving terminal of a conventional data transmission system.
  • FIG. 4B illustrates a timing diagram of data strobe signal, data signal and delayed data strobe signal.
  • the rising edge and the falling edge of the data strobe signal DS that trigger the flip-flop 422 are within the stable portion of the data signal DAT. Hence, the flip-flop 422 is able to latch-up the data precisely.
  • a winding circuit line on a printed circuit board can be used to increase transmission time.
  • passive devices inside an integrated circuit can be used as a delay element.
  • both types of delay elements are not so suitable for forming a high efficiency circuit. Winding a long circuit line on a printed circuit board will occupy a large area, and hence will decrease the level of integration. Due to circuit fabrication, the same passive delay elements inside an integrated circuit share different delay time.
  • the maximum delay time in a delay element can be twice the minimum delay time. For example, if the intended delay time of a delay element is 1 ns, delay time of the actual delay element may vary from 0.67 ns to 2 ns.
  • Factors that affect the amount of delay D ds 13 da between data strobe signal DS and data signal DAT includes: 1. Skew between data strobe signal DS and data signal DAT from the transmission terminal to the receiving terminal ( ⁇ s); 2. Delay caused by the delay element (sd). Hence, the amount of total delay D ds — da between data strobe signal DS and data signal DAT is ⁇ s+sd.
  • Factors that affect signal skew ⁇ s includes: various differences among output buffers, layout on a printed circuit board, threshold voltage of output buffers, setup time and hold time for flip-flops and so on.
  • factors that affect the delay time of a delay element includes: design of the delay element, temperature, humidity, voltage, CPU operating frequency, electromagnetic interference and so on.
  • factors that affect the delay time of a delay element includes: design of the delay element, temperature, humidity, voltage, CPU operating frequency, electromagnetic interference and so on.
  • the amount of delay is different for different operating frequencies such as 66 Mhz, 75 Mhz, 83 Mhz, 100 Mhz, 133 Mhz and higher.
  • clock signal cycle is shortened and tolerable error range is reduced.
  • the receiving terminal latches inaccurate data such that the system can not operate normally Moreover, even if an accurate delay value is estimated, the delay value may still vary according to changes in other factors such as temperature, voltage, frequency or electromagnetic interference. Hence, ⁇ s and sd may vary and the calculated value may again fall outside the best margin.
  • the data strobe signal DS is delayed one quarter cycle of the clock signal cycle CLK no matter what the reference clock frequency is.
  • the delayed data strobe signal DS always starts on the mid-portion of the positive half cycle or negative half cycle of the clock signal CLK. Hence, accurate data is always obtained.
  • FIG. 5 illustrates a circuit block diagram showing a conventional technique for generating a quarter clock cycle delay.
  • the delay elements 511 , 512 , 513 , 514 , the phase detector 520 , the counter 530 together constitute a delay lock loop.
  • the delay lock loop can substantially equalize the phase of the signal at the two input terminals I 1 and I 2 of the phase detector 520 .
  • All the delay elements 511 , 512 , 513 , 514 and 515 have identical delay characteristics. In other words, when each delay element is set with the same delay parameter through its control terminal C, each delay element will produce the same amount of signal delay.
  • delay elements 511 , 512 , 513 and 514 By properly selecting delay elements 511 , 512 , 513 and 514 , a signal from the input terminal I 1 of the phase detector 520 with the delay lock loop being stabilized is delayed by one cycle of the clock CLK. Because all the delay elements 511 , 512 , 513 and 514 have identical characteristics, delay time of each delay element is one quarter cycle of a clock signal. The delay element 515 is used to delay the data strobe signal DS on a receiving terminal.
  • each delay element has to occupy a certain area, total area occupation of the delay elements on a silicon chip is large. Moreover, in a modern computer system, several clock frequencies are used. Since each clock frequency requires a set of delay lock loop, all the delay elements on a chip occupy a significant area.
  • One object of the present invention is to provide a delay device capable of accurately controlling delay time and working in different operating frequencies. In addition, delay is hardly affected by external factors.
  • a second object of this invention is to provide an inexpensive delay device that occupies a small chip area.
  • a third object of this invention is to provide a delay device having a delay lock loop capable of calibrating delay time to a precise value.
  • the invention provides a delay device having a delay lock loop therein capable of receiving an external input signal and outputting a delayed signal.
  • the delay device comprises a phase detector, a counter and a delay element.
  • the phase detector has a first input terminal, a second input terminal and an output terminal, wherein the first input terminal receives a complementary signal of a reference signal.
  • the counter has an input terminal and an output terminal, wherein the input terminal is coupled to the output terminal of the phase detector for changing a count value at its output terminal.
  • the delay element has an input terminal, an output terminal and a control terminal. The input terminal receives either the external input signal or the reference signal, the output terminal is coupled to the second input terminal of the phase detector, the output terminal outputs the delayed signal, the control terminal is coupled to the output terminal of the counter, and the counter value determines a pre-defined period between the external input signal and the delayed signal such that the external input signal is delayed by the delay period as the delayed signal output.
  • the present invention further provides a method of calibrating a delay parameter.
  • a phase detector and a counter are provided, wherein the phase detector has a first input terminal, a second input terminal and an output terminal.
  • a reference signal and a complementary reference signal are then further provided.
  • the reference signal is sent into the delay element to produce a delayed reference signal.
  • the delayed reference signal is transmitted from the delay element to the first input terminal of the phase detector and transmitting the complementary reference signal to the second input terminal of the phase detector.
  • a count value for the counter is then changed according to a output signal on the output terminal of the phase detector; and the delay parameter is obtained according to the counter value while signal phases at the two input terminals of the phase detector become substantially identical.
  • to maintain the delay time of the delay element at a fixed value can be achieved by maintaining the calculated value at the output terminal of the counter.
  • the delay time of the delay device is calibrated by changing the state of the selection signal.
  • the phase detector, the counter, the delay element together form a delay lock loop circuit, such that the phases of the signals at the two input terminals of the phase detector become substantially identical.
  • changing the state of the selection signal is capable of outputting precisely delayed signal for the delay device.
  • FIG. 1 illustrates a conventional timing diagram of data transmission using a clock signal
  • FIG. 2 illustrates a circuit block diagram of a conventional data transmission system using a clock signal
  • FIG. 3A illustrates a circuit block diagram of a conventional data transmission system with data strobe
  • FIG. 3B illustrates a timing diagram showing data strobe and data line waveform
  • FIG. 4A illustrates a block diagram showing the addition of a data delay element at the receiving terminal of a conventional data transmission system
  • FIG. 4B illustrates a timing diagram of data strobe signal, data signal and delayed data strobe signal
  • FIG. 5 illustrates a circuit block diagram showing a conventional technique for generating a quarter clock cycle delay
  • FIG. 6A illustrates a block diagram showing a delay device having a delay lock loop circuit according to a first preferred embodiment of this invention
  • FIG. 6B illustrates a timing diagram of the signals in FIG. 6A
  • FIG. 7 illustrates a block diagram showing a delay device having a delay lock loop circuit according to a second preferred embodiment of this invention.
  • FIG. 8 illustrates a block diagram showing a delay device having a delay lock loop circuit according to a third preferred embodiment of this invention.
  • FIG. 6A illustrates a block diagram showing a delay device having a delay lock loop circuit according to a first preferred embodiment of this invention.
  • FIG. 6B illustrates a timing diagram of the signals in FIG. 6A.
  • the delay device 600 includes a multiplexer 610 , a phase detector 620 , a counter 630 , a delay element 640 and an inverter 650 .
  • Principle function of the delay device 600 is to receive a data strobe signal DS and then output a delayed data strobe signal from DOUT. Total delays are caused by the delay within the multiplexer 610 and the delay within the delay element 640 . However, delay is mainly calibrated by changing some parameters of the delay element 640 .
  • the phase detector 620 , the counter 630 and the delay element 640 together form a delay lock loop.
  • a signal CLKX 2 is used as a reference signal for determining the delay parameters of the delay element 640 .
  • the data strobe signal DS is generated according to a clock signal CLK (not shown). In addition, the reference signal CLKX 2 has frequency an integral multiple times higher than the clock signal CLK.
  • the data strobe signal DS and signal CLKX 2 are fed into the input terminal A and the input terminal B of the multiplexer 610 respectively.
  • the multiplexer 610 also receives a calibration signal (CAL). By changing the state of the calibration signal CAL, either the data strobe signal DS or the signal CLKX 2 is directed to the output terminal Y of the multiplexer 610 .
  • the multiplexed signal at the output terminal of the multiplexer 610 is transmitted to the input terminal I of the delay element 640 . After a pre-defined period, signal is output from the delay elements 640 via its output terminal 0 .
  • the delay period is controlled by an input parameter submitted to the control terminal C.
  • the delay element 640 is constructed by connecting a plurality of buffers in series. Hence, by changing the number of serially connected buffers, signal delay time can be modified.
  • the complementary reference signal ⁇ overscore (CLKX 2 ) ⁇ of CLKX 2 inverted by the inverter 650 is sent to the input terminal I 1 of the phase detector 620 .
  • Signal DOUT from the output terminal O of the delay element 640 is returned to the input terminal I 2 of the phase detector 620 .
  • Signal at the UP/DN terminal of the phase detector 620 is transmitted to the counter 630 .
  • the signal coming from the UP/DN terminal of the phase detector 620 will change according to the difference in phase between the signal ⁇ overscore (CLKX 2 ) ⁇ and the signal DOUT at the respective input terminals I 1 and I 2 so as to either increase or decrease the value inside the counter 630 .
  • the counter 630 has a terminal for receiving ;a control signal CAL that can stop the counting.
  • the value obtained from the counter 630 can serve as a delay parameter.
  • the delay parameter is sent to the control terminal C of the delay element 640 so that delay time of the delay element 640 is determined.
  • the device 600 Before the operation of the delay device 600 , the device 600 must be calibrated to determine the delay time of the delay element 640 .
  • signaling state of CAL can be changed so that signal CLKX 2 is sent to the delay element 640 from the multiplexer 610 .
  • the value inside the counter 630 is changed according to the control of the phase detector 620 .
  • the phase detector 620 , the counter 630 and the delay element 640 together form a closed loop capable of equalizing or closing the phase between the signals at the input terminals I 1 and 12 of the phase detector 620 .
  • phase of signal ⁇ overscore (CLKX 2 ) ⁇ and signal DOUT are substantially identical.
  • the clock signal CLK is a timing signal for the system. Since the data strobe signal DS is generated according to the clock signal CLK, data strobe DS and clock signal CLK are synchronous to each other.
  • the signal CLKX 2 has a frequency that is an integral multiple of the clock signal CLK. In this embodiment, the signal CLKX 2 has a cycle time which is only half that of the clock signal CLK. When the clock cycle of the clock signal CLK is Tc, clock cycle of the signal CLKX 2 is Tc/2. Furthermore, signal ⁇ overscore (CLKX 2 ) ⁇ is the complementary signal of CLKX 2 .
  • DOUT is the signal from the delay element 640 after signal CLKX 2 is delayed for a predefined period inside the delay element 640 .
  • signal CLKX 2 is delayed by Tc/4 (for example, for DDR(double date rate) memory), for getting an identical phase with the signal ⁇ overscore (CLKX 2 ) ⁇ .
  • the delay time inside the delay element 640 is exactly Tc/4 or one quarter cycle of the clock signal CLK.
  • state of the signal CAL is changed so that data strobe signal DS is directed to the delay element 640 via the output terminal Y of the multiplexer 610 , and the counter 630 is stopped so that the final value is retained.
  • the delay device 600 is capable of accurately outputting from DOUT a data strobe signal DS delayed by a quarter cycle of CLK.
  • signal CAL is also capable of controlling the phase detector 620 or the delay element 640 such that the phase detector 620 is inactivated or the delay parameter is maintained inside the delay element 640 .
  • phase detector 620 , the counter 630 and the delay element 640 no longer form a closed loop and the delay time through the delay element 640 remains unchanged. Hence, a signal delayed by a quarter clock cycle CLK can be sent out the data strobe signal DS transits through the delay device 600 .
  • delay parameter calibration can be carried out while the computer system boots. Furthermore, if DDR SDRAM is used, the delay parameter calibration can be conducted during the refresh cycle of the SDRAM.
  • FIGS. 7 and 8 illustrate block diagrams showing a delay device having a delay lock loop circuit according to a second and a third preferred embodiment of this invention respectively.
  • the differences among the first, second and third embodiments of this invention lie in the positions of the inverters. Since identical functional and operational principles are used in all these embodiments, detail description is not repeated here.
  • the inverter 850 is located between the multiplexer 610 and the delay element 640 . Therefore, signal input into the multiplexer 610 must be a complementary signal of the data strobe signal DS in order to produce correct delayed data strobe signal at the output terminal of the delay element 640 .
  • the advantages of having a delay lock loop control circuit inside a delay device includes:
  • the present invention can accurately control the delay time.
  • the delay time is rather stable and is hardly affected by external factors.
  • the present invention reduces area occupation of the delay device on the chip.

Abstract

A signal delay device having an internal delay lock loop for calibrating the delay interval. The signal delay device receives an input signal and then outputs the signal after a pre-defined delay period. The input signal varies according to a reference clock signal, and the required delay period is a quarter cycle of the clock signal. The delay device includes a multiplexer, an inverter, a phase detector, a counter and a delay element. During calibration, the phase detector, the counter and the delay element form a delay lock loop that can set up the delay time automatically.

Description

    CROSS-REFERENCE TO RELATED APPLICATION
  • This application claims the priority benefit of Taiwan application serial no. 89101270, filed Jan. 26, 2000. [0001]
  • BACKGROUND OF THE INVENTION
  • 1. Field of Invention [0002]
  • The present invention relates to a signal delay device and a method of calibrating the delay period. More particularly, the present invention relates to a signal delay device having an internal delay lock loop for calibrating the delay interval. [0003]
  • 2. Description of Related Art [0004]
  • Due to the rapid progress in semiconductor technologies, computational capability of a computer increases at a tremendous pace. At present, most computers are constructed using digital circuits. Synchronization among various internal devices is achieved using one or more reference clock signals such that various devices cooperate each other. In earlier computer system, data can be easily transferred among internal devices because the operating speed is low. [0005]
  • FIG. 1 illustrates a conventional timing diagram of data transmission using a clock. In FIG. 1, signal DAT represents transmission data and signal CLK represents the waveform of a system clock. Since the data signal DAT varies according to the clock signal CLK, the receiving terminal of a device is able to receive the data signal correctly. However, this method is only suitable for the transmission of data in earlier operating system. As the operating frequency of a system increases, precision of data transmission is difficult to maintain in the same way so as to lead to many possible system problems. [0006]
  • FIG. 2 illustrates a circuit block diagram of a conventional data transmission system using a clock signal. As shown in FIG. 2, a [0007] transmission device 210 transmits data signals DAT to a receiving device 220 through a transmission line 230. During transmission, signal is delayed due to the buffer 214 inside the transmission device 210, the buffer 224 inside the receiving device 220 and the transmission line 230 (flight time). In addition, the flip-flop 212 inside the transmission device 210 and the flip-flop 222 inside the receiving device 220 both use the clock signal CLK to latch-up the data. The clock signal CLK propagating through the transmission line 240 results in clock skew due to the delay in the circuit. In an actual digital system, there can be a total signal delay of 2˜3 ns (nano-second) from the transmitting terminal to the receiving terminal. Due to the above consideration, data holding time on data line must be extended for accurate transmission of data through the circuit. In consequence, it is difficult to raise clock frequency and data transmission rate.
  • To reduce clock delay and data loss problem during data transmission, data strobe signals are introduced. FIG. 3A illustrates a circuit block diagram of a conventional data transmission system with data strobe. FIG. 3B illustrates a timing diagram showing data strobe and data line waveform. As shown in FIG. 3A, the flip-[0008] flop 316 inside the transmission device 310 converts a clock signal CLK into a data strobe signal DS. Data signal DAT is sent accompanied by the data strobe signals DS. The flip-flop 322 inside the receiving device 320 receives data according to the data strobe signal DS. Hence, delay Tbuffer for the buffers and flight time on the transmission line Tflight are eliminated. Furthermore, both the rising edge and the falling edge of the data strobe signal DS can be used for data transmission. In other words, the system is capable of operation in a double data rate (DDR) mode, for example, in DDR SDRAM (synchronous dynamic random access memory). If skew of the data strobe signal DS between the transmission terminal and the receiving terminal can be disregarded, transmission speed is limited by the setup and hold time of the flip-flop 322 inside the receiving device 320 only. In general, the setup time is about 0.5 ns and hold time is about 0.5 ns.
  • In real applications, data signal DAT and data strobe signal DS are generated and transmitted from the transmission terminal synchronously. In other words, data signal DAT and data strobe signal DS are transmitted from the transmitting terminal at the rising or falling edge of a clock signal. By having the same delay trace, delay time T[0009] buffer of the buffers and delay time Tflight of the transmission line are balanced, and skew between the data signal DAT and data strobe signal DS is minimized. Timing sequence of the signal transmission is shown in FIG. 3B. However, since data access is carried out at the rising edge or falling edge of a data strobe signal DS, the data strobe signal DS must be delayed for a period of time at the receiving device 320 to ensure data accuracy.
  • FIG. 4A illustrates a block diagram showing the addition of a data delay element at the receiving terminal of a conventional data transmission system. FIG. 4B illustrates a timing diagram of data strobe signal, data signal and delayed data strobe signal. As shown in FIGS. 4A and 4B, the rising edge and the falling edge of the data strobe signal DS that trigger the flip-[0010] flop 422 are within the stable portion of the data signal DAT. Hence, the flip-flop 422 is able to latch-up the data precisely.
  • There are a few types of delay elements. For example, a winding circuit line on a printed circuit board can be used to increase transmission time. Alternatively, passive devices inside an integrated circuit can be used as a delay element. However, both types of delay elements are not so suitable for forming a high efficiency circuit. Winding a long circuit line on a printed circuit board will occupy a large area, and hence will decrease the level of integration. Due to circuit fabrication, the same passive delay elements inside an integrated circuit share different delay time. The maximum delay time in a delay element can be twice the minimum delay time. For example, if the intended delay time of a delay element is 1 ns, delay time of the actual delay element may vary from 0.67 ns to 2 ns. [0011]
  • The design of delay element is rather difficult because too much or too little delay for the data strobe signal will lead to the interception of inaccurate data. In fact, accuracy of received data depends on whether the amount of delay (D[0012] ds da) between the data strobe signal DS and the data signal DAT is appropriate. In other words, accuracy depends on whether the rising or falling edge of the data strobe signal DS resides within a stable portion for reading data signal DAT.
  • Factors that affect the amount of delay D[0013] ds 13 da between data strobe signal DS and data signal DAT includes: 1. Skew between data strobe signal DS and data signal DAT from the transmission terminal to the receiving terminal (ρs); 2. Delay caused by the delay element (sd). Hence, the amount of total delay Dds da between data strobe signal DS and data signal DAT is ρs+sd. Factors that affect signal skew ρs includes: various differences among output buffers, layout on a printed circuit board, threshold voltage of output buffers, setup time and hold time for flip-flops and so on. On the other hand, factors that affect the delay time of a delay element includes: design of the delay element, temperature, humidity, voltage, CPU operating frequency, electromagnetic interference and so on. For example, due to the dynamic influence by various factors, there is a possible delay of between 0.5˜1.8 ns for a 66 Mhz system. Furthermore, the amount of delay is different for different operating frequencies such as 66 Mhz, 75 Mhz, 83 Mhz, 100 Mhz, 133 Mhz and higher. In general, as the operating frequency is increased, clock signal cycle is shortened and tolerable error range is reduced. Whenever the data strobe signal DS is too long or too short, the receiving terminal latches inaccurate data such that the system can not operate normally Moreover, even if an accurate delay value is estimated, the delay value may still vary according to changes in other factors such as temperature, voltage, frequency or electromagnetic interference. Hence, ρs and sd may vary and the calculated value may again fall outside the best margin.
  • To reduce data loss or system failure, the data strobe signal DS is delayed one quarter cycle of the clock signal cycle CLK no matter what the reference clock frequency is. The delayed data strobe signal DS always starts on the mid-portion of the positive half cycle or negative half cycle of the clock signal CLK. Hence, accurate data is always obtained. [0014]
  • FIG. 5 illustrates a circuit block diagram showing a conventional technique for generating a quarter clock cycle delay. [0015]
  • As shown in FIG. 5, the [0016] delay elements 511, 512, 513, 514, the phase detector 520, the counter 530 together constitute a delay lock loop. The delay lock loop can substantially equalize the phase of the signal at the two input terminals I1 and I2 of the phase detector 520. All the delay elements 511, 512, 513, 514 and 515 have identical delay characteristics. In other words, when each delay element is set with the same delay parameter through its control terminal C, each delay element will produce the same amount of signal delay.
  • By properly selecting [0017] delay elements 511, 512, 513 and 514, a signal from the input terminal I1 of the phase detector 520 with the delay lock loop being stabilized is delayed by one cycle of the clock CLK. Because all the delay elements 511, 512, 513 and 514 have identical characteristics, delay time of each delay element is one quarter cycle of a clock signal. The delay element 515 is used to delay the data strobe signal DS on a receiving terminal.
  • Although the aforementioned method of using a delay lock loop to determine the delay parameters of a delay element can produce an accurate delay time, four delay elements are needed in the delay lock loop. Since each delay element has to occupy a certain area, total area occupation of the delay elements on a silicon chip is large. Moreover, in a modern computer system, several clock frequencies are used. Since each clock frequency requires a set of delay lock loop, all the delay elements on a chip occupy a significant area. [0018]
  • In conclusion, conventional delay element system has the following drawbacks: [0019]
  • 1. Delay time controlled by increasing the length of conductive lines is not accurate . Furthermore, long conductive lines occupy a large area on a printed circuit board. Winding circuit lines are not good for multiple frequencies. [0020]
  • 2. It is also difficult to control the accuracy of delay time by forming a delay circuit with passive devices. In addition, external factors and different operating frequencies can easily influence the delay time of the delay circuit. [0021]
  • 3. Although a delay lock loop can generate desired delay within a range of operating frequencies accurately, devices required for a delay lock loop will occupy a large chip area. To produce a delay circuit for multiple operating frequencies, many additional groups of sub-circuits are needed. [0022]
  • SUMMARY OF THE INVENTION
  • One object of the present invention is to provide a delay device capable of accurately controlling delay time and working in different operating frequencies. In addition, delay is hardly affected by external factors. [0023]
  • A second object of this invention is to provide an inexpensive delay device that occupies a small chip area. [0024]
  • A third object of this invention is to provide a delay device having a delay lock loop capable of calibrating delay time to a precise value. [0025]
  • To achieve these and other advantages and in accordance with the purpose of the invention, as embodied and broadly described herein, the invention provides a delay device having a delay lock loop therein capable of receiving an external input signal and outputting a delayed signal. The delay device comprises a phase detector, a counter and a delay element. [0026]
  • The phase detector has a first input terminal, a second input terminal and an output terminal, wherein the first input terminal receives a complementary signal of a reference signal. The counter has an input terminal and an output terminal, wherein the input terminal is coupled to the output terminal of the phase detector for changing a count value at its output terminal. The delay element has an input terminal, an output terminal and a control terminal. The input terminal receives either the external input signal or the reference signal, the output terminal is coupled to the second input terminal of the phase detector, the output terminal outputs the delayed signal, the control terminal is coupled to the output terminal of the counter, and the counter value determines a pre-defined period between the external input signal and the delayed signal such that the external input signal is delayed by the delay period as the delayed signal output. [0027]
  • In addition, the present invention further provides a method of calibrating a delay parameter. First, a phase detector and a counter are provided, wherein the phase detector has a first input terminal, a second input terminal and an output terminal. A reference signal and a complementary reference signal are then further provided. The reference signal is sent into the delay element to produce a delayed reference signal. The delayed reference signal is transmitted from the delay element to the first input terminal of the phase detector and transmitting the complementary reference signal to the second input terminal of the phase detector. A count value for the counter is then changed according to a output signal on the output terminal of the phase detector; and the delay parameter is obtained according to the counter value while signal phases at the two input terminals of the phase detector become substantially identical. According to one preferred embodiment of this invention, to maintain the delay time of the delay element at a fixed value can be achieved by maintaining the calculated value at the output terminal of the counter. [0028]
  • According to a second preferred embodiment of this invention, the delay time of the delay device is calibrated by changing the state of the selection signal. Hence, the phase detector, the counter, the delay element together form a delay lock loop circuit, such that the phases of the signals at the two input terminals of the phase detector become substantially identical. After the calibration, changing the state of the selection signal is capable of outputting precisely delayed signal for the delay device. [0029]
  • It is to be understood that both the foregoing general description and the following detailed description are exemplary, and are intended to provide further explanation of the invention as claimed. [0030]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention. In the drawings, [0031]
  • FIG. 1 illustrates a conventional timing diagram of data transmission using a clock signal [0032]
  • FIG. 2 illustrates a circuit block diagram of a conventional data transmission system using a clock signal; [0033]
  • FIG. 3A illustrates a circuit block diagram of a conventional data transmission system with data strobe; [0034]
  • FIG. 3B illustrates a timing diagram showing data strobe and data line waveform; [0035]
  • FIG. 4A illustrates a block diagram showing the addition of a data delay element at the receiving terminal of a conventional data transmission system; [0036]
  • FIG. 4B illustrates a timing diagram of data strobe signal, data signal and delayed data strobe signal; [0037]
  • FIG. 5 illustrates a circuit block diagram showing a conventional technique for generating a quarter clock cycle delay; [0038]
  • FIG. 6A illustrates a block diagram showing a delay device having a delay lock loop circuit according to a first preferred embodiment of this invention; [0039]
  • FIG. 6B illustrates a timing diagram of the signals in FIG. 6A; [0040]
  • FIG. 7 illustrates a block diagram showing a delay device having a delay lock loop circuit according to a second preferred embodiment of this invention; and [0041]
  • FIG. 8 illustrates a block diagram showing a delay device having a delay lock loop circuit according to a third preferred embodiment of this invention. [0042]
  • DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • Reference will now be made in detail to the present preferred embodiments of the invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts. [0043]
  • FIG. 6A illustrates a block diagram showing a delay device having a delay lock loop circuit according to a first preferred embodiment of this invention. FIG. 6B illustrates a timing diagram of the signals in FIG. 6A. [0044]
  • As shown in FIG. 6A, the [0045] delay device 600 includes a multiplexer 610, a phase detector 620, a counter 630, a delay element 640 and an inverter 650. Principle function of the delay device 600 is to receive a data strobe signal DS and then output a delayed data strobe signal from DOUT. Total delays are caused by the delay within the multiplexer 610 and the delay within the delay element 640. However, delay is mainly calibrated by changing some parameters of the delay element 640. The phase detector 620, the counter 630 and the delay element 640 together form a delay lock loop. A signal CLKX2 is used as a reference signal for determining the delay parameters of the delay element 640. The data strobe signal DS is generated according to a clock signal CLK (not shown). In addition, the reference signal CLKX2 has frequency an integral multiple times higher than the clock signal CLK.
  • In FIG. 6A, the data strobe signal DS and signal CLKX[0046] 2 are fed into the input terminal A and the input terminal B of the multiplexer 610 respectively. The multiplexer 610 also receives a calibration signal (CAL). By changing the state of the calibration signal CAL, either the data strobe signal DS or the signal CLKX2 is directed to the output terminal Y of the multiplexer 610. The multiplexed signal at the output terminal of the multiplexer 610 is transmitted to the input terminal I of the delay element 640. After a pre-defined period, signal is output from the delay elements 640 via its output terminal 0. The delay period is controlled by an input parameter submitted to the control terminal C. The delay element 640 is constructed by connecting a plurality of buffers in series. Hence, by changing the number of serially connected buffers, signal delay time can be modified.
  • The complementary reference signal {overscore (CLKX[0047] 2 )}of CLKX2 inverted by the inverter 650 is sent to the input terminal I1 of the phase detector 620. Signal DOUT from the output terminal O of the delay element 640 is returned to the input terminal I2 of the phase detector 620. Signal at the UP/DN terminal of the phase detector 620 is transmitted to the counter 630. The signal coming from the UP/DN terminal of the phase detector 620 will change according to the difference in phase between the signal {overscore (CLKX2 )}and the signal DOUT at the respective input terminals I1 and I2 so as to either increase or decrease the value inside the counter 630. The counter 630 has a terminal for receiving ;a control signal CAL that can stop the counting.
  • The value obtained from the [0048] counter 630 can serve as a delay parameter. The delay parameter is sent to the control terminal C of the delay element 640 so that delay time of the delay element 640 is determined.
  • Before the operation of the [0049] delay device 600, the device 600 must be calibrated to determine the delay time of the delay element 640. In carrying out the calibration, signaling state of CAL can be changed so that signal CLKX2 is sent to the delay element 640 from the multiplexer 610. In addition, the value inside the counter 630 is changed according to the control of the phase detector 620. Hence, the phase detector 620, the counter 630 and the delay element 640 together form a closed loop capable of equalizing or closing the phase between the signals at the input terminals I1 and 12 of the phase detector 620. In other words, phase of signal {overscore (CLKX2 )}and signal DOUT are substantially identical.
  • As shown in FIG. 6B, the clock signal CLK is a timing signal for the system. Since the data strobe signal DS is generated according to the clock signal CLK, data strobe DS and clock signal CLK are synchronous to each other. The signal CLKX[0050] 2 has a frequency that is an integral multiple of the clock signal CLK. In this embodiment, the signal CLKX2 has a cycle time which is only half that of the clock signal CLK. When the clock cycle of the clock signal CLK is Tc, clock cycle of the signal CLKX2 is Tc/2. Furthermore, signal {overscore (CLKX2 )}is the complementary signal of CLKX2.
  • By properly selecting a [0051] delay element 640 inside the delay device 600, signals {overscore (CLKX2)} and DOUT is stabilized and in the same phase after calibration. DOUT is the signal from the delay element 640 after signal CLKX2 is delayed for a predefined period inside the delay element 640. For example, signal CLKX2 is delayed by Tc/4 (for example, for DDR(double date rate) memory), for getting an identical phase with the signal {overscore (CLKX2)}. In other words, the delay time inside the delay element 640 is exactly Tc/4 or one quarter cycle of the clock signal CLK.
  • After delay parameter calibration, state of the signal CAL is changed so that data strobe signal DS is directed to the [0052] delay element 640 via the output terminal Y of the multiplexer 610, and the counter 630 is stopped so that the final value is retained. Hence, the delay device 600 is capable of accurately outputting from DOUT a data strobe signal DS delayed by a quarter cycle of CLK. Obviously, when the delay device 600 is operating in the normal mode, signal CAL is also capable of controlling the phase detector 620 or the delay element 640 such that the phase detector 620 is inactivated or the delay parameter is maintained inside the delay element 640. The phase detector 620, the counter 630 and the delay element 640 no longer form a closed loop and the delay time through the delay element 640 remains unchanged. Hence, a signal delayed by a quarter clock cycle CLK can be sent out the data strobe signal DS transits through the delay device 600.
  • When the [0053] delay device 600 is applied to a personal computer system, delay parameter calibration can be carried out while the computer system boots. Furthermore, if DDR SDRAM is used, the delay parameter calibration can be conducted during the refresh cycle of the SDRAM.
  • FIGS. 7 and 8 illustrate block diagrams showing a delay device having a delay lock loop circuit according to a second and a third preferred embodiment of this invention respectively. The differences among the first, second and third embodiments of this invention lie in the positions of the inverters. Since identical functional and operational principles are used in all these embodiments, detail description is not repeated here. Note that in FIG. 8, the [0054] inverter 850 is located between the multiplexer 610 and the delay element 640. Therefore, signal input into the multiplexer 610 must be a complementary signal of the data strobe signal DS in order to produce correct delayed data strobe signal at the output terminal of the delay element 640.
  • In summary, the advantages of having a delay lock loop control circuit inside a delay device includes: [0055]
  • 1. There is no need to lengthen conductive lines. Hence, the conventionally occupied area on a printed circuit board area is reduced. Moreover, delay time can be accurately controlled and the device can be applied under various operating frequencies. [0056]
  • 2. Unlike a delay device that uses passive elements, the present invention can accurately control the delay time. In addition, the delay time is rather stable and is hardly affected by external factors. [0057]
  • 3. By the addition of a phase detector and a counter, the desired delay parameter can be obtained by calibration. Therefore, the present invention reduces area occupation of the delay device on the chip. [0058]
  • It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention. In view of the foregoing, it is intended that the present invention cover modifications and variations of this invention provided they fall within the scope of the following claims and their equivalents. [0059]

Claims (16)

What is claimed is:
1. A delay device having a delay lock loop therein capable of receiving an external input signal and outputting a delayed signal, comprising:
a phase detector having a first input terminal, a second input terminal and an output terminal, wherein the first input terminal receives a complementary signal of a reference signal;
a counter having an input terminal and an output terminal, wherein the input terminal is coupled to the output terminal of the phase detector for changing a count value at its output terminal; and
a delay element having an input terminal, an output terminal and a control terminal, wherein the input terminal receives either the external input signal or the reference signal, the output terminal is coupled to the second input terminal of the phase detector, the output terminal outputs the delayed signal, the control terminal is coupled to the output terminal of the counter, and the counter value determines a pre-defined period between the external input signal and the delayed signal such that the external input signal is delayed by the delay period as the delayed signal output.
2. The delay device of
claim 1
, wherein the device further includes a multiplexer having a first input terminal, a second input terminal, an output terminal and a control terminal such that the output terminal is coupled to the input terminal of the delay element, the first inputs terminal is coupled to the external input signal, the second input terminal is coupled to the reference signal, and the control terminal is coupled to a selection signal so that when a state is selected, either the external input signal at the first input terminal or the reference input signal at the second input terminal is directed to the output terminal.
3. The delay device of
claim 2
, wherein the device further includes an inverter having an input terminal and an output terminal such that the input terminal is coupled to the reference signal for producing a complementary reference signal at the output terminal of the inverter.
4. The delay device of
claim 2
, wherein counter value is fixed when the output terminal of the multiplexer transmits the external input signal according to the state selection at the control terminal.
5. A delay device having a delay lock loop therein capable of receiving an external input signal and outputting a delayed signal, comprising:
a phase detector having a first input terminal, a second input terminal and an output terminal, wherein the first input terminal receives a reference signal;
a counter having an input terminal and an output terminal, wherein the input terminal is coupled to the output terminal of the phase detector for changing the count value at its output terminal; and
a delay element having an input terminal, an output terminal and a control terminal, wherein the input terminal receives either the external input signal or the reference signal, the output terminal outputs the delayed signal, a complementary signal of the delayed signal is coupled to the second input terminal of the phase detector, the control terminal is coupled to the output terminal of the counter, and the counter value determines a pre-defined period between the external input signal and the delayed signal such that the external input signal is delayed by the delay period as the delayed signal output.
6. The delay device of
claim 5
, wherein the device further includes a multiplexer having a first input terminal, a second input terminal, an output terminal and a control terminal such that the output terminal is coupled to the input terminal of the delay element, the first input terminal is coupled to the external input signal, the second input terminal is coupled to the reference signal, and the control terminal is coupled to a selection signal so that when a state is selected according to the selection signal, either the external input signal at the first input terminal or the reference input signal at the second input terminal is directed to the output terminal.
7. The delay device of
claim 6
, wherein counter value is fixed when the output terminal of the multiplexer transmits the external input signal according to the selected state at the control terminal.
8. The delay device of
claim 5
, wherein the device further includes an inverter having an input terminal and an output terminal such that the input terminal is coupled to the output terminal of the delay element for producing a complementary output signal at the output terminal of the inverter.
9. A delay device having a delay lock loop therein capable of receiving the complementary signal of an external input signal and outputting a delayed signal, comprising:
a phase detector having a first input terminal, a second input terminal and an output terminal, wherein the first input terminal receives a reference signal;
a counter having an input terminal and an output terminal, wherein the input terminal is coupled to the output terminal of the phase detector for changing the count value at its output terminal; and
a delay element having an input terminal, an output terminal and a control terminal, wherein the input terminal receives either the external input signal or the complementary signal of the reference signal, the output terminal outputs the delayed signal, the delayed signal is coupled to the second input terminal of the phase detector, the control terminal is coupled to the output terminal of the counter, and the counter value determines a pre-predefined period between the external input signal and the delayed signal such that the external input signal is delayed by the delay period as the delayed signal output.
10. The delay device of
claim 9
, wherein the device further includes a multiplexer having a first input terminal, a second input terminal, an output terminal and a control terminal such that the first input terminal is coupled to the complementary signal of the external input signal, the second input terminal is coupled to the reference signal, and the control terminal is coupled to a selection signal so that when a state is selected according to the selection signal, either the complementary signal of the external input signal at the first input terminal or the reference input signal at the second input terminal is directed to the output terminal.
11. The delay device of
claim 10
, wherein counter value is fixed when the output terminal of the multiplexer transmits the complementary signal of the external input signal according to the selected state at the control terminal.
12. The delay device of
claim 10
, wherein the device further includes an inverter having an input terminal and an output terminal such that the input terminal is coupled to the output terminal of the multiplexer for producing a complementary output signal to the delay element.
13. A delay device having a delay lock loop therein capable of receiving an external input signal with reference to a clock signal and outputting a delayed signal, comprising:
a multiplexer for receiving the external input signal, a reference signal, a selection signal and outputting a multiplexed signal, wherein the selection signal includes a first and a second state such that the external input signal is directed to the output terminal of the multiplexer when the selection signal is in the first state, and the reference signal is directed to the output terminal of the multiplexer when the selection signal is in the second state, and the reference signal has a frequency which is an integral multiple of the frequency of the clock signal;
an inverter for receiving the reference signal and outputting a complementary reference signal;
a phase detector having a first input terminal, a second input terminal and an output terminal, wherein the first input terminal receives the complementary reference signal;
a counter having an input terminal and an output terminal, wherein the input terminal is coupled to the output terminal of the phase detector for changing the count value at its output terminal; and
a delay element having an input terminal, an output terminal and a control terminal, wherein the input terminal receives the multiplexed signal, the output terminal is coupled to the second terminal of the phase detector, the output terminal outputs the delayed signal, the control terminal is coupled to the output terminal of the counter, and the counter value determines a pre-defined period between the external input signal and the delayed signal such that the external input signal is delayed by the delay period as the delayed signal output.
14. The delay device of
claim 13
, wherein the pre-defined period is a quarter of the clock signal cycle.
15. The delay device of
claim 13
, wherein phase of the signal at the first input terminal and phase of the signal at the second input terminal of the phase detector becomes substantially identical when the selection signal is in a first state, and the predefined period of the delay element remains fixed when the selection signal is in a second state.
16. A method of calibrating a delay parameter, comprising the steps of
providing a phase detector and a counter, wherein the phase detector has a first input terminal, a second input terminal and an output terminal;
providing a reference signal and a complementary reference signal;
sending the reference signal into the delay element to produce a delayed reference signal;
transmitting the delayed reference signal from the delay element to the first input terminal of the phase detector and transmitting the complementary reference signal to the second input terminal of the phase detector;
changing a count value for the counter according to a output signal on the output terminal of the phase detector; and
obtaining the delay parameter according to the counter value while signal phases at the two input terminals of the phase detector become substantially identical.
US09/766,952 2000-01-26 2001-01-22 Delay device having a delay lock loop and method of calibration thereof Expired - Lifetime US6400197B2 (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
TW89101270 2000-01-26
TW089101270A TW439363B (en) 2000-01-26 2000-01-26 Delay device using a phase lock circuit for calibrating and its calibrating method
TW89101270A 2000-01-26

Publications (2)

Publication Number Publication Date
US20010009385A1 true US20010009385A1 (en) 2001-07-26
US6400197B2 US6400197B2 (en) 2002-06-04

Family

ID=21658606

Family Applications (1)

Application Number Title Priority Date Filing Date
US09/766,952 Expired - Lifetime US6400197B2 (en) 2000-01-26 2001-01-22 Delay device having a delay lock loop and method of calibration thereof

Country Status (4)

Country Link
US (1) US6400197B2 (en)
JP (1) JP3737701B2 (en)
DE (1) DE10102887B4 (en)
TW (1) TW439363B (en)

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7212054B1 (en) * 2004-02-25 2007-05-01 Altera Corporation DLL with adjustable phase shift using processed control signal
US20080054958A1 (en) * 2006-09-01 2008-03-06 Via Technologies, Inc. Delay line and delay lock loop
EP1271284A3 (en) * 2001-06-22 2009-07-01 Fujitsu Limited Timing signal generating system
CN103019303A (en) * 2012-12-26 2013-04-03 上海新储集成电路有限公司 Adjusting device and method of retention time on time sequence path
US9331705B2 (en) 2014-01-16 2016-05-03 Fujitsu Limited Timing adjustment circuit, clock generation circuit, and method for timing adjustment
CN109831206A (en) * 2019-02-13 2019-05-31 芯原微电子(上海)股份有限公司 Delay lock loop and delay lock method
US10347307B2 (en) * 2017-06-29 2019-07-09 SK Hynix Inc. Skew control circuit and interface circuit including the same

Families Citing this family (25)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7200769B1 (en) * 2001-08-29 2007-04-03 Altera Corporation Self-compensating delay chain for multiple-date-rate interfaces
US7167023B1 (en) 2001-08-29 2007-01-23 Altera Corporation Multiple data rate interface architecture
JP3637014B2 (en) * 2001-11-21 2005-04-06 日本電気株式会社 Clock synchronization loss detection circuit and optical receiver using the same
US6621762B1 (en) * 2002-05-29 2003-09-16 Micron Technology, Inc. Non-volatile delay register
US20040113667A1 (en) * 2002-12-13 2004-06-17 Huawen Jin Delay locked loop with improved strobe skew control
ITMI20022768A1 (en) * 2002-12-24 2004-06-25 St Microelectronics Srl DIGITAL INTERFACE FOR PILOTING AT LEAST ONE COUPLE
KR100493046B1 (en) 2003-02-04 2005-06-07 삼성전자주식회사 Frequency multiplier of clock capable of adjusting duty cycle of the clock and method thereof
TWI239141B (en) * 2003-08-01 2005-09-01 Hon Hai Prec Ind Co Ltd System and method for improving waveform distortion in transferring signals
US7234069B1 (en) 2004-03-12 2007-06-19 Altera Corporation Precise phase shifting using a DLL controlled, multi-stage delay chain
US6980042B2 (en) * 2004-04-05 2005-12-27 Micron Technology, Inc. Delay line synchronizer apparatus and method
CN1947201A (en) * 2004-04-29 2007-04-11 皇家飞利浦电子股份有限公司 Multiple data rate RAM memory controller
US7126399B1 (en) 2004-05-27 2006-10-24 Altera Corporation Memory interface phase-shift circuitry to support multiple frequency ranges
US7123051B1 (en) 2004-06-21 2006-10-17 Altera Corporation Soft core control of dedicated memory interface hardware in a programmable logic device
US7254379B2 (en) * 2004-07-09 2007-08-07 Silicon Storage Technology, Inc. RF receiver mismatch calibration system and method
US7065001B2 (en) * 2004-08-04 2006-06-20 Micron Technology, Inc. Method and apparatus for initialization of read latency tracking circuit in high-speed DRAM
US7660187B2 (en) * 2004-08-04 2010-02-09 Micron Technology, Inc. Method and apparatus for initialization of read latency tracking circuit in high-speed DRAM
US20060044032A1 (en) * 2004-08-24 2006-03-02 Tyler Gomm Delay-lock loop and method having high resolution and wide dynamic range
US7221202B1 (en) * 2004-09-15 2007-05-22 Cypress Semiconductor Corporation Delay-locked loop with reduced susceptibility to false lock
TWI310633B (en) * 2005-08-31 2009-06-01 Via Tech Inc Clock loop circuit with community counters and metohd thereof
DE102005046364A1 (en) * 2005-09-28 2007-04-05 Infineon Technologies Ag Integrated semiconductor memory e.g. double data rate synchronous dynamic random access memory, for mobile telephone, has selection circuit controlled by address storage unit, which stores data for selecting memory cells
KR100810070B1 (en) * 2005-09-29 2008-03-06 주식회사 하이닉스반도체 Delay locked loop
US7932756B2 (en) * 2007-08-01 2011-04-26 Texas Instruments Incorporated Master slave delay locked loops and uses thereof
KR101022675B1 (en) * 2008-06-04 2011-03-22 주식회사 하이닉스반도체 Semiconductor device
US10048357B2 (en) 2015-06-15 2018-08-14 Microsoft Technology Licensing, Llc Time-of-flight (TOF) system calibration
US10552169B2 (en) 2017-03-17 2020-02-04 Sandisk Technologies Llc On-die signal calibration

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5173617A (en) * 1988-06-27 1992-12-22 Motorola, Inc. Digital phase lock clock generator without local oscillator
US5889436A (en) * 1996-11-01 1999-03-30 National Semiconductor Corporation Phase locked loop fractional pulse swallowing frequency synthesizer
US6044122A (en) * 1997-01-23 2000-03-28 Ericsson, Inc. Digital phase acquisition with delay locked loop
US6125157A (en) * 1997-02-06 2000-09-26 Rambus, Inc. Delay-locked loop circuitry for clock delay adjustment
KR100264077B1 (en) * 1997-11-21 2000-08-16 김영환 Clock compensator for semiconductor devices
KR100305646B1 (en) * 1998-05-29 2001-11-30 박종섭 Clock correcting circuit
US6140854A (en) * 1999-01-25 2000-10-31 Motorola, Inc. System with DLL

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1271284A3 (en) * 2001-06-22 2009-07-01 Fujitsu Limited Timing signal generating system
US7212054B1 (en) * 2004-02-25 2007-05-01 Altera Corporation DLL with adjustable phase shift using processed control signal
US20080054958A1 (en) * 2006-09-01 2008-03-06 Via Technologies, Inc. Delay line and delay lock loop
US7525363B2 (en) * 2006-09-01 2009-04-28 Via Technologies, Inc. Delay line and delay lock loop
CN103019303A (en) * 2012-12-26 2013-04-03 上海新储集成电路有限公司 Adjusting device and method of retention time on time sequence path
US9331705B2 (en) 2014-01-16 2016-05-03 Fujitsu Limited Timing adjustment circuit, clock generation circuit, and method for timing adjustment
US10347307B2 (en) * 2017-06-29 2019-07-09 SK Hynix Inc. Skew control circuit and interface circuit including the same
CN109831206A (en) * 2019-02-13 2019-05-31 芯原微电子(上海)股份有限公司 Delay lock loop and delay lock method

Also Published As

Publication number Publication date
JP2001268062A (en) 2001-09-28
TW439363B (en) 2001-06-07
DE10102887B4 (en) 2006-01-05
JP3737701B2 (en) 2006-01-25
DE10102887A1 (en) 2002-02-07
US6400197B2 (en) 2002-06-04

Similar Documents

Publication Publication Date Title
US6400197B2 (en) Delay device having a delay lock loop and method of calibration thereof
US6894933B2 (en) Buffer amplifier architecture for semiconductor memory circuits
KR100219338B1 (en) Semiconductor memory device
US5768177A (en) Controlled delay circuit for use in synchronized semiconductor memory
US5987081A (en) Method and apparatus for a testable high frequency synchronizer
US20120166894A1 (en) Circuit and method for correcting skew in a plurality of communication channels for communicating with a memory device, memory controller, system and method using the same, and memory test system and method using the same
US20020024367A1 (en) Method and apparatus for digital delay locked loop circuits
KR20030033070A (en) System and method for providing reliable transmission in a buffered memory system
US6512707B2 (en) Semiconductor integrated circuit device allowing accurate evaluation of access time of memory core contained therein and access time evaluating method
CN117497021A (en) Adjusting instruction delay to latch path in DDR5DRAM
KR20010051129A (en) Delay locked loop, synchronizing method for the same and semiconductor device equipped with the same
KR100883140B1 (en) Data output control circuit, semiconductor memory device and operation method thereof
US6836165B2 (en) DLL circuit and method of generating timing signals
US20010028266A1 (en) Method for adjusting phase of controlling clock signal and semiconductor integrated circuit having delay locked loop circuit
KR100557636B1 (en) Data strobe circuit using clk signal
US6529424B2 (en) Propagation delay independent SDRAM data capture device and method
US8395946B2 (en) Data access apparatus and associated method for accessing data using internally generated clocks
KR100408406B1 (en) SDRAM having a data latch circuit for outputting input data in synchronization with a plurality of control signals
US9001612B2 (en) Semiconductor memory device and operation method thereof
KR100588593B1 (en) Registered memory module and control method therefor
US7200197B2 (en) Semiconductor integrated circuit
Zhang et al. A Data Eye Width Improved and ODT PVT Tolerance Enhanced DDR4 SDRAM Using Fast Clock Gating and tADC Self-align
US11876521B1 (en) Dynamically updated delay line
US10591538B2 (en) Data reading device and data reading method for design-for-testing
KR100668517B1 (en) Output control device with test device

Legal Events

Date Code Title Description
AS Assignment

Owner name: VIA TECHNOLOGIES, INC., TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LAI, JIIN;LIN, HSIN-CHIEH;LIU, KUO-PING;REEL/FRAME:011481/0013

Effective date: 20010115

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12