US11355339B2 - Forming nitrogen-containing layers as oxidation blocking layers - Google Patents
Forming nitrogen-containing layers as oxidation blocking layers Download PDFInfo
- Publication number
- US11355339B2 US11355339B2 US16/120,677 US201816120677A US11355339B2 US 11355339 B2 US11355339 B2 US 11355339B2 US 201816120677 A US201816120677 A US 201816120677A US 11355339 B2 US11355339 B2 US 11355339B2
- Authority
- US
- United States
- Prior art keywords
- layer
- silicon
- silicon layer
- annealing
- semiconductor
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/024—Manufacture or treatment of FETs having insulated gates [IGFET] of fin field-effect transistors [FinFET]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02296—Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer
- H01L21/02318—Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment
- H01L21/02362—Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment formation of intermediate layers, e.g. capping layers or diffusion barriers
-
- H10P14/6548—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02123—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
- H01L21/02164—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material being a silicon oxide, e.g. SiO2
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02123—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
- H01L21/0217—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material being a silicon nitride not containing oxygen, e.g. SixNy or SixByNz
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02518—Deposited layers
- H01L21/02521—Materials
- H01L21/02524—Group 14 semiconducting materials
- H01L21/02532—Silicon, silicon germanium, germanium
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/324—Thermal treatment for modifying the properties of semiconductor bodies, e.g. annealing, sintering
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/76224—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials
-
- H01L29/66545—
-
- H01L29/66795—
-
- H01L29/7851—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/62—Fin field-effect transistors [FinFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/62—Fin field-effect transistors [FinFET]
- H10D30/6211—Fin field-effect transistors [FinFET] having fin-shaped semiconductor bodies integral with the bulk semiconductor substrates
-
- H10D64/01344—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/017—Manufacture or treatment using dummy gates in processes wherein at least parts of the final gates are self-aligned to the dummy gates, i.e. replacement gate processes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/27—Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
- H10D64/311—Gate electrodes for field-effect devices
- H10D64/411—Gate electrodes for field-effect devices for FETs
- H10D64/511—Gate electrodes for field-effect devices for FETs for IGFETs
- H10D64/512—Disposition of the gate electrodes, e.g. buried gates
- H10D64/513—Disposition of the gate electrodes, e.g. buried gates within recesses in the substrate, e.g. trench gates, groove gates or buried gates
-
- H10P14/3211—
-
- H10P14/3411—
-
- H10P14/416—
-
- H10P14/6349—
-
- H10P14/6526—
-
- H10P14/6529—
-
- H10P14/69215—
-
- H10P14/6922—
-
- H10P14/69433—
-
- H10P95/90—
-
- H10W10/014—
-
- H10W10/17—
-
- H10W20/074—
Definitions
- Fin Field-Effect Transistors are basic building elements in integrated circuits.
- FinFETs Fin Field-Effect Transistors
- semiconductor fins are formed, and dummy gates are formed on the semiconductor fins.
- Gate spacers are formed on the sidewalls of the dummy gate stacks. The dummy gate stacks are then removed to form trenches between the gate spacers. Replacement gates are then formed in the trenches.
- FIGS. 1 through 16 illustrate the cross-sectional views and perspective views of intermediate stages in the formation of a Fin Field-Effect Transistor (FinFET) in accordance with some embodiments.
- FinFET Fin Field-Effect Transistor
- FIGS. 17A and 17B illustrate cross-sectional views of FinFETs in accordance with some embodiments.
- FIG. 18 illustrates a process flow for forming a FinFET in accordance with some embodiments.
- first and second features are formed in direct contact
- additional features may be formed between the first and second features, such that the first and second features may not be in direct contact
- present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
- spatially relative terms such as “underlying,” “below,” “lower,” “overlying,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures.
- the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures.
- the apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
- a Fin Field-Effect Transistor and the method of forming the same are provided in accordance with some embodiments.
- the intermediate stages of forming the FinFET are illustrated in accordance with some embodiments. Some variations of some embodiments are discussed.
- silicon nitride mono layers are formed through annealing in ammonia.
- the silicon nitride mono layers are between oxide regions and semiconductor regions, so that the silicon nitride mono layers may protect the semiconductor regions from being oxidized, especially in subsequent anneal processes, during which oxygen may migrate to the semiconductor regions to cause the adverse oxidation of the semiconductor regions.
- FIGS. 1 through 16 and FIGS. 17A and 17B illustrate the perspective views of intermediate stages in the formation of a FinFET in accordance with some embodiments of the present disclosure.
- the processes shown in FIGS. 1 through 16 and FIGS. 17A and 17B are also reflected schematically in the process flow 200 as shown in FIG. 18 .
- FIG. 1 illustrates a perspective view of an initial structure.
- the initial structure includes wafer 10 , which includes substrate 20 .
- Substrate 20 may further include substrate (portion) 20 - 1 .
- Substrate 20 - 1 may be a semiconductor substrate, which may be a silicon substrate, a silicon germanium substrate, or a substrate formed of other semiconductor materials.
- Substrate 20 - 1 may also be a bulk substrate or a semiconductor-on-insulator substrate.
- the illustrated region is a p-type device region, in which a p-type transistor such as a p-type Fin Field-Effect Transistor (FinFET) is to be formed.
- Epitaxy semiconductor layer 20 - 2 may be epitaxially grown on top of substrate 20 - 1 to form substrate 20 .
- epitaxy semiconductor layer 20 - 2 may be formed of silicon germanium (SiGe) or germanium (without silicon therein).
- the germanium atomic percentage in epitaxy semiconductor layer 20 - 2 may be higher than the germanium atomic percentage in substrate portion 20 - 1 .
- the germanium atomic percentage in epitaxy semiconductor layer 20 - 2 (when formed of SiGe) is in the range between about 30 percent and 100 percent.
- Epitaxy semiconductor layer 20 - 2 may also be formed of SiP, SiC, SiPC, SiGeB, or a III-V compound semiconductor such as InP, GaAs, AlAs, InAs, InAlAs, InGaAs, or the like.
- Epitaxy semiconductor layer 20 - 2 may also be substantially free from silicon, for example, with a silicon atomic percentage lower than about 1 percent.
- the illustrated region is a p-type device region, in which a p-type transistor such as a p-type FinFET is to be formed. Accordingly, epitaxy semiconductor layer 20 - 2 may be formed. In accordance with some embodiments of the present disclosure, the illustrated region is an n-type device region, in which an n-type transistor such as an n-type FinFET is to be formed. Epitaxy layer 20 - 2 may extend into the p-type device region. If an n-type FinFET is formed, the respective device region may not have the epitaxy layer 20 - 2 formed therein.
- the p-type device region and the n-type FinFET region may be on a same wafer and a same device die. Accordingly, a dashed line is drawn between substrate portions 20 - 1 and 20 - 2 to show that epitaxy layer 20 - 2 may or may not exist in the illustrated device region.
- Pad layer 22 and mask layer 24 may be formed on semiconductor substrate 20 .
- Pad layer 22 may be a thin film formed of silicon oxide.
- pad oxide layer 22 is formed in a thermal oxidation process, wherein a top surface layer of semiconductor substrate 20 is oxidized.
- Pad layer 22 acts as an adhesion layer between semiconductor substrate 20 and mask layer 24 .
- Pad layer 22 may also act as an etch stop layer for etching mask layer 24 .
- mask layer 24 is formed of silicon nitride, for example, using Low-Pressure Chemical Vapor Deposition (LPCVD).
- LPCVD Low-Pressure Chemical Vapor Deposition
- mask layer 24 is formed through thermal nitridation of silicon, Plasma Enhanced Chemical Vapor Deposition (PECVD), or plasma anodic nitridation.
- PECVD Plasma Enhanced Chemical Vapor Deposition
- Mask layer 24 is used as a hard mask during subsequent photolithography processes.
- trenches 26 are etched, exposing underlying semiconductor substrate 20 .
- the exposed semiconductor substrate 20 is then etched, forming trenches 26 .
- the respective process is illustrated as process 202 in the process flow shown in FIG. 18 .
- the portions of semiconductor substrate 20 between neighboring trenches 26 are referred to as semiconductor strip 30 hereinafter.
- Portions of trenches 26 may have the shape of strips (when viewed in the top view of wafer 10 ) that are parallel to each other, and trenches 26 are closely located from each other.
- the aspect ratio (the ratio of depth to width) of trenches 26 is greater than about 7, and may be greater than about 10.
- a plurality of semiconductor strips may be formed as being parallel to each other, with trenches 26 separating the plurality of semiconductor strips from each other.
- the bottoms of trenches 26 are lower than the interface 23 between substrate portion 20 - 1 and epitaxy semiconductor layer 20 - 2 .
- Interface 23 is also the bottom surface of epitaxy semiconductor layer 20 - 2 .
- silicon layer 32 is deposited in accordance with some embodiments of the present disclosure.
- the respective process is illustrated as process 204 in the process flow shown in FIG. 18 .
- the deposition may be performed through a conformal deposition method such as Chemical Vapor Deposition (CVD).
- Silicon layer 32 may be free or substantially free from other elements such as germanium, carbon, or the like.
- the atomic percentage of silicon in silicon layer 32 may be higher than about 95 percent.
- Silicon layer 32 may be formed as a crystalline silicon layer or a polysilicon layer, which may be achieved, for example, by adjusting the temperature and the growth rate in the deposition process.
- Silicon layer 32 may have a thickness greater than about 10 ⁇ , so that it may act as an effective nitrogen blocking layer in subsequent processes.
- the thickness of silicon layer 32 may be in the range between about 10 ⁇ and about 20 ⁇ .
- silicon layer 32 is formed. In the region in which epitaxy layer 20 - 2 is not formed and an entirety of semiconductor strip 30 is formed of silicon, silicon layer 32 may or may not be formed (since semiconductor strip 30 itself is formed of silicon). In FIG. 3 , silicon layer 32 is shown with dashed lines to indicate it may or may not be formed in accordance with various embodiments.
- Oxygen-containing dielectric layer (which may be an oxide layer) 34 is then deposited on silicon layer 32 .
- the respective process is illustrated as process 206 in the process flow shown in FIG. 18 .
- oxygen-containing dielectric layer 34 is formed of silicon oxide (SiO 2 ).
- oxygen-containing dielectric layer 34 is formed of silicon oxy-carbide (SiOC), silicon oxy-nitride (SiON), silicon oxy-carbon-nitride (SiOCN), or the like.
- the formation method may include a conformal deposition method such as Atomic Layer Deposition (ALD), CVD, or the like.
- the thickness of oxygen-containing dielectric layer 34 is selected to be thin enough so that nitrogen atoms can penetrate through it in the subsequent anneal process, while still thick enough to function as a barrier of nitrogen atoms, so that nitrogen atoms may accumulate between oxygen-containing dielectric layer 34 and silicon layer 32 in subsequent processes.
- the thickness of oxygen-containing dielectric layer 34 is in the range between about 15 ⁇ and about 50 ⁇ . When the thickness of oxygen-containing dielectric layer 34 is out of this range, oxygen-containing dielectric layer 34 either does not allow the penetration of nitrogen atoms, or is not able to keep nitrogen atoms to accumulate between layers 32 and 34 to an intended thickness.
- FIG. 4 illustrates the formation of (first) dielectric barrier layer 36 between oxygen-containing dielectric layer 34 and silicon layer 32 .
- the formation is achieved by thermally treating wafer 10 in an environment containing ammonia (NH 3 ).
- the formation is achieved by thermally treating wafer 10 in an environment containing N 2 , N 2 H 2 , or the like.
- the environment may be a process chamber.
- the respective process is illustrated as process 208 in the process flow shown in FIG. 18 .
- the pressure of NH 3 is in the range between about 0.5 torr and about 10 torr.
- the temperature of the thermal treatment may be in the range between about 500° C.
- the treatment time may be in the range between about 20 minutes and about 40 minutes.
- the temperature of the thermal treatment is in the range between about 900° C. and about 1,100° C.
- the treatment time may be in the range between about 1 millisecond and about 5 milliseconds.
- nitrogen atoms in NH 3 penetrate through oxygen-containing dielectric layer 34 .
- the oxygen in oxygen-containing dielectric layer 34 makes oxygen-containing dielectric layer 34 permeable for nitrogen atoms to penetrate through.
- silicon layer 32 which is an effective blocking layer for nitrogen. Nitrogen atoms are thus accumulated between oxygen-containing dielectric layer 34 and silicon layer 32 to form dielectric barrier layer 36 .
- silicon-and-nitrogen-containing dielectric barrier layer 36 comprises silicon, nitride, and possibly carbon and oxygen.
- Dielectric barrier layer 36 may be formed as a conformal layer or a substantially conformal layer where oxygen-containing dielectric layer 34 contacts silicon layer 32 both exist.
- the nitrogen atomic percentage in dielectric barrier layer 36 may be greater than about 30 percent, and may be in the range between about 40 percent and about 70 percent.
- Dielectric barrier layer 36 may include a small amount of hydrogen, oxygen, and carbon (for example, less than about 20 atomic percent in combination) therein.
- Dielectric barrier layer may have a middle portion with a peak nitrogen atomic percentage, and opposite side portions on the opposite sides of the middle portion, with the opposite portions having gradually reduced nitrogen atomic percentages than the middle portion.
- the atomic percentages of nitrogen and oxygen gradually reduces, and the atomic percentage of silicon gradually increases, in dielectric barrier layer 36 .
- the atomic percentage of oxygen gradually increases, and the atomic percentage of silicon and nitrogen gradually reduce, in dielectric barrier layer 36 .
- the carbon percentages in layers 32 , 34 , and 36 are close to each other.
- the thickness of dielectric barrier layer 36 is affected by various factors such as the composition and the thickness of oxygen-containing dielectric layer 34 .
- a thicker oxygen-containing dielectric layer 34 may result in a thicker dielectric barrier layer 36 .
- a thicker dielectric barrier layer 36 is formed by longer treatment time and/or higher treatment temperature.
- the thickness of dielectric barrier layer 36 is in the range between about 1 ⁇ and about 10 ⁇ . Accordingly, to allow the thickness of dielectric barrier layer 36 to fall into the desirable range, an appropriate thickness of oxygen-containing dielectric layer 34 is adopted.
- experiments may be performed on sample wafers using different combinations of process conditions/factors (such as the thickness of layer 34 , the anneal time and anneal temperature, etc.) to find a set of process factors (and conditions), so that the thickness of the resulting dielectric barrier layer 36 may fall into the desirable (target) range.
- process conditions/factors such as the thickness of layer 34 , the anneal time and anneal temperature, etc.
- the desirable thickness of dielectric barrier layer 36 and its effect are also discussed in subsequent paragraphs.
- the thickness of dielectric barrier layer 36 may be smaller than both the thickness of silicon layer 32 and the thickness of oxygen-containing dielectric layer 34 .
- the thickness of silicon layer 32 may be smaller than the thickness of oxygen-containing dielectric layer 34 .
- Dielectric material 40 is then formed to fill the remaining portions of trenches 26 , and then planarized, resulting in the structure shown in FIG. 5 .
- the respective process is illustrated as process 210 in the process flow shown in FIG. 18 .
- the formation method of dielectric material 40 may be selected from Flowable Chemical Vapor Deposition (FCVD), spin-on coating, CVD, ALD, High-Density Plasma Chemical Vapor Deposition (HDPCVD), Low Pressure CVD (LPCVD), and the like.
- a silicon- and nitrogen-containing precursor for example, trisilylamine (TSA) or disilylamine (DSA)
- TSA trisilylamine
- DSA disilylamine
- the flowable dielectric material 40 is formed using an alkylamino silane based precursor. During the deposition, plasma is turned on to activate the gaseous precursors for forming the flowable oxide. After dielectric material 40 is formed, an anneal/curing process is performed, which converts flowable dielectric material 40 into a solid dielectric material. The solidified dielectric material is also referred to as dielectric material 40 .
- the anneal is performed in an oxygen-containing environment.
- the annealing temperature may be higher than about 200° C., for example, in a temperature range between about 200° C. and about 700° C.
- an oxygen-containing process gas is conducted into the process chamber in which wafer 10 is placed.
- the oxygen-containing process gas may include oxygen (O 2 ), ozone (O 3 ), or combinations thereof. Steam (H 2 O) may also be used.
- dielectric material 40 is cured and solidified.
- the resulting dielectric material 40 may be an oxide.
- a planarization process such as a Chemical Mechanical Polish (CMP) process or a mechanical grinding process may be performed to level the top surface of dielectric material 40 .
- CMP Chemical Mechanical Polish
- hard mask 24 may be used as a stop layer.
- dielectric barrier layer 36 is formed as a blocking layer of oxygen, which prevents oxygen from reaching semiconductor strip 30 .
- a thicker dielectric barrier layer 36 is more effective in blocking oxygen.
- a thicker dielectric barrier layer 36 attracts more charges in semiconductor strip 30 and the underlying portion of substrate 20 , thus results in more charges to be accumulated in silicon layer 32 and its adjacent portions of substrate 20 and semiconductor strip 30 .
- the charge-accumulated layer forms a channel for leakage current. Accordingly, dielectric barrier layer 36 cannot be too thick.
- the thickness of dielectric barrier layer 36 may be selected to be in the range between about 1 ⁇ and about 10 ⁇ .
- the combination of oxygen-containing dielectric layer 34 and dielectric barrier layer 36 show good results in both the reduction of leakage and oxidation prevention (due to dielectric barrier layer 36 ).
- the good results are due to the existence of oxygen-containing dielectric layer 34 that does not attract charges, and further due to the limited thickness of dielectric barrier layer 36 .
- dielectric regions 42 are recessed, and the resulting dielectric regions are referred to as dielectric regions 42 .
- the respective process is illustrated as process 212 in the process flow shown in FIG. 18 .
- dielectric regions 42 are alternatively referred to isolation regions 42 or Shallow Trench Isolation (STI) regions 42 .
- the portion of semiconductor strip 30 (and the portion of silicon layer 32 ) higher than STI regions 42 are referred to as protruding (semiconductor) fin 44 .
- the top surfaces of STI regions 42 are higher than the bottom surface 23 of epitaxy layer 20 - 2 (if formed).
- the recessing of the dielectric regions may be performed using a dry etch process, in which HF 3 and NH 3 are used as the etching gases.
- the recessing of the dielectric regions is performed using a wet etch process.
- the etching chemical may include HF solution, for example.
- semiconductor fins may be formed by any suitable method.
- the semiconductor fins may be patterned using one or more photolithography processes, including double-patterning or multi-patterning processes.
- double-patterning or multi-patterning processes combine photolithography and self-aligned processes, allowing patterns to be created that have, for example, pitches smaller than what is otherwise obtainable using a single, direct photolithography process.
- a sacrificial layer is formed over a substrate and patterned using a photolithography process. Spacers are formed alongside the patterned sacrificial layer using a self-aligned process. The sacrificial layer is then removed, and the remaining spacers, or mandrels, may then be used to pattern the fins.
- dummy gate stacks 46 are formed to cross protruding fin 44 .
- the respective process is illustrated as process 214 in the process flow shown in FIG. 18 .
- Dummy gate stacks 46 may include dummy gate dielectrics 48 and dummy gate electrodes 50 over dummy gate dielectrics 48 .
- Dummy gate dielectrics 48 may be formed of silicon oxide or other dielectric materials.
- Dummy gate electrodes 50 may be formed, for example, using polysilicon or amorphous silicon, and other materials may also be used.
- Each of dummy gate stacks 46 may also include one (or a plurality of) hard mask layer 52 over dummy gate electrode 50 .
- Hard mask layers 52 may be formed of silicon nitride, silicon oxide, silicon carbo-nitride, or multi-layers thereof.
- Dummy gate stacks 46 may cross over a single one or a plurality of protruding fin 44 and/or STI regions 42 .
- Dummy gate stacks 46 also have lengthwise directions perpendicular to the lengthwise directions of protruding fin 44 .
- the formation of dummy gate stacks 46 includes depositing a dummy gate dielectric layer, depositing a gate electrode layer over the dummy gate dielectric layer, depositing a hard mask layer, and patterning the stack layers to form dummy gate stacks 46 .
- gate spacers 54 are formed on the sidewalls of dummy gate stacks 46 .
- the respective process is illustrated as process 216 in the process flow shown in FIG. 18 .
- the formation of gate spacers 54 may include depositing a blanket dielectric layer, and performing an anisotropic etch to remove the horizontal portions of the dielectric layer, leaving gate spacers 54 to be on the sidewalls of dummy gate stacks 46 .
- gate spacers 54 are formed of an oxygen-containing dielectric material (an oxide) such as SiO 2 , SiOC, SiOCN, or the like.
- gate spacers 54 may also include a non-oxide dielectric material such as silicon nitride.
- a thermal treatment is performed to form silicon-and-nitrogen-containing layer 56 .
- the respective process is illustrated as process 218 in the process flow shown in FIG. 18 .
- the treatment is similar to the treatment process for forming dielectric barrier layer 36 .
- the process details may be essentially the same as the process details for forming dielectric barrier layer 36 , and hence are not repeated herein.
- the details (such as the composition, the thickness, etc.) of the resulting silicon-and-nitrogen-containing layer 56 may be similar to that of silicon nitride layers 36 .
- silicon-and-nitrogen-containing layer 56 is alternatively referred to as silicon nitride layer 56 although it may include other elements such as carbon, oxygen, or the like.
- dummy gate electrodes 50 act as the blocking layer for blocking nitrogen atoms, and hence no additional silicon layer is formed for the purpose of blocking nitrogen atoms.
- gate electrodes 50 are formed of a non-silicon material (such as amorphous carbon)
- an additional silicon layer (not shown) is formed on the sidewalls of dummy gate stacks 46 before the formation of gate spacers 54 . Accordingly, silicon nitride layer 56 will be formed between the additional silicon layer and gate spacer 54 .
- silicon nitride layers 56 and gate spacers 54 are in combination referred to as gate spacers 58 .
- the thermal treatment for forming silicon nitride layer 56 is skipped, and hence silicon nitride layer 56 is not formed.
- an etching process (referred to as fin recessing hereinafter) is performed to etch the portions of protruding fin 44 that are not covered by dummy gate stacks 46 and gate spacers 58 , resulting in the structure shown in FIG. 10 .
- the respective process is illustrated as process 220 in the process flow shown in FIG. 18 .
- the recessing of protruding fin 44 may be performed through an anisotropic etching process, and hence the portions of protruding fin 44 directly underlying dummy gate stacks 46 and gate spacers 58 are protected, and are not etched.
- the top surfaces of the recessed semiconductor strip 30 may be lower than the top surfaces 42 A of STI regions 42 in accordance with some embodiments.
- Recesses 60 are accordingly formed between STI regions 42 . Recesses 60 are located on the opposite sides of dummy gate stacks 46 . In the recessing, the portions of silicon layer 32 higher than the bottom surfaces 60 A of recesses 60 are also etched, hence the sidewalls of silicon nitride layers 36 are exposed. The bottom surfaces 60 A may also be higher than, level with, or lower than, the interface 23 . Accordingly, there may be, or may not be, remaining portions of epitaxy semiconductor layer 20 - 2 directly underlying recesses 60 .
- epitaxy regions (source/drain regions) 62 are formed by selectively growing a semiconductor material from recesses 60 , resulting in the structure in FIG. 11 .
- the respective process is illustrated as process 222 in the process flow shown in FIG. 18 .
- epitaxy regions 62 include silicon germanium, silicon, or silicon carbon.
- a p-type or an n-type impurity may be in-situ doped with the proceeding of the epitaxy.
- epitaxy regions 62 are formed of a III-V compound semiconductor such as GaAs, InP, GaN, InGaAs, InAlAs, GaSb, AlSb, AlAs, AlP, GaP, combinations thereof, or multi-layers thereof. After epitaxy regions 62 fully fill recesses 60 , epitaxy regions 62 start expanding horizontally, and facets may be formed.
- epitaxy regions 62 may be further implanted with a p-type or an n-type impurity to form source and drain regions, which are also denoted using reference numeral 62 .
- the implantation process is skipped when epitaxy regions 62 are in-situ doped with the p-type or n-type impurity during the epitaxy.
- cladding source/drain regions are formed.
- the protruding fin 44 as shown in FIG. 9 is not recessed, and epitaxy regions (not shown) are grown on protruding fin 44 .
- the material of the grown epitaxy regions may be similar to the material of the epitaxy semiconductor material 62 as shown in FIG. 11 , depending on whether the resulting FinFET is a p-type or an n-type FinFET.
- source/drain regions 62 include protruding fin 44 and the epitaxy regions.
- An implantation may (or may not) be performed to implant an n-type impurity or a p-type impurity.
- FIG. 12 illustrates a perspective view of the structure after the formation of Contact Etch Stop Layer (CESL) 66 and Inter-Layer Dielectric (ILD) 68 .
- the respective process is illustrated as process 224 in the process flow shown in FIG. 18 .
- CESL 66 may be formed of silicon nitride, silicon carbo-nitride, or the like.
- CESL 66 may be formed using a conformal deposition method such as ALD or CVD, for example.
- ILD 68 may include a dielectric material formed using, for example, FCVD, spin-on coating, CVD, or other deposition methods.
- ILD 68 may also be formed of an oxygen-containing dielectric material, which may be a silicon-oxide based material such as a Tetra Ethyl Ortho Silicate (TEOS) oxide, a Plasma-Enhanced CVD (PECVD) oxide (SiO 2 ), Phospho-Silicate Glass (PSG), Boro-Silicate Glass (BSG), Boron-Doped Phospho-Silicate Glass (BPSG), or the like.
- a planarization process such as a Chemical Mechanical Polish (CMP) process or a mechanical grinding process is performed to level the top surfaces of ILD 68 , dummy gate stacks 46 , and gate spacers 58 with each other.
- CMP Chemical Mechanical Polish
- a mechanical grinding process is performed to level the top surfaces of ILD 68 , dummy gate stacks 46 , and gate spacers 58 with each other.
- an anneal process may be adopted.
- silicon nitride layer 56 acts as the blocking layer to block oxygen from penetrating through
- dummy gate stacks 46 which include hard mask layers 52 , dummy gate electrodes 50 and dummy gate dielectrics 48 , are etched in one or a plurality of etching processes, resulting in trenches 70 to be formed between opposite portions of gate spacers 58 , as shown in FIG. 13 .
- the respective process is illustrated as process 226 in the process flow shown in FIG. 18 .
- the etching process may be performed using, for example, dry etching. Plasma may also be turned on in the etching process.
- the etching gases are selected based on the material to be etched.
- the etching gas may include fluorine-containing process gases such as CF 4 /O 2 /N 2 , NF 3 /O 2 , SF 6 , or SF 6 /O 2 , or the like.
- Dummy gate electrodes 50 may be etched using C 2 F 6 , CF 4 , SO 2 , the mixture of HBr, Cl 2 , and O 2 , or the mixture of HBr, Cl 2 , O 2 , and CF 2 etc.
- Dummy gate dielectrics 48 may be etched using the mixture of NF 3 and NH 3 or the mixture of HF and NH 3 . If silicon layers are formed on the sidewalls of dummy gate stacks 46 , the silicon layers are also removed.
- silicon nitride layers 56 are exposed to trenches 70 .
- silicon nitride layers 56 may be thinned, for example, to a thickness in the range between about 1 ⁇ and about 5 ⁇ .
- silicon nitride layers 56 may also be removed as a result of the etching, and hence the sidewalls of gate spacers 54 are exposed to trenches 70 .
- Silicon nitride layers 56 with a high nitrogen percentage, are more resistant to the damage caused by the plasma used in the etching of dummy gate stacks 46 .
- gate dielectrics 74 extend into the trenches 70 ( FIG. 13 ).
- gate dielectrics 74 include Interfacial Layers (ILs) 78 ( FIGS. 17A and 17B ) as their lower parts. ILs 78 are formed on the exposed surfaces of protruding fin 44 .
- ILs Interfacial Layers
- ILs 78 may include an oxide layer such as a silicon oxide layer, which is formed through the thermal oxidation of protruding fin 44 , a chemical oxidation process, or a deposition process.
- Gate dielectrics 74 may also include high-k dielectric layers 80 ( FIG. 9B ) formed over ILs 78 .
- High-k dielectric layers 80 may include a high-k dielectric material such as HfO 2 , ZrO 2 , HfZrOx, HfSiOx, HfSiON, ZrSiOx, HfZrSiOx, Al 2 O 3 , HfAlOx, HfAlN, ZrAlOx, La 2 O 3 , TiO 2 , Yb 2 O 3 , silicon nitride, or the like.
- the dielectric constant (k-value) of the high-k dielectric material is higher than 3.9, and may be higher than about 7.0.
- High-k dielectric layers 80 are formed as conformal layers, and extend on the sidewalls of protruding fin 44 and the sidewalls of gate spacers 58 . In accordance with some embodiments of the present disclosure, high-k dielectric layers 80 are formed using ALD or CVD.
- gate electrodes 76 are formed on top of gate dielectrics 74 , and fill the remaining portions of the trenches left by the removed dummy gate stacks.
- the sub-layers in gate electrodes 76 are not shown separately in FIG. 14 , while in reality, the sub-layers are distinguishable from each other due to the difference in their compositions.
- the deposition of at least lower sub-layers may be performed using conformal deposition methods such as ALD or CVD, so that the thickness of the vertical portions and the thickness of the horizontal portions of gate electrodes 76 (of each of sub-layers) are substantially equal to each other
- Gate electrodes 76 may include a plurality of layers including, and not limited to, a Titanium Silicon Nitride (TSN) layer, a tantalum nitride (TaN) layer, a titanium nitride (TiN) layer, a titanium aluminum (TiAl) layer, an additional TiN and/or TaN layer, and a filling metal. Some of these layers define the work function of the respective FinFET. Furthermore, the metal layers of a p-type FinFET and the metal layers of an n-type FinFET may be different from each other so that the work functions of the metal layers are suitable for the respective p-type or n-type FinFETs.
- the filling metal may include aluminum, copper, or cobalt.
- hard masks 82 are formed.
- the formation of hard masks 82 includes recessing replacement gate stacks 72 through etching to form recesses, filling a dielectric material into the recesses, and performing a planarization to remove the excess portions of the dielectric material. The remaining portions of the dielectric material are hard masks 82 .
- hard masks 82 are formed of silicon nitride, silicon oxynitride, silicon oxy-carbide, silicon oxy-carbo-nitride, or the like.
- FIG. 16 illustrates the subsequent steps for forming contact plugs.
- Contact openings are first formed by etching into ILD 68 and CESL 66 to reveal source/drain regions 62 .
- Silicide regions 84 and source/drain contact plugs 86 are then formed to extend into ILD 68 and CESL 66 .
- the respective process is illustrated as process 230 in the process flow shown in FIG. 18 .
- the top edges of silicon nitride layers 36 may be in contact with silicide regions 84 or in contact with source/drain contact plugs 86 , depending on where silicide regions 84 extend. Alternatively, the top edges of silicon nitride layers 36 may be in contact with source/drain regions 62 .
- etch stop layer 88 is formed, followed by the formation of ILD 90 .
- FIG. 17A shows a cross-sectional view obtained from the same plane that contains line A-A in FIG. 16 .
- etch stop layer 88 is formed of SiN, SiCN, SiC, SiOCN, or another dielectric material.
- the formation method may include PECVD, ALD, CVD, or the like.
- the material of ILD 90 may be selected from the same candidate materials (and methods) for forming ILD 68 , and ILDs 68 and 90 may be formed of the same or different dielectric materials.
- ILD 90 is formed using PECVD, FCVD, spin-on coating, or the like, and may include silicon oxide (SiO 2 ).
- ILD 90 and etch stop layer 88 are etched to form openings.
- the etching may be performed using, for example, Reactive Ion Etch (RIE).
- Gate contact plug 92 and source/drain contact plugs 94 are formed in the openings to electrically connect to gate electrodes 76 and source/drain contact plugs 86 , respectively. FinFET 96 is thus formed.
- FIG. 17B illustrates a cross-sectional view of FinFET 96 obtained from another plane, which is the same plane that contains line B-B in FIG. 16 .
- FIG. 17B illustrates silicon nitride layers 34 and 56 relative to other features.
- the embodiments of the present disclosure have some advantageous features.
- the advantageous feature of silicon nitride layers for preventing oxygen from reaching and oxidizing fins is achieved.
- the silicon nitride layers are very thin, and hence do not result in the adverse increase in leakage currents.
- the thin silicon nitride layer and oxide layer in combination thus form good oxidation-resistant and leakage-proof barriers.
- a method includes forming a silicon layer on a wafer, forming an oxide layer in contact with the silicon layer, and, after the oxide layer is formed, annealing the wafer in an environment comprising ammonia (NH 3 ) to form a dielectric barrier layer between, and in contact with, the silicon layer and the oxide layer.
- the dielectric barrier layer comprises silicon and nitrogen.
- the forming the dielectric barrier layer comprises annealing the wafer in an environment comprising ammonia (NH 3 ).
- the annealing is performed at a temperature in a range between about 500° C.
- the forming the dielectric barrier layer comprises: conducting nitrogen atoms to penetrate through the oxide layer, wherein the nitrogen atoms are blocked by the silicon layer.
- the forming the silicon layer comprises epitaxially growing a crystalline silicon layer.
- the forming the silicon layer comprises depositing a polysilicon layer.
- the silicon layer is substantially free from germanium, and the silicon layer is formed on a germanium-containing semiconductor region.
- the silicon layer is a dummy gate electrode, and the method further comprises removing the dummy gate electrode to expose the dielectric barrier layer.
- a method includes etching a semiconductor substrate of a wafer to form trenches, wherein a semiconductor strip is located between the trenches; depositing a silicon layer extending on sidewalls of the semiconductor strip; depositing an oxygen-containing dielectric layer on the silicon layer; annealing the wafer in an environment comprising ammonia; forming isolation regions in the trenches; recessing the isolation regions, wherein a top portion of the semiconductor strip higher than top surfaces of the recessed isolation regions form a semiconductor fin; forming a gate stack on the semiconductor fin; and forming source/drain regions based on the semiconductor fin, wherein the source/drain regions are on opposite sides of the gate stack.
- the annealing results in dielectric barrier layer to be formed between the silicon layer and the oxygen-containing dielectric layer.
- the annealing is performed at a temperature in a range between about 500° C. and about 700° C., with an annealing duration in a range between about 20 minutes and about 40 minutes.
- the annealing is performed at a temperature in a range between about 900° C. and about 1,100° C., with an annealing duration in a range between about 1 millisecond and about 5 milliseconds.
- the method further includes epitaxially growing a germanium-containing semiconductor layer over a silicon substrate, wherein the germanium-containing semiconductor layer and the silicon substrate in combination form the semiconductor substrate, and the silicon layer is formed to contact a remaining portion of the germanium-containing semiconductor layer in the semiconductor strip.
- a device in accordance with some embodiments of the present disclosure, includes a semiconductor substrate; an isolation region extending into the semiconductor substrate, wherein the isolation region comprises: a dielectric barrier layer; and an oxide layer on the dielectric barrier layer; a semiconductor fin protruding higher than a top surface of the dielectric barrier layer; and a semiconductor strip overlapped by the semiconductor fin, wherein the semiconductor strip is in contact with the dielectric barrier layer.
- the semiconductor strip comprises: a lower portion, wherein the lower portion comprises silicon and is free from germanium; and an upper portion comprising: an inner portion formed of a germanium-containing semiconductor material; and an outer portion formed of silicon, and the outer portion is substantially free from germanium, and the outer portion contacts the dielectric barrier layer.
- an interface between the lower portion and the upper portion is at an intermediate level between a top surface and a bottom surface of the isolation region.
- the dielectric barrier layer has a thickness in a range between about 1 ⁇ and about 10 ⁇ .
- the dielectric barrier layer further comprises carbon and oxygen.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Power Engineering (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Chemical & Material Sciences (AREA)
- Chemical Kinetics & Catalysis (AREA)
- Crystallography & Structural Chemistry (AREA)
- General Chemical & Material Sciences (AREA)
Abstract
Description
Claims (20)
Priority Applications (7)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US16/120,677 US11355339B2 (en) | 2018-06-29 | 2018-09-04 | Forming nitrogen-containing layers as oxidation blocking layers |
| DE102018125392.3A DE102018125392B4 (en) | 2018-06-29 | 2018-10-15 | METHOD FOR FORMING NITROGEN-CONTAINING LAYERS AS OXIDATION BLOCKING LAYERS AND DEVICE |
| KR1020180153689A KR102126477B1 (en) | 2018-06-29 | 2018-12-03 | Forming nitrogen-containing layers as oxidation blocking layers |
| CN201910280979.5A CN110660857B (en) | 2018-06-29 | 2019-04-09 | Semiconductor process method and semiconductor device |
| TW108122240A TWI756544B (en) | 2018-06-29 | 2019-06-26 | Semiconductor device and fabrication method thereof |
| US17/805,563 US12261042B2 (en) | 2018-06-29 | 2022-06-06 | Forming nitrogen-containing layers as oxidation blocking layers |
| US18/779,954 US20240379350A1 (en) | 2018-06-29 | 2024-07-22 | Forming nitrogen-containing layers as oxidation blocking layers |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US201862691901P | 2018-06-29 | 2018-06-29 | |
| US16/120,677 US11355339B2 (en) | 2018-06-29 | 2018-09-04 | Forming nitrogen-containing layers as oxidation blocking layers |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US17/805,563 Division US12261042B2 (en) | 2018-06-29 | 2022-06-06 | Forming nitrogen-containing layers as oxidation blocking layers |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20200006065A1 US20200006065A1 (en) | 2020-01-02 |
| US11355339B2 true US11355339B2 (en) | 2022-06-07 |
Family
ID=68885848
Family Applications (3)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/120,677 Active 2038-11-20 US11355339B2 (en) | 2018-06-29 | 2018-09-04 | Forming nitrogen-containing layers as oxidation blocking layers |
| US17/805,563 Active 2038-11-21 US12261042B2 (en) | 2018-06-29 | 2022-06-06 | Forming nitrogen-containing layers as oxidation blocking layers |
| US18/779,954 Pending US20240379350A1 (en) | 2018-06-29 | 2024-07-22 | Forming nitrogen-containing layers as oxidation blocking layers |
Family Applications After (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US17/805,563 Active 2038-11-21 US12261042B2 (en) | 2018-06-29 | 2022-06-06 | Forming nitrogen-containing layers as oxidation blocking layers |
| US18/779,954 Pending US20240379350A1 (en) | 2018-06-29 | 2024-07-22 | Forming nitrogen-containing layers as oxidation blocking layers |
Country Status (5)
| Country | Link |
|---|---|
| US (3) | US11355339B2 (en) |
| KR (1) | KR102126477B1 (en) |
| CN (1) | CN110660857B (en) |
| DE (1) | DE102018125392B4 (en) |
| TW (1) | TWI756544B (en) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US12046475B2 (en) | 2021-01-14 | 2024-07-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | Surface oxidation control of metal gates using capping layer |
Families Citing this family (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US11757020B2 (en) | 2020-01-31 | 2023-09-12 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and method |
| US11264282B2 (en) | 2020-02-25 | 2022-03-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | Gate formation process |
| US11522062B2 (en) * | 2020-08-14 | 2022-12-06 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of manufacturing an etch stop layer and an inter-layer dielectric on a source/drain region |
| US11996317B2 (en) | 2021-01-15 | 2024-05-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | Methods for forming isolation regions by depositing and oxidizing a silicon liner |
| CN115939136B (en) * | 2021-08-26 | 2025-10-31 | 中芯国际集成电路制造(上海)有限公司 | Semiconductor structure and forming method thereof |
| US20230187265A1 (en) * | 2021-12-15 | 2023-06-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | Stress Modulation Using STI Capping Layer for Reducing Fin Bending |
| US20230282750A1 (en) * | 2022-03-04 | 2023-09-07 | Taiwan Semiconductor Manufacturing Co., Ltd. | Dielectric Layers for Semiconductor Devices and Methods of Forming the Same |
| US12400910B2 (en) * | 2022-04-12 | 2025-08-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for forming semiconductor device with monoclinic crystalline metal oxide capping layer |
| KR20230152254A (en) * | 2022-04-27 | 2023-11-03 | 삼성전자주식회사 | Semiconductor devices |
Citations (31)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH08330584A (en) | 1995-05-31 | 1996-12-13 | Nippon Telegr & Teleph Corp <Ntt> | Field effect transistor and method of manufacturing the same |
| JP2001015753A (en) | 1999-04-28 | 2001-01-19 | Toshiba Corp | Semiconductor device and method of manufacturing the same |
| US6380056B1 (en) * | 1998-10-23 | 2002-04-30 | Taiwan Semiconductor Manufacturing Company | Lightly nitridation surface for preparing thin-gate oxides |
| US7642616B2 (en) | 2007-05-17 | 2010-01-05 | Micron Technology, Inc. | Tunnel and gate oxide comprising nitrogen for use with a semiconductor device and a process for forming the device |
| US20100006918A1 (en) * | 2005-12-08 | 2010-01-14 | Ahn Kie Y | Hafnium tantalum titanium oxide films |
| US20100078738A1 (en) * | 2008-09-30 | 2010-04-01 | Texas Instruments Incorporated | Method to Maximize Nitrogen Concentration at the Top Surface of Gate Dielectrics |
| US20100270604A1 (en) | 2009-04-28 | 2010-10-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Non-Volatile Memories and Methods of Fabrication Thereof |
| US8487378B2 (en) | 2011-01-21 | 2013-07-16 | Taiwan Semiconductor Manufacturing Company, Ltd. | Non-uniform channel junction-less transistor |
| US8729634B2 (en) | 2012-06-15 | 2014-05-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET with high mobility and strain channel |
| US8796666B1 (en) * | 2013-04-26 | 2014-08-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | MOS devices with strain buffer layer and methods of forming the same |
| US8815712B2 (en) | 2011-12-28 | 2014-08-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for epitaxial re-growth of semiconductor region |
| US8826213B1 (en) | 2013-03-11 | 2014-09-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Parasitic capacitance extraction for FinFETs |
| US20140282326A1 (en) | 2013-03-12 | 2014-09-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods for Layout Verification for Polysilicon Cell Edge Structures in FinFET Standard Cells |
| US8887106B2 (en) | 2011-12-28 | 2014-11-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of generating a bias-adjusted layout design of a conductive feature and method of generating a simulation model of a predefined fabrication process |
| US8963258B2 (en) | 2013-03-13 | 2015-02-24 | Taiwan Semiconductor Manufacturing Company | FinFET with bottom SiGe layer in source/drain |
| US20150179783A1 (en) | 2012-11-08 | 2015-06-25 | Texas Instruments Incorporated | Metal-Gate MOS Transistor and Method of Forming the Transistor with Reduced Gate-to-Source and Gate-to-Drain Overlap Capacitance |
| US9093530B2 (en) | 2012-12-28 | 2015-07-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Fin structure of FinFET |
| US9171929B2 (en) | 2012-04-25 | 2015-10-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | Strained structure of semiconductor device and method of making the strained structure |
| US20150311067A1 (en) * | 2014-04-24 | 2015-10-29 | Applied Materials, Inc. | Millisecond annealing in ammonia ambient for precise placement of nitrogen in thin film stacks |
| US9214555B2 (en) | 2013-03-12 | 2015-12-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | Barrier layer for FinFET channels |
| US9236267B2 (en) | 2012-02-09 | 2016-01-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Cut-mask patterning process for fin-like field effect transistor (FinFET) device |
| US20160163834A1 (en) | 2013-11-15 | 2016-06-09 | Jae-Hwan Lee | Semiconductor device having fin-type field effect transistor and method of manufacturing the same |
| US9520482B1 (en) | 2015-11-13 | 2016-12-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of cutting metal gate |
| US9548303B2 (en) | 2014-03-13 | 2017-01-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET devices with unique fin shape and the fabrication thereof |
| US20170033199A1 (en) | 2015-07-31 | 2017-02-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of forming finfet gate oxide |
| US9576814B2 (en) | 2013-12-19 | 2017-02-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of spacer patterning to form a target integrated circuit pattern |
| KR101769211B1 (en) | 2015-07-20 | 2017-08-17 | 타이완 세미콘덕터 매뉴팩쳐링 컴퍼니 리미티드 | A method and structure for finfet device |
| US20170317084A1 (en) | 2016-04-29 | 2017-11-02 | Samsung Electronics Co., Ltd. | Integrated circuit devices and methods of manufacturing the same |
| US20170372969A1 (en) | 2016-06-28 | 2017-12-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | System and Method for Widening Fin Widths for Small Pitch FinFET Devices |
| US20180151688A1 (en) | 2016-11-28 | 2018-05-31 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor structure and method of manufacturing the same |
| US20180175214A1 (en) | 2016-12-15 | 2018-06-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method thereof |
Family Cites Families (13)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6617248B1 (en) * | 2000-11-10 | 2003-09-09 | Micron Technology, Inc. | Method for forming a ruthenium metal layer |
| US7825011B2 (en) * | 2005-05-03 | 2010-11-02 | Nxp B.V. | Method of manufacturing a semiconductor device and semiconductor device obtained by means of said method |
| US7737050B2 (en) * | 2006-10-30 | 2010-06-15 | International Business Machines Corporation | Method of fabricating a nitrided silicon oxide gate dielectric layer |
| CN100517618C (en) * | 2006-12-05 | 2009-07-22 | 中芯国际集成电路制造(上海)有限公司 | Semiconductor device and manufacturing method thereof |
| US9166053B2 (en) * | 2013-02-22 | 2015-10-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET device including a stepped profile structure |
| US9275925B2 (en) | 2013-03-12 | 2016-03-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | System and method for an improved interconnect structure |
| US9287262B2 (en) * | 2013-10-10 | 2016-03-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Passivated and faceted for fin field effect transistor |
| US9178067B1 (en) * | 2014-04-25 | 2015-11-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | Structure and method for FinFET device |
| US9496402B2 (en) * | 2014-10-17 | 2016-11-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Metal gate with silicon sidewall spacers |
| KR102424963B1 (en) * | 2015-07-30 | 2022-07-25 | 삼성전자주식회사 | Integrated circuit device and method of manufacturing the same |
| US9653604B1 (en) * | 2015-12-30 | 2017-05-16 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method thereof |
| KR102553260B1 (en) * | 2016-08-03 | 2023-07-07 | 삼성전자 주식회사 | Integrated circuit device and method of manufacturing the same |
| US9991262B1 (en) * | 2017-06-15 | 2018-06-05 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device on hybrid substrate and method of manufacturing the same |
-
2018
- 2018-09-04 US US16/120,677 patent/US11355339B2/en active Active
- 2018-10-15 DE DE102018125392.3A patent/DE102018125392B4/en active Active
- 2018-12-03 KR KR1020180153689A patent/KR102126477B1/en active Active
-
2019
- 2019-04-09 CN CN201910280979.5A patent/CN110660857B/en active Active
- 2019-06-26 TW TW108122240A patent/TWI756544B/en active
-
2022
- 2022-06-06 US US17/805,563 patent/US12261042B2/en active Active
-
2024
- 2024-07-22 US US18/779,954 patent/US20240379350A1/en active Pending
Patent Citations (34)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH08330584A (en) | 1995-05-31 | 1996-12-13 | Nippon Telegr & Teleph Corp <Ntt> | Field effect transistor and method of manufacturing the same |
| US6380056B1 (en) * | 1998-10-23 | 2002-04-30 | Taiwan Semiconductor Manufacturing Company | Lightly nitridation surface for preparing thin-gate oxides |
| JP2001015753A (en) | 1999-04-28 | 2001-01-19 | Toshiba Corp | Semiconductor device and method of manufacturing the same |
| US7425480B2 (en) | 1999-04-28 | 2008-09-16 | Kabushiki Kaisha Tohisba | Semiconductor device and method of manufacture thereof |
| US20100006918A1 (en) * | 2005-12-08 | 2010-01-14 | Ahn Kie Y | Hafnium tantalum titanium oxide films |
| US7642616B2 (en) | 2007-05-17 | 2010-01-05 | Micron Technology, Inc. | Tunnel and gate oxide comprising nitrogen for use with a semiconductor device and a process for forming the device |
| US20100078738A1 (en) * | 2008-09-30 | 2010-04-01 | Texas Instruments Incorporated | Method to Maximize Nitrogen Concentration at the Top Surface of Gate Dielectrics |
| US20100270604A1 (en) | 2009-04-28 | 2010-10-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Non-Volatile Memories and Methods of Fabrication Thereof |
| US8487378B2 (en) | 2011-01-21 | 2013-07-16 | Taiwan Semiconductor Manufacturing Company, Ltd. | Non-uniform channel junction-less transistor |
| US8815712B2 (en) | 2011-12-28 | 2014-08-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for epitaxial re-growth of semiconductor region |
| US8887106B2 (en) | 2011-12-28 | 2014-11-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of generating a bias-adjusted layout design of a conductive feature and method of generating a simulation model of a predefined fabrication process |
| US9236267B2 (en) | 2012-02-09 | 2016-01-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Cut-mask patterning process for fin-like field effect transistor (FinFET) device |
| US9171929B2 (en) | 2012-04-25 | 2015-10-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | Strained structure of semiconductor device and method of making the strained structure |
| US8729634B2 (en) | 2012-06-15 | 2014-05-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET with high mobility and strain channel |
| US20150179783A1 (en) | 2012-11-08 | 2015-06-25 | Texas Instruments Incorporated | Metal-Gate MOS Transistor and Method of Forming the Transistor with Reduced Gate-to-Source and Gate-to-Drain Overlap Capacitance |
| US9093530B2 (en) | 2012-12-28 | 2015-07-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Fin structure of FinFET |
| US8826213B1 (en) | 2013-03-11 | 2014-09-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Parasitic capacitance extraction for FinFETs |
| US20140282326A1 (en) | 2013-03-12 | 2014-09-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods for Layout Verification for Polysilicon Cell Edge Structures in FinFET Standard Cells |
| US9214555B2 (en) | 2013-03-12 | 2015-12-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | Barrier layer for FinFET channels |
| US8963258B2 (en) | 2013-03-13 | 2015-02-24 | Taiwan Semiconductor Manufacturing Company | FinFET with bottom SiGe layer in source/drain |
| US8796666B1 (en) * | 2013-04-26 | 2014-08-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | MOS devices with strain buffer layer and methods of forming the same |
| US20160163834A1 (en) | 2013-11-15 | 2016-06-09 | Jae-Hwan Lee | Semiconductor device having fin-type field effect transistor and method of manufacturing the same |
| US9576814B2 (en) | 2013-12-19 | 2017-02-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of spacer patterning to form a target integrated circuit pattern |
| US9548303B2 (en) | 2014-03-13 | 2017-01-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET devices with unique fin shape and the fabrication thereof |
| TW201543572A (en) | 2014-04-24 | 2015-11-16 | 應用材料股份有限公司 | Millisecond annealing for ammonia environment in which nitrogen is accurately placed in a thin film stack |
| US20150311067A1 (en) * | 2014-04-24 | 2015-10-29 | Applied Materials, Inc. | Millisecond annealing in ammonia ambient for precise placement of nitrogen in thin film stacks |
| KR101769211B1 (en) | 2015-07-20 | 2017-08-17 | 타이완 세미콘덕터 매뉴팩쳐링 컴퍼니 리미티드 | A method and structure for finfet device |
| US9953881B2 (en) | 2015-07-20 | 2018-04-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming a FinFET device |
| US20170033199A1 (en) | 2015-07-31 | 2017-02-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of forming finfet gate oxide |
| US9520482B1 (en) | 2015-11-13 | 2016-12-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of cutting metal gate |
| US20170317084A1 (en) | 2016-04-29 | 2017-11-02 | Samsung Electronics Co., Ltd. | Integrated circuit devices and methods of manufacturing the same |
| US20170372969A1 (en) | 2016-06-28 | 2017-12-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | System and Method for Widening Fin Widths for Small Pitch FinFET Devices |
| US20180151688A1 (en) | 2016-11-28 | 2018-05-31 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor structure and method of manufacturing the same |
| US20180175214A1 (en) | 2016-12-15 | 2018-06-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method thereof |
Non-Patent Citations (1)
| Title |
|---|
| Moslehi, et al., "Thermal Nitridation of Si and SiO2 for VLSI," IEEE Journal of Solid-State Circuits, vol. SC-20, No. 1, Feb. 1985, pp. 26-43. |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US12046475B2 (en) | 2021-01-14 | 2024-07-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | Surface oxidation control of metal gates using capping layer |
| US12293916B2 (en) | 2021-01-14 | 2025-05-06 | Taiwan Semiconductor Manufacturing Co., Ltd. | Surface oxidation control of metal gates using capping layer |
Also Published As
| Publication number | Publication date |
|---|---|
| TW202006830A (en) | 2020-02-01 |
| KR20200002570A (en) | 2020-01-08 |
| US20200006065A1 (en) | 2020-01-02 |
| US20220301868A1 (en) | 2022-09-22 |
| DE102018125392A1 (en) | 2020-01-02 |
| TWI756544B (en) | 2022-03-01 |
| US20240379350A1 (en) | 2024-11-14 |
| CN110660857A (en) | 2020-01-07 |
| KR102126477B1 (en) | 2020-06-25 |
| US12261042B2 (en) | 2025-03-25 |
| DE102018125392B4 (en) | 2025-01-09 |
| CN110660857B (en) | 2023-05-26 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US12261042B2 (en) | Forming nitrogen-containing layers as oxidation blocking layers | |
| US11854898B2 (en) | Wrap-around contact on FinFET | |
| US11854903B2 (en) | Footing removal in cut-metal process | |
| US11011433B2 (en) | NMOS and PMOS transistor gates with hafnium oxide layers and lanthanum oxide layers | |
| US11107902B2 (en) | Dielectric spacer to prevent contacting shorting | |
| US20210375629A1 (en) | Dipole-Engineered High-K Gate Dielectric and Method Forming Same | |
| KR102272121B1 (en) | Silicon intermixing layer for blocking diffusion | |
| US12293916B2 (en) | Surface oxidation control of metal gates using capping layer | |
| US20240096707A1 (en) | Footing Removal in Cut-Metal Process | |
| US12107015B2 (en) | NMOS and PMOS transistor gates with hafnium oxide layers and lanthanum oxide layers | |
| US20240363718A1 (en) | Composite work function layer formation using same work function material | |
| US20250248108A1 (en) | Dummy Fin with Reduced Height and Method Forming Same | |
| US20240379818A1 (en) | Device with a dummy fin contacting a gate isolation region | |
| US20250329576A1 (en) | Depositing and oxidizing silicon liner for forming isolation regions |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KAO, WAN-YI;KO, CHUNG-CHI;REEL/FRAME:046777/0405 Effective date: 20180807 Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD., Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KAO, WAN-YI;KO, CHUNG-CHI;REEL/FRAME:046777/0405 Effective date: 20180807 |
|
| FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: ADVISORY ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT VERIFIED |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |